Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | - | | |----------------------------|-----------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 25MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 16 | | Program Memory Size | 2KB (2K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 15x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-WFQFN Exposed Pad | | Supplier Device Package | 20-QFN (3x3) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb10f2i-a-qfn20 | #### 1. Feature List The EFM8BB1 highlighted features are listed below. - · Core: - · Pipelined CIP-51 Core - · Fully compatible with standard 8051 instruction set - 70% of instructions execute in 1-2 clock cycles - · 25 MHz maximum operating frequency - · Memory: - Up to 8 kB flash memory, in-system re-programmable from firmware. - Up to 512 bytes RAM (including 256 bytes standard 8051 RAM and 256 bytes on-chip XRAM) - Power - · Internal LDO regulator for CPU core voltage - · Power-on reset circuit and brownout detectors - I/O: Up to 18 total multifunction I/O pins: - · All pins 5 V tolerant under bias - · Flexible peripheral crossbar for peripheral routing - 5 mA source, 12.5 mA sink allows direct drive of LEDs - · Clock Sources: - Internal 24.5 MHz oscillator with ±2% accuracy - · Internal 80 kHz low-frequency oscillator - · External CMOS clock option - · Timers/Counters and PWM: - 3-channel programmable counter array (PCA) supporting PWM, capture/compare, and frequency output modes - 4 x 16-bit general-purpose timers - Independent watchdog timer, clocked from the low frequency oscillator - · Communications and Digital Peripherals: - UART - SPI™ Master / Slave - SMBus™/I2C™ Master / Slave - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries - · Analog: - · 12-Bit Analog-to-Digital Converter (ADC) - 2 x Low-current analog comparators with adjustable reference - On-Chip, Non-Intrusive Debugging - · Full memory and register inspection - Four hardware breakpoints, single-stepping - · Pre-loaded UART bootloader - Temperature range -40 to 85 °C or -40 to 125 °C - Single power supply 2.2 to 3.6 V - QSOP24, SOIC16, and QFN20 packages With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8BB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing non-volatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Each device is specified for 2.2 to 3.6 V operation, is AEC-Q100 qualified, and is available in 20-pin QFN, 16-pin SOIC or 24-pin QSOP packages. All package options are lead-free and RoHS compliant. ### 2. Ordering Information Figure 2.1. EFM8BB1 Part Numbering All EFM8BB1 family members have the following features: - · CIP-51 Core running up to 25 MHz - Two Internal Oscillators (24.5 MHz and 80 kHz) - · SMBus / I2C - SPI - UART - 3-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare) - · 4 16-bit Timers - · 2 Analog Comparators - · 12-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, and temperature sensor - · 16-bit CRC Unit - · AEC-Q100 qualified - · Pre-loaded UART bootloader In addition to these features, each part number in the EFM8BB1 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member. **Table 2.1. Product Selection Guide** | Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free<br>(RoHS Compliant) | Temperature Range | Package | |----------------------|-------------------|-------------|---------------------------|---------------|---------------------|---------------------|-----------------------------|-------------------|---------| | EFM8BB10F8G-A-QSOP24 | 8 | 512 | 18 | 16 | 8 | 8 | Yes | -40 to +85 C | QSOP24 | | EFM8BB10F8G-A-QFN20 | 8 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +85 C | QFN20 | | EFM8BB10F8G-A-SOIC16 | 8 | 512 | 13 | 12 | 6 | 6 | Yes | -40 to +85 C | SOIC16 | | EFM8BB10F4G-A-QFN20 | 4 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +85 C | QFN20 | | EFM8BB10F2G-A-QFN20 | 2 | 256 | 16 | 15 | 8 | 7 | Yes | -40 to +85 C | QFN20 | | EFM8BB10F8I-A-QSOP24 | 8 | 512 | 18 | 16 | 8 | 8 | Yes | -40 to +125 C | QSOP24 | | Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free<br>(RoHS Compliant) | Temperature Range | Package | |----------------------|-------------------|-------------|---------------------------|---------------|---------------------|---------------------|-----------------------------|-------------------|---------| | EFM8BB10F8I-A-QFN20 | 8 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +125 C | QFN20 | | EFM8BB10F8I-A-SOIC16 | 8 | 512 | 13 | 12 | 6 | 6 | Yes | -40 to +125 C | SOIC16 | | EFM8BB10F4I-A-QFN20 | 4 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +125 C | QFN20 | | EFM8BB10F2I-A-QFN20 | 2 | 256 | 16 | 15 | 8 | 7 | Yes | -40 to +125 C | QFN20 | | EFM8BB10F8A-A-QFN20 | 8 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +125 C | QFN20 | | EFM8BB10F4A-A-QFN20 | 4 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +125 C | QFN20 | | EFM8BB10F2A-A-QFN20 | 2 | 256 | 16 | 15 | 8 | 7 | Yes | -40 to +125 C | QFN20 | The A-grade (i.e. EFM8BB10F8A-A-QFN20) devices receive full automotive quality production status, including AEC-Q100 qualification, registration with International Material Data System (IMDS), and Part Production Approval Process (PPAP) documentation. PPAP documentation is available at <a href="https://www.silabs.com">www.silabs.com</a> with a registered and NDA approved user account. #### 3.2 Power All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use. Table 3.1. Power Modes | Power Mode | Details | Mode Entry | Wake-Up Sources | |------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------| | Normal | Core and all peripherals clocked and fully operational | _ | _ | | Idle | <ul><li>Core halted</li><li>All peripherals clocked and fully operational</li><li>Code resumes execution on wake event</li></ul> | Set IDLE bit in PCON0 | Any interrupt | | Stop | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on any reset source</li></ul> | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | Any reset source | | Shutdown | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on pin or power-on reset</li></ul> | 1. Set STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | RSTb pin reset Power-on reset | #### 3.3 I/O Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P1.7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.0 and P2.1 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P2.0. - Up to 18 multi-functions I/O pins, supporting digital and analog functions. - Flexible priority crossbar decoder for digital peripheral assignment. - · Two drive strength settings for each port. - Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1). - Up to 16 direct-pin interrupt sources with shared interrupt vector (Port Match). ### 3.4 Clocking The CPU core and peripheral subsystem may be clocked by both internal and external oscillator resources. By default, the system clock comes up running from the 24.5 MHz oscillator divided by 8. - · Provides clock to core and peripherals. - 24.5 MHz internal oscillator (HFOSC0), accurate to ±2% over supply and temperature corners. - 80 kHz low-frequency oscillator (LFOSC0). - External CMOS clock input (EXTCLK). - Clock divider with eight settings for flexible clock scaling: Divide the selected clock source by 1, 2, 4, 8, 16, 32, 64, or 128. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------|---------------------|------------------------------------|-----|-----|------|------| | ADC0 Always-on <sup>4</sup> | I <sub>ADC</sub> | 800 ksps, 10-bit conversions or | _ | 845 | 1200 | μA | | | | 200 ksps, 12-bit conversions | | | | | | | | Normal bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | | | 250 ksps, 10-bit conversions or | _ | 425 | 580 | μA | | | | 62.5 ksps 12-bit conversions | | | | | | | | Low power bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | ADC0 Burst Mode, 10-bit single | I <sub>ADC</sub> | 200 ksps, V <sub>DD</sub> = 3.0 V | _ | 370 | _ | μA | | conversions, external reference | | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 185 | _ | μA | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 19 | _ | μA | | ADC0 Burst Mode, 10-bit single | I <sub>ADC</sub> | 200 ksps, V <sub>DD</sub> = 3.0 V | _ | 490 | _ | μA | | conversions, internal reference,<br>Low power bias settings | | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 245 | _ | μA | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 23 | _ | μA | | ADC0 Burst Mode, 12-bit single | I <sub>ADC</sub> | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 530 | _ | μA | | conversions, external reference | | 50 ksps, V <sub>DD</sub> = 3.0 V | _ | 265 | _ | μA | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 53 | _ | μA | | ADC0 Burst Mode, 12-bit single | I <sub>ADC</sub> | 100 ksps, V <sub>DD</sub> = 3.0 V, | _ | 950 | _ | μA | | conversions, internal reference | | Normal bias | | | | | | | | 50 ksps, V <sub>DD</sub> = 3.0 V, | _ | 420 | _ | μA | | | | Low power bias | | | | | | | | 10 ksps, V <sub>DD</sub> = 3.0 V, | _ | 85 | _ | μA | | | | Low power bias | | | | | | Internal ADC0 Reference, Always- | I <sub>VREFFS</sub> | Normal Power Mode | _ | 680 | 790 | μA | | on <sup>5</sup> | | Low Power Mode | _ | 160 | 210 | μA | | Temperature Sensor | I <sub>TSENSE</sub> | | _ | 75 | 120 | μA | | Comparator 0 (CMP0), | I <sub>CMP</sub> | CPMD = 11 | _ | 0.5 | _ | μA | | Comparator 1 (CMP1) | | CPMD = 10 | _ | 3 | _ | μA | | | | CPMD = 01 | _ | 10 | _ | μA | | | | CPMD = 00 | | 25 | | μA | | Voltage Supply Monitor (VMON0) | I <sub>VMON</sub> | | _ | 15 | 20 | μA | # 4.1.4 Flash Memory Table 4.4. Flash Memory | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------------------------------------|--------------------|--------------------------------|-----|------|-----|--------| | Write Time <sup>1</sup> , <sup>2</sup> | t <sub>WRITE</sub> | One Byte, | 19 | 20 | 21 | μs | | | | F <sub>SYSCLK</sub> = 24.5 MHz | | | | | | Erase Time <sup>1,2</sup> | t <sub>ERASE</sub> | One Page, | 5.2 | 5.35 | 5.5 | ms | | | | F <sub>SYSCLK</sub> = 24.5 MHz | | | | | | V <sub>DD</sub> Voltage During Programming <sup>3</sup> | V <sub>PROG</sub> | | 2.2 | _ | 3.6 | V | | Endurance (Write/Erase Cycles) | N <sub>WE</sub> | | 20k | 100k | _ | Cycles | | CRC Calculation Time | t <sub>CRC</sub> | One 256-Byte Block | _ | 11 | _ | μs | | | | SYSCLK = 24.5 MHz | | | | | #### Note: - 1. Does not include sequencing time before and after the write/erase operation, which may be multiple SYSCLK cycles. - 2. The internal High-Frequency Oscillator has a programmable output frequency using the HFO0CAL register, which is factory programmed to 24.5 MHz. If user firmware adjusts the oscillator speed, it must be between 22 and 25 MHz during any flash write or erase operation. It is recommended to write the HFO0CAL register back to its reset value when writing or erasing flash. - 3. Flash can be safely programmed at any voltage above the supply monitor threshold (V<sub>VDDM</sub>). - 4. Data Retention Information is published in the Quarterly Quality and Reliability Report. #### 4.1.5 Internal Oscillators Table 4.5. Internal Oscillators | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | |----------------------------------------|----------------------|-----------------------------------|-----|------|-----|--------|--|--|--| | High Frequency Oscillator 0 (24.5 MHz) | | | | | | | | | | | Oscillator Frequency | f <sub>HFOSC0</sub> | Full Temperature and Supply Range | 24 | 24.5 | 25 | MHz | | | | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 0.5 | _ | %/V | | | | | Temperature Sensitivity | TS <sub>HFOSC0</sub> | V <sub>DD</sub> = 3.0 V | _ | 40 | _ | ppm/°C | | | | | Low Frequency Oscillator (80 k | Hz) | | | | | | | | | | Oscillator Frequency | f <sub>LFOSC</sub> | Full Temperature and Supply Range | 75 | 80 | 85 | kHz | | | | | Power Supply Sensitivity | PSS <sub>LFOSC</sub> | T <sub>A</sub> = 25 °C | _ | 0.05 | _ | %/V | | | | | Temperature Sensitivity | TS <sub>LFOSC</sub> | V <sub>DD</sub> = 3.0 V | _ | 65 | _ | ppm/°C | | | | # 4.1.9 Temperature Sensor Table 4.9. Temperature Sensor | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|-------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------| | V <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _ | 757 | _ | mV | | E <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _ | 17 | _ | mV | | М | | _ | 2.85 | _ | mV/°C | | E <sub>M</sub> | | _ | 70 | _ | μV/°C | | | | _ | 0.5 | _ | °C | | | | _ | 1.8 | _ | μs | | | V <sub>OFF</sub> E <sub>OFF</sub> M | V <sub>OFF</sub> T <sub>A</sub> = 0 °C<br>E <sub>OFF</sub> T <sub>A</sub> = 0 °C<br>M | V <sub>OFF</sub> T <sub>A</sub> = 0 °C — E <sub>OFF</sub> T <sub>A</sub> = 0 °C — M — | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | #### Note: # 4.1.10 1.8 V Internal LDO Voltage Regulator Table 4.10. 1.8V Internal LDO Voltage Regulator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------|-----------------------|----------------|------|-----|------|------| | Output Voltage | V <sub>OUT_1.8V</sub> | | 1.74 | 1.8 | 1.85 | V | <sup>1.</sup> Represents one standard deviation from the mean. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|---------------------|------------------------|-------|------|-----------------------|-------| | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>DD</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 7.5 | _ | pF | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 70 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 72 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | | Input Offset Tempco | TC <sub>OFF</sub> | | _ | 3.5 | _ | μV/°C | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | | #### Note: - 1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification. - 2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications. The maximum frequency cannot be achieved with all combinations of oscillators and dividers available, but the effective frequency must not exceed 256 kHz. - 3. Data setup and hold timing at 25 MHz or lower with EXTHOLD set to 1. - 4. SMBus has a maximum requirement of 50 $\mu$ s for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50 $\mu$ s. I2C can support periods longer than 50 $\mu$ s. Table 4.14. SMBus Peripheral Timing Formulas (Master Mode) | Parameter | Symbol | Clocks | |-------------------------------------------------|---------------------|----------------------| | SMBus Operating Frequency | f <sub>SMB</sub> | f <sub>CSO</sub> / 3 | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | 2 / f <sub>CSO</sub> | | Hold Time After (Repeated) START Condition | t <sub>HD:STA</sub> | 1 / f <sub>CSO</sub> | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | 2 / f <sub>CSO</sub> | | STOP Condition Setup Time | t <sub>SU:STO</sub> | 2 / f <sub>CSO</sub> | | Clock Low Period | t <sub>LOW</sub> | 1 / f <sub>CSO</sub> | | Clock High Period | t <sub>HIGH</sub> | 2 / f <sub>CSO</sub> | #### Note: 1. f<sub>CSO</sub> is the SMBus peripheral clock source overflow frequency. Figure 4.1. SMBus Peripheral Timing Diagram (Master Mode) #### 4.2 Thermal Conditions **Table 4.15. Thermal Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|-----------------|------------------|-----|-------|-----|------| | Thermal Resistance (Junction to | $\theta_{JA}$ | SOIC-16 Packages | _ | 70 | _ | °C/W | | Ambient) | | QFN-20 Packages | _ | 60 | _ | °C/W | | | | QSOP-24 Packages | _ | 65 | _ | °C/W | | Thermal Resistance (Junction to Case) | θ <sub>JC</sub> | QFN-20 Packages | _ | 28.86 | _ | °C/W | #### Note: ### 4.3 Absolute Maximum Ratings Stresses above those listed in Table 4.16 Absolute Maximum Ratings on page 26 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx. Table 4.16. Absolute Maximum Ratings | Parameter | Symbol | Test Condition | Min | Max | Unit | |---------------------------------------------------|-------------------|-------------------------------------------------------------------|---------|----------------------|----------| | Ambient Temperature Under Bias | T <sub>BIAS</sub> | | -55 | 125 | °C | | Storage Temperature | T <sub>STG</sub> | | -65 | 150 | °C | | Voltage on VDD | V <sub>DD</sub> | | GND-0.3 | 4.2 | V | | Voltage on I/O pins or RST | V <sub>IN</sub> | V <sub>DD</sub> ≥ 3.3 V | GND-0.3 | 5.8 | V | | | | V < 3.3 V | GND-0.3 | V <sub>DD</sub> +2.5 | V | | Total Current Sunk into Supply Pin | I <sub>VDD</sub> | | _ | 200 | mA<br>DD | | Total Current Sourced out of Ground<br>Pin | I <sub>GND</sub> | | 200 | _ | mA | | Current Sourced or Sunk by Any I/O<br>Pin or RSTb | I <sub>IO</sub> | | -100 | 100 | mA | | Operating Junction Temperature | TJ | T <sub>A</sub> = -40 °C to 85 °C | -40 | 105 | °C | | | | T <sub>A</sub> = -40 °C to 125 °C (I-grade or A-grade parts only) | -40 | 130 | °C | <sup>1.</sup> Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. Figure 4.4. Typical ADC0 and Internal Reference Supply Current in Burst Mode Figure 4.5. Typical ADC0 Supply Current in Normal (always-on) Mode # 5.3 Other Connections Other components or connections may be required to meet the system-level requirements. Application note, "AN203: 8-bit MCU Printed Circuit Board Design Notes", contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes). Figure 6.2. EFM8BB1x-QFN20 Pinout Table 6.2. Pin Definitions for EFM8BB1x-QFN20 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital | Analog Functions | |--------|----------|-------------------|---------------------|--------------------|------------------| | Number | | | | Functions | | | 1 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CMP0P.1 | | | | | | INT1.1 | CMP0N.1 | | | | | | | AGND | | 2 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | ADC0.0 | | | | | | INT0.0 | CMP0P.0 | | | | | | INT1.0 | CMP0N.0 | | | | | | | VREF | ### 6.3 EFM8BB1x-SOIC16 Pin Definitions Figure 6.3. EFM8BB1x-SOIC16 Pinout Table 6.3. Pin Definitions for EFM8BB1x-SOIC16 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |--------|----------|-------------------|---------------------|------------------------------|------------------| | Number | | | | | | | 1 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | INT0.2 | CMP0P.2 | | | | | | INT1.2 | CMP0N.2 | | 2 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CMP0P.1 | | | | | | INT1.1 | CMP0N.1 | | 3 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | ADC0.0 | | | | | | INT0.0 | CMP0P.0 | | | | | | INT1.0 | CMP0N.0 | | Pin | Pin Name | Description | Crossbar Capability | Additional Digital | Analog Functions | |--------|----------|---------------------|---------------------|--------------------|------------------| | Number | | | | Functions | | | 4 | GND | Ground | | | | | 5 | VDD | Supply Power Input | | | | | 6 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 7 | P2.0 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 8 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | ADC0.11 | | | | | | | CMP1P.5 | | | | | | | CMP1N.5 | | 9 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.10 | | | | | | | CMP1P.4 | | | | | | | CMP1N.4 | | 10 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.9 | | | | | | | CMP1P.3 | | | | | | | CMP1N.3 | | 11 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.8 | | | | | | | CMP1P.2 | | | | | | | CMP1N.2 | | 12 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.7 | | | | | | INT0.7 | CMP1P.1 | | | | | | INT1.7 | CMP1N.1 | | 13 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.6 | | | | | | CNVSTR | CMP1P.0 | | | | | | INT0.6 | CMP1N.0 | | | | | | INT1.6 | | | 14 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.5 | | | | | | INT0.5 | CMP0P.5 | | | | | | INT1.5 | CMP0N.5 | | 15 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.4 | | | | | | INT0.4 | CMP0P.4 | | | | | | INT1.4 | CMP0N.4 | | 16 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | ADC0.3 | | | | | | EXTCLK | CMP0P.3 | | | | | | INT0.3 | CMP0N.3 | | | | | | INT1.3 | | | Dimension | Min | Тур | Max | |-----------|-----|------|-----| | aaa | | 0.20 | | | bbb | | 0.18 | | | ccc | | 0.10 | | | ddd | | 0.10 | | # Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-137, variation AE. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 7.2 QSOP24 PCB Land Pattern Figure 7.2. QSOP24 PCB Land Pattern Drawing Table 7.2. QSOP24 PCB Land Pattern Dimensions | Dimension | Min | Мах | | |-----------|-----------|------|--| | С | 5.20 | 5.30 | | | Е | 0.635 BSC | | | | Х | 0.30 | 0.40 | | | Y | 1.50 | 1.60 | | ### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 8. QFN20 Package Specifications # 8.1 QFN20 Package Dimensions Figure 8.1. QFN20 Package Drawing Table 8.1. QFN20 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|----------|----------|------|--| | А | 0.70 | 0.75 | 0.80 | | | A1 | 0.00 | 0.02 | 0.05 | | | A3 | 0.20 REF | | | | | b | 0.18 | 0.25 | 0.30 | | | С | 0.25 | 0.30 | 0.35 | | | D | 3.00 BSC | | | | | D2 | 1.6 | 1.70 | 1.80 | | | е | | 0.50 BSC | | | | Dimension | Min | Тур | Max | | |-----------|----------|----------|------|--| | Е | 3.00 BSC | | | | | E2 | 1.60 | 1.70 | 1.80 | | | f | | 2.50 BSC | | | | L | 0.30 | 0.40 | 0.50 | | | К | 0.25 REF | | | | | R | 0.09 | 0.125 | 0.15 | | | aaa | 0.15 | | | | | bbb | 0.10 | | | | | ccc | 0.10 | | | | | ddd | 0.05 | | | | | eee | 0.08 | | | | | fff | | 0.10 | | | ### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. The drawing complies with JEDEC MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.