Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | - | | |----------------------------|------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 25MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 16 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 15x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-WFQFN Exposed Pad | | Supplier Device Package | 20-QFN (3x3) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb10f8i-a-qfn20r | ## 2. Ordering Information Figure 2.1. EFM8BB1 Part Numbering All EFM8BB1 family members have the following features: - · CIP-51 Core running up to 25 MHz - Two Internal Oscillators (24.5 MHz and 80 kHz) - · SMBus / I2C - SPI - UART - 3-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare) - · 4 16-bit Timers - · 2 Analog Comparators - · 12-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, and temperature sensor - · 16-bit CRC Unit - · AEC-Q100 qualified - · Pre-loaded UART bootloader In addition to these features, each part number in the EFM8BB1 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member. **Table 2.1. Product Selection Guide** | Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free<br>(RoHS Compliant) | Temperature Range | Package | |----------------------|-------------------|-------------|---------------------------|---------------|---------------------|---------------------|-----------------------------|-------------------|---------| | EFM8BB10F8G-A-QSOP24 | 8 | 512 | 18 | 16 | 8 | 8 | Yes | -40 to +85 C | QSOP24 | | EFM8BB10F8G-A-QFN20 | 8 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +85 C | QFN20 | | EFM8BB10F8G-A-SOIC16 | 8 | 512 | 13 | 12 | 6 | 6 | Yes | -40 to +85 C | SOIC16 | | EFM8BB10F4G-A-QFN20 | 4 | 512 | 16 | 15 | 8 | 7 | Yes | -40 to +85 C | QFN20 | | EFM8BB10F2G-A-QFN20 | 2 | 256 | 16 | 15 | 8 | 7 | Yes | -40 to +85 C | QFN20 | | EFM8BB10F8I-A-QSOP24 | 8 | 512 | 18 | 16 | 8 | 8 | Yes | -40 to +125 C | QSOP24 | ### 3.2 Power All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use. Table 3.1. Power Modes | Power Mode | Details | Mode Entry | Wake-Up Sources | |------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------| | Normal | Core and all peripherals clocked and fully operational | _ | _ | | Idle | <ul><li>Core halted</li><li>All peripherals clocked and fully operational</li><li>Code resumes execution on wake event</li></ul> | Set IDLE bit in PCON0 | Any interrupt | | Stop | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on any reset source</li></ul> | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | Any reset source | | Shutdown | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on pin or power-on reset</li></ul> | 1. Set STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | RSTb pin reset Power-on reset | ### 3.3 I/O Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P1.7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.0 and P2.1 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P2.0. - Up to 18 multi-functions I/O pins, supporting digital and analog functions. - Flexible priority crossbar decoder for digital peripheral assignment. - · Two drive strength settings for each port. - Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1). - Up to 16 direct-pin interrupt sources with shared interrupt vector (Port Match). # 3.4 Clocking The CPU core and peripheral subsystem may be clocked by both internal and external oscillator resources. By default, the system clock comes up running from the 24.5 MHz oscillator divided by 8. - · Provides clock to core and peripherals. - 24.5 MHz internal oscillator (HFOSC0), accurate to ±2% over supply and temperature corners. - 80 kHz low-frequency oscillator (LFOSC0). - External CMOS clock input (EXTCLK). - Clock divider with eight settings for flexible clock scaling: Divide the selected clock source by 1, 2, 4, 8, 16, 32, 64, or 128. #### 3.5 Counters/Timers and PWM #### **Programmable Counter Array (PCA0)** The programmable counter array (PCA) provides multiple channels of enhanced timer and PWM functionality while requiring less CPU intervention than standard counter/timers. The PCA consists of a dedicated 16-bit counter/timer and one 16-bit capture/compare module for each channel. The counter/timer is driven by a programmable timebase that has flexible external and internal clocking options. Each capture/compare module may be configured to operate independently in one of five modes: Edge-Triggered Capture, Software Timer, High-Speed Output, Frequency Output, or Pulse-Width Modulated (PWM) Output. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the crossbar to port I/O when enabled. - · 16-bit time base - · Programmable clock divisor and clock source selection - · Up to three independently-configurable channels - 8, 9, 10, 11 and 16-bit PWM modes (center or edge-aligned operation) - · Output polarity control - · Frequency output mode - · Capture on rising, falling or any edge - · Compare function for arbitrary waveform generation - · Software timer (internal compare) mode - · Can accept hardware "kill" signal from comparator 0 ### Timers (Timer 0, Timer 1, Timer 2, and Timer 3) Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities. Timer 0 and Timer 1 include the following features: - Standard 8051 timers, supporting backwards-compatibility with firmware and hardware. - · Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin. - · 8-bit auto-reload counter/timer mode - · 13-bit counter/timer mode - · 16-bit counter/timer mode - · Dual 8-bit counter/timer mode (Timer 0) Timer 2 and Timer 3 are 16-bit timers including the following features: - Clock sources include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8. - · 16-bit auto-reload timer mode - · Dual 8-bit auto-reload timer mode - External pin capture (Timer 2) - · LFOSC0 capture (Timer 3) ### Watchdog Timer (WDT0) The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset. The Watchdog Timer has the following features: - · Programmable timeout interval - · Runs from the low-frequency oscillator - · Lock-out feature to prevent any modification until a system reset ### 3.7 Analog ### 12-Bit Analog-to-Digital Converter (ADC0) The ADC is a successive-approximation-register (SAR) ADC with 12-, 10-, and 8-bit modes, integrated track-and hold and a program-mable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources. - · Up to 16 external inputs. - · Single-ended 12-bit and 10-bit modes. - Supports an output update rate of 200 ksps samples per second in 12-bit mode or 800 ksps samples per second in 10-bit mode. - Operation in low power modes at lower conversion speeds. - Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer sources. - Output data window comparator allows automatic range checking. - Support for burst mode, which produces one set of accumulated data per conversion-start trigger with programmable power-on settling and tracking time. - · Conversion complete and window compare interrupts supported. - · Flexible output data formatting. - Includes an internal fast-settling reference with two levels (1.65 V and 2.4 V) and support for external reference and signal ground. - · Integrated temperature sensor. ### Low Current Comparators (CMP0, CMP1) Analog comparators are used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application. The comparator module includes the following features: - · Up to 8 external positive inputs. - Up to 8 external negative inputs. - · Additional input options: - · Internal connection to LDO output. - · Direct connection to GND. - · Synchronous and asynchronous outputs can be routed to pins via crossbar. - Programmable hysteresis between 0 and ±20 mV - · Programmable response time. - · Interrupts generated on rising, falling, or both edges. #### 3.10 Bootloader All devices come pre-programmed with a UART bootloader. This bootloader resides in the code security page, which is the last last page of code flash; it can be erased if it is not needed. The byte before the Lock Byte is the Bootloader Signature Byte. Setting this byte to a value of 0xA5 indicates the presence of the bootloader in the system. Any other value in this location indicates that the bootloader is not present in flash. When a bootloader is present, the device will jump to the bootloader vector after any reset, allowing the bootloader to run. The bootloader then determines if the device should stay in bootload mode or jump to the reset vector located at 0x0000. When the bootloader is not present, the device will jump to the reset vector of 0x0000 after any reset. More information about the bootloader protocol and usage can be found in *AN945: EFM8 Factory Bootloader User Guide*. Application notes can be found on the Silicon Labs website (www.silabs.com/8bit-appnotes) or within Simplicity Studio by using the [**Application Notes**] tile. Figure 3.2. Flash Memory Map with Bootloader—8 KB Devices Table 3.2. Summary of Pins for Bootloader Communication | Bootloader | Pins for Bootload Communication | |------------|---------------------------------| | UART | TX – P0.4 | | | RX – P0.5 | # 4. Electrical Specifications ### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 12, unless stated otherwise. # 4.1.1 Recommended Operating Conditions **Table 4.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|---------------------|----------------------------|-----|-----|-----|------| | Operating Supply Voltage on VDD | $V_{DD}$ | | 2.2 | _ | 3.6 | V | | System Clock Frequency | f <sub>SYSCLK</sub> | | 0 | _ | 25 | MHz | | Operating Ambient Temperature | T <sub>A</sub> | G-grade devices | -40 | _ | 85 | °C | | | | I-grade or A-grade devices | -40 | _ | 125 | °C | ### Note: - 1. All voltages with respect to GND - 2. GPIO levels are undefined whenever VDD is less than 1 V. # 4.1.2 Power Consumption **Table 4.2. Power Consumption** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------|-----|------|------|----------| | Digital Core Supply Current (G-gr | ade device | es, -40 °C to +85 °C) | | | | | | Normal Mode—Full speed with | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup> | _ | 4.45 | 4.85 | mA | | code executing from flash | | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup> | _ | 915 | 1150 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> , T <sub>A</sub> = 25 °C | _ | 250 | 290 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 250 | 380 | μA | | Idle Mode—Core halted with pe- | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup> | _ | 2.05 | 2.3 | mA | | ripherals running | | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup> | _ | 550 | 700 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> , T <sub>A</sub> = 25 °C | _ | 125 | 130 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 125 | 200 | μA | | Stop Mode—Core halted and all | I <sub>DD</sub> | T <sub>A</sub> = 25 °C | _ | 105 | 120 | μA | | clocks stopped,Internal LDO On,<br>Supply monitor off. | | T <sub>A</sub> = -40 to +85 °C | _ | 105 | 170 | μA | | Shutdown Mode—Core halted and all clocks stopped,Internal LDO Off, Supply monitor off. | I <sub>DD</sub> | | _ | 0.2 | _ | μА | | Digital Core Supply Current (I-gra | de or A-gr | ade devices, -40 °C to +125 °C) | | 1 | I. | | | Normal Mode—Full speed with | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup> | _ | 4.45 | 5.25 | mA | | code executing from flash | | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup> | _ | 915 | 1600 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> , T <sub>A</sub> = 25 °C | _ | 250 | 290 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 250 | 725 | μA | | Idle Mode—Core halted with period running | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup> | _ | 2.05 | 2.6 | mA | | ripherals running | | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup> | _ | 550 | 1000 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> , T <sub>A</sub> = 25 °C | _ | 125 | 130 | μA | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 125 | 550 | μA | | Stop Mode—Core halted and all | I <sub>DD</sub> | T <sub>A</sub> = 25 °C | _ | 105 | 120 | μA | | clocks stopped,Internal LDO On,<br>Supply monitor off. | | T <sub>A</sub> = -40 to +125 °C | _ | 105 | 270 | μA | | Shutdown Mode—Core halted and all clocks stopped,Internal LDO Off, Supply monitor off. | I <sub>DD</sub> | | _ | 0.2 | _ | μА | | Analog Peripheral Supply Curren | ts (-40 °C t | o +125 °C) | | | | <u> </u> | | High-Frequency Oscillator | I <sub>HFOSC</sub> | Operating at 24.5 MHz,<br>$T_A = 25 ^{\circ}\text{C}$ | _ | 155 | _ | μА | | Low-Frequency Oscillator | I <sub>LFOSC</sub> | Operating at 80 kHz, T <sub>A</sub> = 25 °C | _ | 3.5 | _ | μA | # 4.1.4 Flash Memory Table 4.4. Flash Memory | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------------------------------------|--------------------|--------------------------------|-----|------|-----|--------| | Write Time <sup>1</sup> , <sup>2</sup> | t <sub>WRITE</sub> | One Byte, | 19 | 20 | 21 | μs | | | | F <sub>SYSCLK</sub> = 24.5 MHz | | | | | | Erase Time <sup>1,2</sup> | t <sub>ERASE</sub> | One Page, | 5.2 | 5.35 | 5.5 | ms | | | | F <sub>SYSCLK</sub> = 24.5 MHz | | | | | | V <sub>DD</sub> Voltage During Programming <sup>3</sup> | V <sub>PROG</sub> | | 2.2 | _ | 3.6 | V | | Endurance (Write/Erase Cycles) | N <sub>WE</sub> | | 20k | 100k | _ | Cycles | | CRC Calculation Time | t <sub>CRC</sub> | One 256-Byte Block | _ | 11 | _ | μs | | | | SYSCLK = 24.5 MHz | | | | | ### Note: - 1. Does not include sequencing time before and after the write/erase operation, which may be multiple SYSCLK cycles. - 2. The internal High-Frequency Oscillator has a programmable output frequency using the HFO0CAL register, which is factory programmed to 24.5 MHz. If user firmware adjusts the oscillator speed, it must be between 22 and 25 MHz during any flash write or erase operation. It is recommended to write the HFO0CAL register back to its reset value when writing or erasing flash. - 3. Flash can be safely programmed at any voltage above the supply monitor threshold (V<sub>VDDM</sub>). - 4. Data Retention Information is published in the Quarterly Quality and Reliability Report. ### 4.1.5 Internal Oscillators Table 4.5. Internal Oscillators | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | | |---------------------------------|----------------------------------------|-----------------------------------|-----|------|-----|--------|--|--|--|--| | High Frequency Oscillator 0 (24 | ligh Frequency Oscillator 0 (24.5 MHz) | | | | | | | | | | | Oscillator Frequency | f <sub>HFOSC0</sub> | Full Temperature and Supply Range | 24 | 24.5 | 25 | MHz | | | | | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 0.5 | _ | %/V | | | | | | Temperature Sensitivity | TS <sub>HFOSC0</sub> | V <sub>DD</sub> = 3.0 V | _ | 40 | _ | ppm/°C | | | | | | Low Frequency Oscillator (80 k | Hz) | | 1 | | | | | | | | | Oscillator Frequency | f <sub>LFOSC</sub> | Full Temperature and Supply Range | 75 | 80 | 85 | kHz | | | | | | Power Supply Sensitivity | PSS <sub>LFOSC</sub> | T <sub>A</sub> = 25 °C | _ | 0.05 | _ | %/V | | | | | | Temperature Sensitivity | TS <sub>LFOSC</sub> | V <sub>DD</sub> = 3.0 V | | 65 | _ | ppm/°C | | | | | # 4.1.7 ADC Table 4.7. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------|---------------------------------|----------|-------|--------------------|--------| | Resolution | N <sub>bits</sub> | 12 Bit Mode | | 12 | | Bits | | | | 10 Bit Mode | | 10 | | Bits | | Throughput Rate | f <sub>S</sub> | 12 Bit Mode | _ | _ | 200 | ksps | | (High Speed Mode) | | 10 Bit Mode | _ | _ | 800 | ksps | | Throughput Rate | f <sub>S</sub> | 12 Bit Mode | _ | _ | 62.5 | ksps | | (Low Power Mode) | | 10 Bit Mode | _ | _ | 250 | ksps | | Tracking Time | t <sub>TRK</sub> | High Speed Mode | 230 | _ | _ | ns | | | | Low Power Mode | 450 | _ | _ | ns | | Power-On Time | t <sub>PWR</sub> | | 1.2 | _ | _ | μs | | SAR Clock Frequency | f <sub>SAR</sub> | High Speed Mode, | _ | _ | 6.25 | MHz | | | | Reference is 2.4 V internal | | | | | | | | High Speed Mode, | _ | _ | 12.5 | MHz | | | | Reference is not 2.4 V internal | | | | | | | | Low Power Mode | _ | _ | 4 | MHz | | Conversion Time | t <sub>CNV</sub> | 10-Bit Conversion, | | 1.1 | | μs | | | | SAR Clock = 12.25 MHz, | | | | | | | | System Clock = 24.5 MHz. | | | | | | Sample/Hold Capacitor | C <sub>SAR</sub> | Gain = 1 | _ | 5 | _ | pF | | | | Gain = 0.5 | _ | 2.5 | _ | pF | | Input Pin Capacitance | C <sub>IN</sub> | | _ | 20 | _ | pF | | Input Mux Impedance | R <sub>MUX</sub> | | _ | 550 | _ | Ω | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>DD</sub> | V | | Input Voltage Range* | V <sub>IN</sub> | Gain = 1 | 0 | _ | V <sub>REF</sub> | V | | | | Gain = 0.5 | 0 | _ | 2xV <sub>REF</sub> | V | | Power Supply Rejection Ratio | PSRR <sub>ADC</sub> | | _ | 70 | _ | dB | | DC Performance | | | | | l | | | Integral Nonlinearity | INL | 12 Bit Mode | _ | ±1 | ±2.3 | LSB | | | | 10 Bit Mode | <u> </u> | ±0.2 | ±0.6 | LSB | | Differential Nonlinearity (Guaran- | DNL | 12 Bit Mode | -1 | ±0.7 | 1.9 | LSB | | teed Monotonic) | | 10 Bit Mode | _ | ±0.2 | ±0.6 | LSB | | Offset Error | E <sub>OFF</sub> | 12 Bit Mode, VREF = 1.65 V | -3 | 0 | 3 | LSB | | | | 10 Bit Mode, VREF = 1.65 V | -2 | 0 | 2 | LSB | | Offset Temperature Coefficient | TC <sub>OFF</sub> | | _ | 0.004 | _ | LSB/°C | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|---------------------|------------------------|-------|------|-----------------------|-------| | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>DD</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 7.5 | _ | pF | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 70 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 72 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | | Input Offset Tempco | TC <sub>OFF</sub> | | _ | 3.5 | _ | μV/°C | # 4.1.13 SMBus Table 4.13. SMBus Peripheral Timing Performance (Master Mode) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|----------------|------------------|-----|------------------|------| | Standard Mode (100 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 70 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 70 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 9.4 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 4.7 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 9.4 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 9.4 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 489 <sup>3</sup> | _ | _ | ns | | Data Setup Time | t <sub>SU:DAT</sub> | | 448 <sup>3</sup> | _ | _ | ns | | Detect Clock Low Timeout | t <sub>TIMEOUT</sub> | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 9.4 | _ | 50 <sup>4</sup> | μs | | Fast Mode (400 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 255 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 255 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 2.6 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 1.3 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 2.6 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 2.6 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 489 <sup>3</sup> | _ | _ | ns | | Data Setup Time | t <sub>SU:DAT</sub> | | 448 <sup>3</sup> | _ | _ | ns | | Detect Clock Low Timeout | tтімеоит | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 2.6 | _ | 50 <sup>4</sup> | μs | Figure 4.4. Typical ADC0 and Internal Reference Supply Current in Burst Mode Figure 4.6. Typical V<sub>OH</sub> Curves Figure 4.7. Typical V<sub>OL</sub> Curves | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 17 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.5 | | | | | | INT0.5 | CMP0P.5 | | | | | | INT1.5 | CMP0N.5 | | 18 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.4 | | | | | | INT0.4 | CMP0P.4 | | | | | | INT1.4 | CMP0N.4 | | 19 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | ADC0.3 | | | | | | EXTCLK | CMP0P.3 | | | | | | INT0.3 | CMP0N.3 | | | | | | INT1.3 | | | 20 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | INT0.2 | CMP0P.2 | | | | | | INT1.2 | CMP0N.2 | | Center | GND | Ground | | | | ## 6.3 EFM8BB1x-SOIC16 Pin Definitions Figure 6.3. EFM8BB1x-SOIC16 Pinout Table 6.3. Pin Definitions for EFM8BB1x-SOIC16 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |--------|----------|-------------------|---------------------|------------------------------|------------------| | Number | | | | | | | 1 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | INT0.2 | CMP0P.2 | | | | | | INT1.2 | CMP0N.2 | | 2 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CMP0P.1 | | | | | | INT1.1 | CMP0N.1 | | 3 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | ADC0.0 | | | | | | INT0.0 | CMP0P.0 | | | | | | INT1.0 | CMP0N.0 | | Dimension | Min | Тур | Max | |-----------|-----|------|-----| | aaa | | 0.20 | | | bbb | | 0.18 | | | ccc | | 0.10 | | | ddd | | 0.10 | | # Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-137, variation AE. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 7.2 QSOP24 PCB Land Pattern Figure 7.2. QSOP24 PCB Land Pattern Drawing Table 7.2. QSOP24 PCB Land Pattern Dimensions | Dimension | Min | Мах | | |-----------|-----------|------|--| | С | 5.20 | 5.30 | | | E | 0.635 BSC | | | | Х | 0.30 | 0.40 | | | Y | 1.50 | 1.60 | | # Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 9. SOIC16 Package Specifications # 9.1 SOIC16 Package Dimensions Figure 9.1. SOIC16 Package Drawing Table 9.1. SOIC16 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------|-----|------| | А | _ | _ | 1.75 | | A1 | 0.10 | _ | 0.25 | | A2 | 1.25 | _ | _ | | b | 0.31 | _ | 0.51 | | С | 0.17 | _ | 0.25 | | D | 9.90 BSC | | | | E | 6.00 BSC | | | | E1 | 3.90 BSC | | | | е | 1.27 BSC | | | | L | 0.40 | _ | 1.27 | | L2 | 0.25 BSC | | | ## 9.2 SOIC16 PCB Land Pattern Figure 9.2. SOIC16 PCB Land Pattern Drawing Table 9.2. SOIC16 PCB Land Pattern Dimensions | Dimension | Feature | (mm) | |-----------|--------------------|------| | C1 | Pad Column Spacing | 5.40 | | E | Pad Row Pitch | 1.27 | | X1 | Pad Width | 0.60 | | Y1 | Pad Length | 1.55 | #### Note - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion). - 3. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed. ## 9.3 SOIC16 Package Marking Figure 9.3. SOIC16 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.).