Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC11 | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | SCI, SPI | | Peripherals | POR, PWM, WDT | | Number of I/O | 51 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | OTP | | EEPROM Size | 640 x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 8x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 68-LCC (J-Lead) | | Supplier Device Package | 68-PLCC (24.21x24.21) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mchc711ks2mfne4 | | Figure | e Title | Page | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 10-3 | System Configuration Options Register (OPTION) | | | 10-4 | Analog-to-Digital Control/Status Register (ADCTL) | | | 10-5 | Analog-to-Digital Result Registers (ADR1–ADR4)) | | | 10-6 | Electrical Model of an A/D Input Pin (Sample Mode) | 230 | | 11-1 | Port G Assignment Register (PGAR) | | | 11-2 | Memory Mapping Size Register (MMSIZ) | | | 11-3 | Memory Mapping Window Base Register (MMWBR) | 236 | | 11-4 | Memory Mapping Window Control | | | | Registers (MM1CR and MM2CR) | | | 11-5 | Chip-Select Control Register (CSCTL) | | | 11-6 | Chip-Select Control Register (CSCTL) | | | 11-7 | Memory Mapping Size Register (MMSIZ) | 243 | | 11-8 | General-Purpose Chip Select 1 | | | | Address Register (GPCS1A) | 243 | | 11-9 | General-Purpose Chip Select 1 | | | | Control Register (GPCS1C) | 244 | | 11-10 | General-Purpose Chip Select 2 | | | | Address Register (GPCS2A) | 245 | | 11-11 | General-Purpose Chip Select 2 | | | | Control Register (GPCS2C) | 245 | | 11-12 | General-Purpose Chip Select 1 | | | | Control Register (GPCS1C) | 247 | | 11-13 | General-Purpose Chip Select 2 | | | | Control Register (GPCS2C) | | | 11-14 | Chip Select Clock Stretch Register (CSCSTR) | 249 | | 11-15 | Memory Expansion Example 1 — Memory Map | | | | for a Single 8-Kbyte Window with Eight Banks | | | | of External Memory | 250 | | 11-16 | Memory Expansion Example 2 Memory Map | | | | for One 8-Kbyte Window with Eight Banks | | | | and One 16-Kbyte Window with 16 Banks | | | | of External Memory | 251 | | 12-1 | Test Methods | 258 | | 12-2 | Timer Inputs | | | 122 | Timo: inputo Timo: | 200 | | | | | MOTOROLA **Technical Data** # **General Description** # 1.3 M68HC11K Family Members M68HC11K Family devices feature up to 62 input/output (I/O) lines distributed among eight ports, A through H. The KS Family removes seven pins from port G and four pins from port H for a total of 51 I/O lines. The KSx versions feature a slow mode for the clocks to allow power conservation. **Table 1-1** lists devices currently available in the K Family along with their distinguishing features. **NOTE:** The KA2 and KA4 devices have been replaced by the pin-for-pin compatible KS2. Table 1-1. M68HC11K Family Devices | Device<br>Number | ROM<br>or <i>EPROM</i><br>(Bytes) <sup>(1)</sup> | RAM<br>(Bytes) | EEPROM<br>(Bytes) | I/O<br>(Pins) | Chip<br>Select | Slow<br>Mode | Packages | |-------------------------------------------------|--------------------------------------------------|-------------------|-------------------|----------------|-------------------|----------------|--------------------------------------------------------------| | MC68HC(L)11K0<br>MC68HC(L)11K1<br>MC68HC(L)11K4 | 0<br>0<br>24 K | 768<br>768<br>768 | 0<br>640<br>640 | 37<br>37<br>62 | Yes<br>Yes<br>Yes | No<br>No<br>No | 84-pin PLCC <sup>(2)</sup><br>80-pin QFP <sup>(3)</sup> | | MC68HC711K4 | 24 K | 768 | 640 | 62 | Yes | No | 84-pin J-cerquad <sup>(4)</sup><br>84-pin PLCC<br>80-pin QFP | | MC68HC11KS2 | 32 K | 1 K | 640 | 51 | No | Yes | 68-pin PLCC and 80-pin LQFP <sup>(5)</sup> | | MC68HC711KS2 | 32 K | 1 K | 640 | 51 | No | Yes | 68-pin J-cerquad, 68-pin PLCC, and 80-pin LQFP | - 1. Where applicable, EPROM bytes appear in italics. - 2. PLCC = Plastic leaded chip carrier - 3. QFP = Quad flat pack - 4. J-cerquad = Ceramic windowed version of PLCC - 5. LQFP = Low-profile quad flat pack # **Pin Description** <sup>\*</sup> V<sub>PP</sub> applies only to EPROM devices. Figure 2-3. Pin Assignments for M6811KS 68-Pin PLCC/J-Cerquad Technical Data M68HC11K Family Go to: www.freescale.com 40 ## Pin Description In single-chip and bootstrap modes, the MODA pin typically is grounded and has no function after reset. In expanded and special test modes, MODA is normally connected to $V_{DD}$ through a 4.7-k $\Omega$ pullup resistor and functions as the load instruction register (LIR) pin after reset. The open-drain, active-low LIR output drives low during the first E-clock cycle of each instruction (opcode fetch), providing a useful signal for system debugging. LIR can be driven high for a portion of each instruction cycle by setting the LIRDV bit in the system configuration options 2 (OPT2) register (see Figure 2-7 and Figure 2-8). This feature can help detect consecutive instructions and prevent false triggering in high-speed applications. 1. STRCH is not available on K devices. Figure 2-7. System Configuration Options 2 (OPT2) LIRDV — $\overline{LIR}$ Driven Bit 0 = $\overline{LIR}$ not driven high $1 = \overline{LIR}$ driven high for one quarter cycle to reduce transition time Figure 2-8. LIR Timing Central Processor Unit (CPU) CPU Registers ### 3.3.1 Accumulators A, B, and D (ACCA, ACCB, and ACCD) Accumulators A and B are general-purpose 8-bit registers that hold operands and results of arithmetic calculations or data manipulations. Some instructions treat these two accumulators as a single double-byte (16-bit) accumulator called accumulator D. Most operations can use either accumulator A or B, with these exceptions: - The ABX and ABY instructions add the contents of 8-bit accumulator B to the contents of 16-bit register X or Y, but there are no equivalent instructions that use A instead of B. - The TAP and TPA instructions transfer data from accumulator A to the condition code register or from the condition code register to accumulator A. However, there are no equivalent instructions that use B rather than A. - The DAA instruction adjusts accumulator A after binary-coded decimal (BCD) arithmetic operations, but there is no equivalent BCD instruction to adjust accumulator B. - The add, subtract, and compare instructions associated with both A and B (ABA, SBA, and CBA) only operate in one direction, making planning ahead important to ensure the correct operand is in the correct accumulator. ### 3.3.2 Index Register X (IX) The IX register provides a 16-bit indexing value that can be added to the 8-bit offset provided in an instruction to create an effective address. The IX register can be used also as a counter or as a temporary storage register. #### 3.3.3 Index Register Y (IY) The IY register provides a 16-bit indexed mode function similar to that of the IX register. Instructions using the IY register require an extra byte of machine code and an extra cycle of execution time because of the way the opcode map is implemented. Operating Modes and On-Chip Memory Map **Table 4-5. RAM Mapping** | RAM[3:0] | Address <sup>(1)</sup> | Address <sup>(2)</sup> | |----------|------------------------------|------------------------| | 0000 | \$0080-\$037F <sup>(3)</sup> | \$0000-\$02FF | | 0001 | \$1080-\$137F | \$1000-\$12FF | | 0010 | \$2080-\$237F | \$2000-\$22FF | | 0011 | \$3080-\$337F | \$3000-\$32FF | | 0100 | \$4080–\$437F | \$4000-\$42FF | | 0101 | \$5080-\$537F | \$5000-\$52FF | | 0110 | \$6080-\$637F | \$6000-\$62FF | | 0111 | \$7080-\$737F | \$7000-\$72FF | | 1000 | \$8080-\$837F | \$8000-\$82FF | | 1001 | \$9080-\$937F | \$9000-\$92FF | | 1010 | \$A080-\$A37F | \$A000-\$A2FF | | 1011 | \$B080-\$B37F | \$B000-\$B2FF | | 1100 | \$C080-\$C37F | \$C000-\$C2FF | | 1101 | \$D080-\$D37F | \$D000-\$D2FF | | 1110 | \$E080-\$E37F | \$E000-\$E2FF | | 1111 | \$F080-\$F37F | \$F000-\$F2FF | <sup>1.</sup> RAM[3:0] = REG[3:0]: On the [7]11KS2, RAM address range is \$x080-\$x47F. <sup>2.</sup> $RAM[3:0] \neq REG[3:0]$ : On the [7]11KS2, RAM address range is \$x000-\$x37F. <sup>3.</sup> Default locations out of reset # **Operating Modes and On-Chip Memory** Address: \$003F Bit 7 6 5 3 2 1 Bit 0 4 Read: CLKX **PAREN NOSEC NOCOP ROMON EEON ROMAD** 1 Write: Reset: Figure 4-6. System Configuration Register (CONFIG) **NOTE:** CONFIG is writable once in normal modes and writable at any time in special modes. ROMAD — ROM Address Mapping Control Bit Set out of reset in single-chip mode 0 = (EP)ROM set at \$2000-\$7FFF; \$0000-\$7FFF in [7]11KS2; \$0000-\$BFFF in [7]11KS8 (expanded mode only) 1 = (EP)ROM set at \$A000-\$FFFF; \$8000-\$FFFF in [7]11KS2; \$4000-\$FFFF in [7]11KS8 ROMON — ROM/PROM Enable Bit Set by reset in single-chip mode; cleared by reset in special test mode 0 = (EP)ROM removed from the memory map 1 = (EP)ROM present in the memory map EEON — EEPROM Enable Bit 0 = 640-byte EEPROM disabled 1 = 640-byte EEPROM enabled # Resets and Interrupts **Table 5-5. Interrupt and Reset Vector Assignments** | Vector Address | Interrupt Source | CC Register<br>Mask | Local<br>Mask | |---------------------|----------------------------------------|---------------------|-----------------------------------| | FFC0, C1 — FFD4, D5 | Reserved | _ | _ | | FFD6, D7 | SCI serial system: | I bit | TCIE<br>TIE<br>ILIE<br>RIE<br>RIE | | FFD8, D9 | SPI serial transfer complete | I bit | SPIE | | FFDA, DB | Pulse accumulator input edge | I bit | PAII | | FFDC, DD | Pulse accumulator overflow | I bit | PAOVI | | FFDE, DF | Timer overflow | I bit | TOI | | FFE0, E1 | Timer input capture 4/output compare 5 | I bit | I4/O5I | | FFE2, E3 | Timer output compare 4 | I bit | OC4I | | FFE4, E5 | Timer output compare 3 | I bit | OC3I | | FFE6, E7 | Timer output compare 2 | I bit | OC2I | | FFE8, E9 | Timer output compare 1 | I bit | OC1I | | FFEA, EB | Timer input capture 3 | I bit | IC3I | | FFEC, ED | Timer input capture 2 | I bit | IC2I | | FFEE, EF | Timer input capture 1 | I bit | IC1I | | FFF0, F1 | Real-time interrupt | I bit | RTII | | FFF2, F3 | IRQ (external pin) | I bit | None | | FFF4, F5 | XIRQ pin | X bit | None | | FFF6, F7 | Software interrupt | None | None | | FFF8, F9 | Illegal opcode trap | None | None | | FFFA, FB | COP failure | None | NOCOP | | FFFC, FD | Clock monitor fail | None | CME | | FFFE, FF | RESET | None | None | Many interrupt sources set associated flag bits when interrupts occur. These flags are usually cleared during the course of normal interrupt service. For example, the normal response to an RDRF interrupt request in the SCI is to read the SCI status register to check for receive errors, then read the received data from the SCI data register. It is precisely these two steps which clear RDRF, so no extra steps are required. An interrupt can be recognized at any time after it is enabled by its local mask, if any, and by the global mask bit in the CCR. The CPU responds to an interrupt at the completion of the instruction being executed. Since the number of clock cycles in the instruction varies, so does interrupt latency. The CPU pushes the contents of its registers onto the stack in the order shown in Table 5-6. After the CCR value is stacked, the I bit is set (and the X bit as well if XIRQ is pending) to inhibit further interrupts. The CPU fetches the interrupt vector for the highest priority pending source, and execution continues at the address specified by the vector. The interrupt service routine ends with the return-from-interrupt (RTI) instruction, which tells the CPU to pull the saved registers from the stack in reverse order so that normal program execution can resume. Table 5-6. Stacking Order on Entry to Interrupts | Memory Location | CPU Registers | |-----------------|---------------| | SP | PCL | | SP – 1 | PCH | | SP –2 | IYL | | SP - 3 | IYH | | SP – 4 | IXL | | SP - 5 | IXH | | SP - 6 | ACCA | | SP - 7 | ACCB | | SP – 8 | CCR | execution of the illegal opcode, which can lead to stack overflow, the service routine should reinitialize the stack pointer. ### 5.5.1.3 Software Interrupt (SWI) SWI cannot be masked by virtue of the fact that it is a software instruction. It is not inhibited by the global mask bits in the CCR. Execution of SWI sets the I mask bit, so other interrupts are inhibited until user software clears the I bit or SWI terminates with an RTI instruction. ### 5.5.2 Maskable Interrupts All maskable interrupts are generated by on-chip peripherals, with the exception of the $\overline{IRQ}$ pin. This input can be connected through a wired-OR network to external devices. When one of these devices pulls $\overline{IRQ}$ low, a software accessible interrupt flag is set. When enabled, this flag causes a constant request for interrupt service. After the flag is cleared, the service request is released. $\overline{IRQ}$ is low-level sensitive by default, but can be set for falling-edge sensitivity by the IRQE bit in the OPTION register (see **Figure 5-6**). Can be written only once in first 64 cycles out of reset in normal modes or at any time in special modes Figure 5-6. System Configuration Options Register (OPTION) IRQE — Configure IRQ for Edge-Sensitive Operation Bit This bit can be written only once during the first 64 E-clock cycles after reset in normal modes. 0 = Low-level recognition 1 = Falling-edge recognition ## **Serial Communications Interface (SCI)** The M68HC11K series offers several enhancements to the basic MC68HC11 SCI, including: - 13-bit modulus prescaler in the baud generator - Receiver-active flag - Transmitter and receiver hardware parity - Accelerated idle line detection #### 7.3 Data Format The SCI uses the standard non-return to zero mark/space data format illustrated in **Figure 7-1**. Figure 7-1. SCI Data Formats Data is transmitted in frames consisting of a start bit, a word of eight or nine data bits, and a stop bit. The step-by-step transmission procedure is: - The transmission line is idle before a message is transmitted. This means that the line is in a logic 1 state for at least one frame time. - 2. A start bit, logic 0, is transmitted, indicating the start of a frame. - 3. An 8-bit or 9-bit word is transmitted, least significant bit (LSB) first. - 4. A stop bit, logic 1, is transmitted to indicate the end of a frame. - 5. An optional number of breaks can be transmitted. A break is the transmission of a logic low state for one frame time. After the last break character is sent, the line goes high for at least one bit time. Semiconductor, Inc. Serial Peripheral Interface (SPI) SPI Functional Description A single MCU register, the serial peripheral data register (SPDR) is used both to read input data from the read buffer and to write output data to the transmit shift register. Figure 8-1 shows the SPI block diagram. Figure 8-1. SPI Block Diagram # **Serial Peripheral Interface (SPI)** #### 8.6.4 Port D Data Direction Register Figure 8-6. Port D Data Direction Register (DDRD) #### DDD5 Bit Bit 5 of the port D data register (PD5) is dedicated as the slave select (SS) input. In SPI slave mode, DDD5 has no meaning or effect. In SPI master mode, DDD5 affects PD5 as follows: 0 = PD5 is an error-detect input to the SPI. 1 = PD5 is configured as a general-purpose output line. ### DDD[4:2] Bits When the SPI is enabled, SPI input pins remain functioning regardless of the state of the corresponding DDD[4:2] bits. For SPI output pins, however, the corresponding DDD[4:2] bits must be set or the pins will function as general-purpose inputs. Serial Peripheral Interface (SPI) M68HC11K Family **Technical Data** Timing System Input Capture and Output Compare Overview Figure 9-2. Capture/Compare Block Diagram M68HC11K Family Technical Data Go to: www.freescale.com 187 ### 10.4.3 Analog-to-Digital Converter Result Registers These read-only registers hold an 8-bit conversion result. Writes to these registers have no effect. Data in the A/D converter result registers is valid when the CCF flag in the ADCTL register is set, indicating a conversion sequence is complete. If conversion results are needed sooner, refer to Figure 10-2, which shows the A/D conversion sequence diagram. | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |-----------------------------|---------------------------|-------------------------------------|------------------------|----------------------------|-------------------|-------|-------|-------|--| | Address: | \$0031 | Analog-to-Digital Result Register 1 | | | | | | | | | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Write: | | | | | | | | | | | Reset: | | Undefined after reset | | | | | | | | | Address: | \$0032 | Analog-to-[ | Digital Resul | lt Register 2 | | | | | | | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Write: | | | | | | | | | | | Reset: | et: Undefined after reset | | | | | | | | | | Address: | \$0033 | Analog-to-[ | Digital Resul | lt Register 3 | | | | | | | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Write: | | | | | | | | 1 | | | willo. | | | | | | | | | | | Reset: | | | | Undefined | after reset | | | | | | | \$0034 | Analog-to-[ | Digital Resul | Undefined<br>It Register 4 | after reset | | | | | | Reset: | \$0034<br>Bit 7 | Analog-to-E | Digital Resul<br>Bit 5 | | after reset Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Reset:<br>Address: | | 1 | | lt Register 4 | | Bit 2 | Bit 1 | Bit 0 | | | Reset:<br>Address:<br>Read: | | 1 | | lt Register 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Figure 10-5. Analog-to-Digital Result Registers (ADR1-ADR4)) # Technical Data — M68HC11K Family # **Section 11. Memory Expansion and Chip Selects** ### 11.1 Contents | 11.2 Introduction231 | |-------------------------------------------------------------| | 11.3 Memory Expansion | | 11.3.1 Memory Size and Address Line Allocation232 | | 11.3.2 Control Registers | | 11.3.2.1 Port G Assignment Register234 | | 11.3.2.2 Memory Mapping Size Register235 | | 11.3.2.3 Memory Mapping Window Base Register | | 11.3.2.4 Memory Mapping Window Control Registers237 | | 11.4 Chip Selects | | 11.4.1 Program Chip Select240 | | 11.4.2 Input/Output Chip Select241 | | 11.4.3 General-Purpose Chip Selects242 | | 11.4.3.1 Memory Mapping Size Register243 | | 11.4.3.2 General-Purpose Chip Select 1 Address Register 243 | | 11.4.3.3 General-Purpose Chip Select 1 Control Register 244 | | 11.4.3.4 General-Purpose Chip Select 2 Address Register 245 | | 11.4.3.5 General-Purpose Chip Select 2 Control Register 245 | | 11.4.4 One Chip Select Driving Another | | 11.4.4.1 General-Purpose Chip Select 1 Control Register 247 | | 11.4.4.2 General-Purpose Chip Select 2 Control Register 247 | | 11.4.5 Clock Stretching | | 11.5 Memory Expansion Examples | ### 11.2 Introduction This section provides descriptions of the expanded memory and the chip selects. #### 11.3.2.4 Memory Mapping Window Control Registers Each of the memory mapping window control registers (MM1CR and MM2CR) determine the active memory bank for the corresponding window, containing the value to be output on the expansion address lines when the CPU selects addresses within its extended memory window. To change banks, write the address of the new bank into the appropriate window register. Figure 11-4. Memory Mapping Window Control Registers (MM1CR and MM2CR) X1A[18:13] — Memory Mapping Window 1 Expansion Address Line Select Bits X2A[18:13] — Memory Mapping Window 2 Expansion Address Line Select Bits Each bit value written to the MMxCR registers is driven on the corresponding port G expansion address line (if enabled by PGAR) to enable the specified bank in the window. ## **Memory Expansion and Chip Selects** Figure 11-16. Memory Expansion Example 2 (Sheet 2 of 2) Memory Map for One 8-Kbyte Window with Eight Banks and One 16-Kbyte Window with 16 Banks of External Memory # **Electrical Characteristics** | | | | | M | Unit | | |-------------------------------|------------------------------------------------------------------------|---|----------|-----------------------------|------------|--------------------------------------------| | Characteristic <sup>(1)</sup> | Parameter | | Absolute | f <sub>o</sub> ≤ 2.0<br>MHz | | f <sub>o</sub> > 2.0<br>MHz <sup>(2)</sup> | | Sample acquisition time | Analog input acquisition sampling time: E Clock Internal RC Oscillator | _ | 12<br>— | <u> </u> | —<br>12 | t <sub>cyc</sub><br>μs | | Sample/hold capacitance | Input capacitance during sample PE[7:0] | | 20 (Typ) | _ | _ | pF | | Input leakage | Input leakage on A/D pins PE[7:0] V <sub>RL</sub> , V <sub>RH</sub> | _ | _ | 400<br>1.0 | 400<br>1.0 | nΑ<br>μΑ | <sup>1.</sup> $V_{DD}$ = 4.5 to 5.5 Vdc for standard devices; $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ Source impedances greater than 10 k $\Omega$ affect accuracy adversely because of input leakage. - 2. Up to 4.0 MHz for standard devices. - 3. Performance is verified down to 2.5 V $\Delta V_R$ , but accuracy is tested and guaranteed at $\Delta V_R$ = 5 V $\pm 10\%$ . All timing measurements refer to 20% $\rm V_{DD}$ and 70% $\rm V_{DD},$ unless otherwise noted.