



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 16KB (8K x 16)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 768 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                                |
| Data Converters            | A/D 10x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 28-QFN (6x6)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f2420t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams**



# 1.2 Other Special Features

- **Memory Endurance:** The Enhanced Flash cells for both program memory and data EEPROM are rated to last for many thousands of erase/write cycles – up to 100,000 for program memory and 1,000,000 for EEPROM. Data retention without refresh is conservatively estimated to be greater than 40 years.
- Self-Programmability: These devices can write to their own program memory spaces under internal software control. By using a bootloader routine located in the protected Boot Block at the top of program memory, it becomes possible to create an application that can update itself in the field.
- Extended Instruction Set: The PIC18F2420/ 2520/4420/4520 family introduces an optional extension to the PIC18 instruction set, which adds 8 new instructions and an Indexed Addressing mode. This extension, enabled as a device configuration option, has been specifically designed to optimize re-entrant application code originally developed in high-level languages, such as C.
- Enhanced CCP Module: In PWM mode, this module provides 1, 2 or 4 modulated outputs for controlling half-bridge and full-bridge drivers. Other features include auto-shutdown, for disabling PWM outputs on interrupt, or other select conditions, and auto-restart to reactivate outputs once the condition has cleared.
- Enhanced Addressable USART: This serial communication module is capable of standard RS-232 operation and provides support for the LIN bus protocol. Other enhancements include automatic baud rate detection and a 16-bit Baud Rate Generator for improved resolution. When the microcontroller is using the internal oscillator block, the EUSART provides stable operation for applications that talk to the outside world without using an external crystal (or its accompanying power requirement).
- **10-Bit A/D Converter:** This module incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period and thus, reducing code overhead.
- Extended Watchdog Timer (WDT): This enhanced version incorporates a 16-bit prescaler, allowing an extended time-out range that is stable across operating voltage and temperature. See Section 26.0 "Electrical Characteristics" for time-out periods.

# 1.3 Details on Individual Family Members

Devices in the PIC18F2420/2520/4420/4520 family are available in 28-pin and 40/44-pin packages. Block diagrams for the two groups are shown in Figure 1-1 and Figure 1-2.

The devices are differentiated from each other in five ways:

- 1. Flash program memory (16 Kbytes for PIC18F2420/4420 devices and 32 Kbytes for PIC18F2520/4520 devices).
- A/D channels (10 for 28-pin devices, 13 for 40/44-pin devices).
- 3. I/O ports (3 bidirectional ports on 28-pin devices, 5 bidirectional ports on 40/44-pin devices).
- CCP and Enhanced CCP implementation (28-pin devices have 2 standard CCP modules, 40/44-pin devices have one standard CCP module and one ECCP module).
- 5. Parallel Slave Port (present only on 40/44-pin devices).

All other features for devices in this family are identical. These are summarized in Table 1-1.

The pinouts for all devices are listed in Table 1-2 and Table 1-3.

Like all Microchip PIC18 devices, members of the PIC18F2420/2520/4420/4520 family are available as both standard and low-voltage devices. Standard devices with Enhanced Flash memory, designated with an "F" in the part number (such as PIC18F2420), accommodate an operating VDD range of 4.2V to 5.5V. Low-voltage parts, designated by "LF" (such as PIC18LF2420), function over an extended VDD range of 2.0V to 5.5V.

|                       | Pin Number     |          | Dim   | Buffor        |                                        |  |  |
|-----------------------|----------------|----------|-------|---------------|----------------------------------------|--|--|
| Pin Name              | SPDIP,<br>SOIC | QFN      | Туре  | Туре          | Description                            |  |  |
|                       |                |          |       |               | PORTA is a bidirectional I/O port.     |  |  |
| RA0/AN0               | 2              | 27       |       |               |                                        |  |  |
| RA0                   |                |          | I/O   | TTL           | Digital I/O.                           |  |  |
| AN0                   |                |          |       | Analog        | Analog input 0.                        |  |  |
| RA1/AN1               | 3              | 28       |       |               |                                        |  |  |
| RA1                   |                |          | I/O   | TTL           | Digital I/O.                           |  |  |
| AN1                   |                |          | I     | Analog        | Analog input 1.                        |  |  |
| RA2/AN2/VREF-/CVREF   | 4              | 1        |       |               |                                        |  |  |
| RA2                   |                |          | I/O   | TTL           | Digital I/O.                           |  |  |
| AN2                   |                |          | I     | Analog        | Analog input 2.                        |  |  |
| VREF-                 |                |          |       | Analog        | A/D reference voltage (low) input.     |  |  |
| CVREF                 |                |          | 0     | Analog        | Comparator reference voltage output.   |  |  |
| RA3/AN3/VREF+         | 5              | 2        |       |               |                                        |  |  |
| RA3                   |                |          | I/O   | TTL           | Digital I/O.                           |  |  |
| AN3                   |                |          |       | Analog        | Analog input 3.                        |  |  |
| VREF+                 |                |          |       | Analog        | A/D reference voltage (high) input.    |  |  |
| RA4/T0CKI/C1OUT       | 6              | 3        |       |               |                                        |  |  |
| RA4                   |                |          | I/O   | ST            | Digital I/O.                           |  |  |
| TOCKI                 |                |          |       | ST            | Timer0 external clock input.           |  |  |
| C1001                 |                |          | 0     |               | Comparator 1 output.                   |  |  |
| RA5/AN4/SS/HLVDIN/    | 7              | 4        |       |               |                                        |  |  |
| C2OUT                 |                |          |       |               |                                        |  |  |
| RA5                   |                |          | 1/0   | TTL           | Digital I/O.                           |  |  |
| $\frac{AN4}{20}$      |                |          |       | Analog        | Analog input 4.                        |  |  |
|                       |                |          |       | 11L<br>Angleg | SPI slave select input.                |  |  |
|                       |                |          |       | Analog        | Comparator 2 output                    |  |  |
| 02001                 |                |          | 0     |               |                                        |  |  |
| RA6                   |                |          |       |               | See the OSC2/CLKO/RA6 pin.             |  |  |
| RA7                   |                |          |       |               | See the OSC1/CLKI/RA7 pin.             |  |  |
| Legend: TTL = TTL com | patible i      | nput     |       |               | CMOS = CMOS compatible input or output |  |  |
| ST = Schmitt          | Trigger ir     | nput wit | h CM0 | DS levels     | s I = Input                            |  |  |
| O = Output            |                |          |       |               | P = Power                              |  |  |

| ΤΔRI F 1-2· | PIC18E2420/2520 PINOLIT I/O DESCRIPTIONS (CONTINUED) | ١ |
|-------------|------------------------------------------------------|---|
| IADLL I-Z.  |                                                      | , |

Note 1: Default assignment for CCP2 when Configuration bit, CCP2MX, is set.

2: Alternate assignment for CCP2 when Configuration bit, CCP2MX, is cleared.

### 5.3 Data Memory Organization

Note: The operation of some aspects of data memory are changed when the PIC18 extended instruction set is enabled. See Section 5.5 "Data Memory and the Extended Instruction Set" for more information.

The data memory in PIC18 devices is implemented as static RAM. Each register in the data memory has a 12-bit address, allowing up to 4096 bytes of data memory. The memory space is divided into as many as 16 banks that contain 256 bytes each; PIC18F2420/2520/4420/4520 devices implement all 16 banks. Figure 5-5 shows the data memory organization for the PIC18F2420/2520/4420/4520 devices.

The data memory contains Special Function Registers (SFRs) and General Purpose Registers (GPRs). The SFRs are used for control and status of the controller and peripheral functions, while GPRs are used for data storage and scratchpad operations in the user's application. Any read of an unimplemented location will read as '0's.

The instruction set and architecture allow operations across all banks. The entire data memory may be accessed by Direct, Indirect or Indexed Addressing modes. Addressing modes are discussed later in this subsection.

To ensure that commonly used registers (SFRs and select GPRs) can be accessed in a single cycle, PIC18 devices implement an Access Bank. This is a 256-byte memory space that provides fast access to SFRs and the lower portion of GPR Bank 0 without using the BSR. **Section 5.3.2** "Access Bank" provides a detailed description of the Access RAM.

#### 5.3.1 BANK SELECT REGISTER (BSR)

Large areas of data memory require an efficient addressing scheme to make rapid access to any address possible. Ideally, this means that an entire address does not need to be provided for each read or write operation. For PIC18 devices, this is accomplished with a RAM banking scheme. This divides the memory space into 16 contiguous banks of 256 bytes. Depending on the instruction, each location can be addressed directly by its full 12-bit address, or an 8-bit low-order address and a 4-bit Bank Pointer.

Most instructions in the PIC18 instruction set make use of the Bank Pointer, known as the Bank Select Register (BSR). This SFR holds the 4 Most Significant bits of a location's address; the instruction itself includes the 8 Least Significant bits. Only the four lower bits of the BSR are implemented (BSR<3:0>). The upper four bits are unused; they will always read '0' and cannot be written to. The BSR can be loaded directly by using the MOVLB instruction.

The value of the BSR indicates the bank in data memory; the 8 bits in the instruction show the location in the bank and can be thought of as an offset from the bank's lower boundary. The relationship between the BSR's value and the bank division in data memory is shown in Figure 5-7.

Since up to 16 registers may share the same low-order address, the user must always be careful to ensure that the proper bank is selected before performing a data read or write. For example, writing what should be program data to an 8-bit address of F9h while the BSR is 0Fh will end up resetting the program counter.

While any bank can be selected, only those banks that are actually implemented can be read or written to. Writes to unimplemented banks are ignored, while reads from unimplemented banks will return '0's. Even so, the STATUS register will still be affected as if the operation was successful. The data memory map in Figure 5-5 indicates which banks are implemented.

In the core PIC18 instruction set, only the MOVFF instruction fully specifies the 12-bit address of the source and target registers. This instruction ignores the BSR completely when it executes. All other instructions include only the low-order address as an operand and must use either the BSR or the Access Bank to locate their target registers.

### FIGURE 6-2: TABLE WRITE OPERATION



# 6.2 Control Registers

Several control registers are used in conjunction with the TBLRD and TBLWT instructions. These include the:

- EECON1 register
- EECON2 register
- TABLAT register
- TBLPTR registers

### 6.2.1 EECON1 AND EECON2 REGISTERS

The EECON1 register (Register 6-1) is the control register for memory accesses. The EECON2 register is not a physical register; it is used exclusively in the memory write and erase sequences. Reading EECON2 will read all '0's.

The EEPGD control bit determines if the access will be a program or data EEPROM memory access. When clear, any subsequent operations will operate on the data EEPROM memory. When set, any subsequent operations will operate on the program memory.

The CFGS control bit determines if the access will be to the Configuration/Calibration registers or to program memory/data EEPROM memory. When set, subsequent operations will operate on Configuration registers regardless of EEPGD (see **Section 23.0 "Special Features of the CPU"**). When clear, memory selection access is determined by EEPGD. The FREE bit, when set, will allow a program memory erase operation. When FREE is set, the erase operation is initiated on the next WR command. When FREE is clear, only writes are enabled.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set in hardware when the WR bit is set and cleared when the internal programming timer expires and the write operation is complete.

| Note: | During normal operation, the WRERR is       |
|-------|---------------------------------------------|
|       | read as '1'. This can indicate that a write |
|       | operation was prematurely terminated by     |
|       | a Reset, or a write operation was           |
|       | attempted improperly.                       |

The WR control bit initiates write operations. The bit cannot be cleared, only set, in software; it is cleared in hardware at the completion of the write operation.

**Note:** The EEIF interrupt flag bit (PIR2<4>) is set when the write is complete. It must be cleared in software.

# 6.5 Writing to Flash Program Memory

The minimum programming block is 16 words or 32 bytes. Word or byte programming is not supported. Table writes are used internally to load the holding registers needed to program the Flash memory. There are 32 holding registers used by the table writes for programming.

Since the Table Latch (TABLAT) is only a single byte, the TBLWT instruction may need to be executed 32 times for each programming operation. All of the table write operations will essentially be short writes because only the holding registers are written. At the end of updating the 32 holding registers, the EECON1 register must be written to in order to start the programming operation with a long write. The long write is necessary for programming the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer.

The EEPROM on-chip timer controls the write time. The write/erase voltages are generated by an on-chip charge pump, rated to operate over the voltage range of the device.

Note: The default value of the holding registers on device Resets and after write operations is FFh. A write of FFh to a holding register does not modify that byte. This means individual bytes of program memory may be modified, provided that the change does not attempt to change any bit from a '0' to a '1'. When modifying individual bytes, it is not necessary to load all 32 holding registers before executing a write operation.

### FIGURE 6-5: TABLE WRITES TO FLASH PROGRAM MEMORY



#### 6.5.1 FLASH PROGRAM MEMORY WRITE SEQUENCE

The sequence of events for programming an internal program memory location should be:

- 1. Read 64 bytes into RAM.
- 2. Update data values in RAM as necessary.
- 3. Load Table Pointer register with address being erased.
- 4. Execute the row erase procedure.
- 5. Load Table Pointer register with address of first byte being written.
- 6. Write the 32 bytes into the holding registers with auto-increment.
- 7. Set the EECON1 register for the write operation:
  - · set EEPGD bit to point to program memory;
  - · clear the CFGS bit to access program memory;
  - · set WREN to enable byte writes.

- 8. Disable interrupts.
- 9. Write 55h to EECON2.
- 10. Write 0AAh to EECON2.
- 11. Set the WR bit. This will begin the write cycle.
- 12. The CPU will stall for duration of the write (about 2 ms using internal timer).
- 13. Re-enable interrupts.
- 14. Verify the memory (table read).

This procedure will require about 6 ms to update one row of 64 bytes of memory. An example of the required code is given in Example 6-3.

**Note:** Before setting the WR bit, the Table Pointer address needs to be within the intended address range of the 32 bytes in the holding register.

# 7.0 DATA EEPROM MEMORY

The data EEPROM is a nonvolatile memory array, separate from the data RAM and program memory, that is used for long-term storage of program data. It is not directly mapped in either the register file or program memory space but is indirectly addressed through the Special Function Registers (SFRs). The EEPROM is readable and writable during normal operation over the entire VDD range.

Five SFRs are used to read and write to the data EEPROM as well as the program memory. They are:

- EECON1
- EECON2
- EEDATA
- EEADR

The data EEPROM allows byte read and write. When interfacing to the data memory block, EEDATA holds the 8-bit data for read/write and the EEADR register holds the address of the EEPROM location being accessed.

The EEPROM data memory is rated for high erase/write cycle endurance. A byte write automatically erases the location and writes the new data (erase-before-write). The write time is controlled by an on-chip timer; it will vary with voltage and temperature as well as from chip to chip. Please refer to parameter D122 (Table 26-1 in **Section 26.0 "Electrical Characteristics"**) for exact limits.

# 7.1 EEADR Register

The EEADR register is used to address the data EEPROM for read and write operations. The 8-bit range of the register can address a memory range of 256 bytes (00h to FFh).

### 7.2 EECON1 and EECON2 Registers

Access to the data EEPROM is controlled by two registers: EECON1 and EECON2. These are the same registers which control access to the program memory and are used in a similar manner for the data EEPROM.

The EECON1 register (Register 7-1) is the control register for data and program memory access. Control bit EEPGD determines if the access will be to program or data EEPROM memory. When clear, operations will access the data EEPROM memory. When set, program memory is accessed.

Control bit, CFGS, determines if the access will be to the Configuration registers or to program memory/data EEPROM memory. When set, subsequent operations access Configuration registers. When CFGS is clear, the EEPGD bit selects either program Flash or data EEPROM memory.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set in hardware when the WR bit is set and cleared when the internal programming timer expires and the write operation is complete.

| Note: | During normal operation, the WRERR         |
|-------|--------------------------------------------|
|       | may read as '1'. This can indicate that a  |
|       | write operation was prematurely termi-     |
|       | nated by a Reset, or a write operation was |
|       | attempted improperly.                      |

The WR control bit initiates write operations. The bit can be set but not cleared in software. It is only cleared in hardware at the completion of the write operation.

**Note:** The EEIF interrupt flag bit (PIR2<4>) is set when the write is complete. It must be cleared in software.

Control bits, RD and WR, start read and erase/write operations, respectively. These bits are set by firmware and cleared by hardware at the completion of the operation.

The RD bit cannot be set when accessing program memory (EEPGD = 1). Program memory is read using table read instructions. See **Section 6.1 "Table Reads and Table Writes"** regarding table reads.

The EECON2 register is not a physical register. It is used exclusively in the memory write and erase sequences. Reading EECON2 will read all '0's.

| Name   | Bit 7                                               | Bit 6     | Bit 5  | Bit 4  | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|--------|-----------------------------------------------------|-----------|--------|--------|-------|--------|--------|--------|----------------------------|
| INTCON | GIE/GIEH                                            | PEIE/GIEL | TMR0IE | INT0IE | RBIE  | TMR0IF | INT0IF | RBIF   | 49                         |
| EEADR  | EEPROM Address Register                             |           |        |        |       |        | 51     |        |                            |
| EEDATA | EEPROM Data Register                                |           |        |        |       |        |        | 51     |                            |
| EECON2 | EEPROM Control Register 2 (not a physical register) |           |        |        |       |        |        | 51     |                            |
| EECON1 | EEPGD                                               | CFGS      | —      | FREE   | WRERR | WREN   | WR     | RD     | 51                         |
| IPR2   | OSCFIP                                              | CMIP      | —      | EEIP   | BCLIP | HLVDIP | TMR3IP | CCP2IP | 52                         |
| PIR2   | OSCFIF                                              | CMIF      | —      | EEIF   | BCLIF | HLVDIF | TMR3IF | CCP2IF | 52                         |
| PIE2   | OSCFIE                                              | CMIE      | _      | EEIE   | BCLIE | HLVDIE | TMR3IE | CCP2IE | 52                         |

#### TABLE 7-1: REGISTERS ASSOCIATED WITH DATA EEPROM MEMORY

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access.

| R-0           | R-0                               | R/W-0                            | R/W-0            | U-0               | R/W-1            | R/W-1            | R/W-1    |  |
|---------------|-----------------------------------|----------------------------------|------------------|-------------------|------------------|------------------|----------|--|
| IBF           | OBF                               | IBOV                             | PSPMODE          | —                 | TRISE2           | TRISE1           | TRISE0   |  |
| bit 7         |                                   |                                  | •                |                   |                  |                  | bit 0    |  |
|               |                                   |                                  |                  |                   |                  |                  |          |  |
| Legend:       |                                   |                                  |                  |                   |                  |                  |          |  |
| R = Readabl   | e bit                             | W = Writable                     | bit              | U = Unimplen      | nented bit, read | d as '0'         |          |  |
| -n = Value at | POR                               | '1' = Bit is set                 |                  | '0' = Bit is clea | ared             | x = Bit is unkr  | nown     |  |
|               |                                   |                                  |                  |                   |                  |                  |          |  |
| bit /         | IBF: Input Bu                     | ffer Full Status                 | bit              |                   |                  |                  |          |  |
|               | 1 = A word ha                     | as been receiv<br>has been recei | ed and waiting t | to be read by th  | ne CPU           |                  |          |  |
| bit 6         | <b>OBF:</b> Output                | Buffer Full Sta                  | tus bit          |                   |                  |                  |          |  |
|               | 1 = The outpu                     | ut buffer still ho               | lds a previously | y written word    |                  |                  |          |  |
|               | 0 = The outpu                     | ut buffer has be                 | een read         |                   |                  |                  |          |  |
| bit 5         | IBOV: Input B                     | Buffer Overflow                  | Detect bit (in N | /licroprocessor   | mode)            |                  |          |  |
|               | 1 = A write oc                    | curred when a                    | previously input | word has not b    | een read (must   | be cleared in se | oftware) |  |
|               | 0 = No overflo                    | ow occurred                      |                  |                   |                  |                  |          |  |
| bit 4         | PSPMODE: F                        | Parallel Slave F                 | Port Mode Sele   | ct bit            |                  |                  |          |  |
|               | 1 = Parallel S<br>0 = General p   | lave Port mode                   | e<br>ide         |                   |                  |                  |          |  |
| bit 3         | Unimplemented: Read as '0'        |                                  |                  |                   |                  |                  |          |  |
| bit 2         | TRISE2: RF2 Direction Control bit |                                  |                  |                   |                  |                  |          |  |
|               | 1 = Input                         |                                  |                  |                   |                  |                  |          |  |
|               | 0 = Output                        |                                  |                  |                   |                  |                  |          |  |
| bit 1         | TRISE1: RE1 Direction Control bit |                                  |                  |                   |                  |                  |          |  |
|               | 1 = Input                         |                                  |                  |                   |                  |                  |          |  |
|               | 0 = Output                        |                                  |                  |                   |                  |                  |          |  |
| bit 0         | TRISE0: RE0                       | Direction Con                    | trol bit         |                   |                  |                  |          |  |
|               | 1 = Input                         |                                  |                  |                   |                  |                  |          |  |
|               | 0 = Output                        |                                  |                  |                   |                  |                  |          |  |
|               |                                   |                                  |                  |                   |                  |                  |          |  |
|               |                                   |                                  |                  |                   |                  |                  |          |  |

# REGISTER 10-1: TRISE REGISTER (40/44-PIN DEVICES ONLY)

# 15.0 CAPTURE/COMPARE/PWM (CCP) MODULES

PIC18F2420/2520/4420/4520 devices all have two CCP (Capture/Compare/PWM) modules. Each module contains a 16-bit register which can operate as a 16-bit Capture register, a 16-bit Compare register or a PWM Master/Slave Duty Cycle register.

In 28-pin devices, the two standard CCP modules (CCP1 and CCP2) operate as described in this chapter. In 40/ 44-pin devices, CCP1 is implemented as an Enhanced CCP module with standard Capture and Compare modes and Enhanced PWM modes. The ECCP implementation is discussed in **Section 16.0 "Enhanced Capture/Compare/PWM (ECCP) Module"**. The capture and compare operations described in this chapter apply to all standard and Enhanced CCP modules.

Note: Throughout this section and Section 16.0 "Enhanced Capture/Compare/PWM (ECCP) Module", references to the register and bit names for CCP modules are referred to generically by the use of 'x' or 'y' in place of the specific module number. Thus, "CCPxCON" might refer to the control register for CCP1, CCP2 or ECCP1. "CCPxCON" is used throughout these sections to refer to the module control register, regardless of whether the CCP module is a standard or enhanced implementation.

| REGISTER 15-1: | CCPxCON: CCPx CONTROL REGISTER (28-PIN DEVICES) |
|----------------|-------------------------------------------------|
|----------------|-------------------------------------------------|

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-------|-------|--------|--------|--------|--------|
| —     | —   | DCxB1 | DCxB0 | CCPxM3 | CCPxM2 | CCPxM1 | CCPxM0 |
| bit 7 |     |       |       |        |        |        | bit 0  |

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

#### bit 7-6 **Unimplemented:** Read as '0'

bit 5-4 DCxB<1:0>: PWM Duty Cycle bit 1 and bit 0 for CCPx Module

Capture mode: Unused.

Compare mode:

Unused.

### PWM mode:

These bits are the two LSbs (bit 1 and bit 0) of the 10-bit PWM duty cycle. The eight MSbs (DCxB<9:2>) of the duty cycle are found in CCPRxL.

### bit 3-0 CCPxM<3:0>: CCPx Module Mode Select bits

- 0000 = Capture/Compare/PWM disabled (resets CCPx module)
- 0001 = Reserved
- 0010 = Compare mode, toggle output on match (CCPxIF bit is set)
- 0011 = Reserved
- 0100 = Capture mode, every falling edge
- 0101 = Capture mode, every rising edge
- 0110 = Capture mode, every 4th rising edge
- 0111 = Capture mode, every 16th rising edge
- 1000 = Compare mode, initialize CCPx pin low; on compare match, force CCPx pin high (CCPxIF bit is set)
- 1001 = Compare mode, initialize CCPx pin high; on compare match, force CCPx pin low (CCPxIF bit is set)
- 1010 = Compare mode, generate software interrupt on compare match (CCPxIF bit is set, CCPx pin reflects I/O state)
- 1011 = Compare mode, trigger special event; reset timer; CCP2 match starts A/D conversion (CCPxIF bit is set)
- 11xx = PWM mode

# 17.3.2 OPERATION

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPCON1<5:0> and SSPSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- · Slave mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)

EVAMDI E 17-1.

· Slave Select mode (Slave mode only)

The MSSP consists of a transmit/receive shift register (SSPSR) and a buffer register (SSPBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPBUF holds the data that was written to the SSPSR until the received data is ready. Once the 8 bits of data have been received, that byte is moved to the SSPBUF register. Then, the Buffer Full detect bit, BF (SSPSTAT<0>) and the interrupt flag bit, SSPIF, are set. This double-buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPBUF register during transmission/reception of data

will be ignored and the write collision detect bit, WCOL (SSPCON1<7>), will be set. User software must clear the WCOL bit so that it can be determined if the following write(s) to the SSPBUF register completed successfully.

When the application software is expecting to receive valid data, the SSPBUF should be read before the next byte of data to transfer is written to the SSPBUF. The Buffer Full bit, BF (SSPSTAT<0>), indicates when SSPBUF has been loaded with the received data (transmission is complete). When the SSPBUF is read, the BF bit is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. The SSPBUF must be read and/or written. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur. Example 17-1 shows the loading of the SSPBUF (SSPSR) for data transmission.

The SSPSR is not directly readable or writable and can only be accessed by addressing the SSPBUF register. Additionally, the MSSP Status register (SSPSTAT) indicates the various status conditions.

Note: The SSPBUF register cannot be used with read-modify-write instructions such as BCF, BTFSC and COMF, etc.

|      |       | . LOADING   |                                              |
|------|-------|-------------|----------------------------------------------|
| LOOP | BTFSS | SSPSTAT, BF | ;Has data been received (transmit complete)? |
|      | BRA   | LOOP        | ;No                                          |
|      | MOVF  | SSPBUF, W   | ;WREG reg = contents of SSPBUF               |
|      | MOVWF | RXDATA      | ;Save in user RAM, if data is meaningful     |
|      | MOVF  | TXDATA, W   | ;W reg = contents of TXDATA                  |
|      | MOVWF | SSPBUF      | ;New data to xmit                            |

I OADING THE SODDIE (SODO) DECISTED

| Note: | To avoid lost data in Master mode, a read of the SSPBUF must be performed to clear |          |      |        |        |      |
|-------|------------------------------------------------------------------------------------|----------|------|--------|--------|------|
|       | the                                                                                | Buffer   | Full | (BF)   | detect | bit  |
|       | (SSF                                                                               | STAT<0>  | >)   | betwee | n      | each |
|       | trans                                                                              | mission. |      |        |        |      |

### 17.4.6 MASTER MODE

Master mode is enabled by setting and clearing the appropriate SSPM bits in SSPCON1 and by setting the SSPEN bit. In Master mode, the SCL and SDA lines are manipulated by the MSSP hardware.

Master mode of operation is supported by interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the  $I^2C$  bus may be taken when the P bit is set, or the bus is Idle, with both the S and P bits clear.

In Firmware Controlled Master mode, user code conducts all  ${\rm I}^2{\rm C}$  bus operations based on Start and Stop bit conditions.

Once Master mode is enabled, the user has six options.

- 1. Assert a Start condition on SDA and SCL.
- 2. Assert a Repeated Start condition on SDA and SCL.
- 3. Write to the SSPBUF register initiating transmission of data/address.
- 4. Configure the I<sup>2</sup>C port to receive data.
- 5. Generate an Acknowledge condition at the end of a received byte of data.
- 6. Generate a Stop condition on SDA and SCL.

Note: The MSSP module, when configured in I<sup>2</sup>C Master mode, does not allow queueing of events. For instance, the user is not allowed to initiate a Start condition and immediately write the SSPBUF register to initiate transmission before the Start condition is complete. In this case, the SSPBUF will not be written to and the WCOL bit will be set, indicating that a write to the SSPBUF did not occur.

The following events will cause the MSSP Interrupt Flag bit, SSPIF, to be set (MSSP interrupt, if enabled):

- Start condition
- Stop condition
- · Data transfer byte transmitted/received
- Acknowledge transmit
- Repeated Start



# **19.1** A/D Acquisition Requirements

For the A/D Converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 19-3. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion.

Note: When the conversion is started, the holding capacitor is disconnected from the input pin.

EQUATION 19-1: ACQUISITION TIME

TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF

#### EQUATION 19-2: A/D MINIMUM CHARGING TIME

| VHOLD | = | $(\text{VREF} - (\text{VREF}/2048)) \bullet (1 - e^{(-\text{TC/CHOLD}(\text{Ric} + \text{Rss} + \text{Rs}))})$ |
|-------|---|----------------------------------------------------------------------------------------------------------------|
| or    |   |                                                                                                                |
| TC    | = | -(CHOLD)(RIC + RSS + RS) ln(1/2048)                                                                            |

### EQUATION 19-3: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME

| TACQ    | =      | TAMP + TC + TCOFF                                                                                                                                |
|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| TAMP    | =      | 0.2 µs                                                                                                                                           |
| TCOFF   | =      | (Temp – 25°C)(0.02 μs/°C)<br>(85°C – 25°C)(0.02 μs/°C)<br>1.2 μs                                                                                 |
| Tempera | ture c | befficient is only required for temperatures > 25°C. Below 25°C, TCOFF = 0 $\mu$ s.                                                              |
| ТС      | =      | -(ChOLD)(RIC + Rss + Rs) $\ln(1/2047) \ \mu s$<br>-(25 pF) (1 k $\Omega$ + 2 k $\Omega$ + 2.5 k $\Omega$ ) ln(0.0004883) $\mu s$<br>1.05 $\mu s$ |
| TACQ    | =      | $0.2 \ \mu s + 1 \ \mu s + 1.2 \ \mu s$<br>2.4 \ \ \ \ \ u s                                                                                     |

To calculate the minimum acquisition time, Equation 19-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution.

Example 19-3 shows the calculation of the minimum required acquisition time TACQ. This calculation is based on the following application system assumptions:

| CHOLD            | =      | 25 pF                              |
|------------------|--------|------------------------------------|
| Rs               | =      | 2.5 kΩ                             |
| Conversion Error | $\leq$ | 1/2 LSb                            |
| Vdd              | =      | $5V  ightarrow Rss$ = 2 k $\Omega$ |
| Temperature      | =      | 85°C (system max.)                 |

NOTES:

| IORI     | LW               | Inclusive                   | Inclusive OR Literal with W                                                       |            |            |  |  |  |
|----------|------------------|-----------------------------|-----------------------------------------------------------------------------------|------------|------------|--|--|--|
| Synta    | ax:              | IORLW k                     | IORLW k                                                                           |            |            |  |  |  |
| Oper     | ands:            | $0 \le k \le 255$           | 5                                                                                 |            |            |  |  |  |
| Oper     | ation:           | (W) .OR. k                  | $\to W$                                                                           |            |            |  |  |  |
| Statu    | s Affected:      | N, Z                        |                                                                                   |            |            |  |  |  |
| Enco     | ding:            | 0000                        | 1001                                                                              | kkkk       | kkkk       |  |  |  |
| Desc     | ription:         | The conter<br>8-bit literal | The contents of W are ORed with the 8-bit literal 'k'. The result is placed in W. |            |            |  |  |  |
| Word     | ls:              | 1                           | 1                                                                                 |            |            |  |  |  |
| Cycle    | es:              | 1                           | 1                                                                                 |            |            |  |  |  |
| QC       | ycle Activity:   |                             |                                                                                   |            |            |  |  |  |
|          | Q1               | Q2                          | Q3                                                                                | 1          | Q4         |  |  |  |
|          | Decode           | Read<br>literal 'k'         | Proce<br>Dat                                                                      | ess V<br>a | Vrite to W |  |  |  |
| Example: |                  | IORLW                       | 35h                                                                               |            |            |  |  |  |
|          | Before Instruc   | tion                        |                                                                                   |            |            |  |  |  |
|          | W                | = 9Ah                       |                                                                                   |            |            |  |  |  |
|          | After Instructio | n                           |                                                                                   |            |            |  |  |  |

| IORWF Inclusive OR W with f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |                        |               |                       |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------|---------------|-----------------------|--|--|--|
| Syntax:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IORWF f                                             | <sup>:</sup> {,d {,a}} |               |                       |  |  |  |
| Operands:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ |                        |               |                       |  |  |  |
| Operation:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (W) .OR. (f                                         | $) \rightarrow dest$   |               |                       |  |  |  |
| Status Affected:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | N, Z                                                |                        |               |                       |  |  |  |
| Encoding:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0001                                                | 00da                   | ffff          | ffff                  |  |  |  |
| <ul> <li>'0', the result is placed in W. If 'd' is ':</li> <li>'0', the result is placed in W. If 'd' is ':</li> <li>the result is placed back in register 'f (default).</li> <li>If 'a' is '0', the Access Bank is selecter If 'a' is '1', the BSR is used to select the GPR bank (default).</li> <li>If 'a' is '0' and the extended instruction set is enabled, this instruction operate in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 24.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Addressing in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh).</li> </ul> |                                                     |                        |               |                       |  |  |  |
| Words:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                   |                        |               |                       |  |  |  |
| Cycles:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                   |                        |               |                       |  |  |  |
| Q Cycle Activity:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                     |                        |               |                       |  |  |  |
| Q1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Q2                                                  | Q3                     | 3             | Q4                    |  |  |  |
| Decode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Read<br>register 'f'                                | Proce<br>Dat           | ess V<br>a de | Vrite to<br>stination |  |  |  |
| Example:<br>Before Instruc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | IORWF R                                             | ESULT,                 | 0, 1          |                       |  |  |  |

| Before Instructio | n   |
|-------------------|-----|
| RESULT =          | 13h |
| W =               | 91h |
| After Instruction |     |
| RESULT =          | 13h |
| W =               | 93h |

W

= BFh

| POF                                     | 0                             | Рор Тор                                                                                           | Pop Top of Return Stack                                                                       |                                                                     |                                                           |                                                                             |  |
|-----------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|--|
| Synta                                   | ax:                           | POP                                                                                               |                                                                                               |                                                                     |                                                           |                                                                             |  |
| Oper                                    | ands:                         | None                                                                                              |                                                                                               |                                                                     |                                                           |                                                                             |  |
| Oper                                    | ation:                        | $(TOS) \rightarrow b$                                                                             | it bucket                                                                                     |                                                                     |                                                           |                                                                             |  |
| Statu                                   | is Affected:                  | None                                                                                              |                                                                                               |                                                                     |                                                           |                                                                             |  |
| Enco                                    | oding:                        | 0000                                                                                              | 0000                                                                                          | 000                                                                 | 0                                                         | 0110                                                                        |  |
| Desc                                    | ription:                      | The TOS v<br>stack and i<br>then becor<br>was pushe<br>This instru<br>the user to<br>stack to inc | value is pu<br>is discard<br>mes the p<br>ed onto the<br>ction is pu<br>properly<br>corporate | ulled o<br>ed. Th<br>reviou<br>e retur<br>rovideo<br>mana<br>a soft | ff the<br>ie T(<br>s va<br>n sta<br>d to<br>ge th<br>ware | e return<br>DS value<br>lue that<br>ack.<br>enable<br>ne return<br>e stack. |  |
| Word                                    | ds:                           | 1                                                                                                 |                                                                                               |                                                                     |                                                           |                                                                             |  |
| Cycle                                   | es:                           | 1                                                                                                 |                                                                                               |                                                                     |                                                           |                                                                             |  |
| QC                                      | ycle Activity:                |                                                                                                   |                                                                                               |                                                                     |                                                           |                                                                             |  |
|                                         | Q1                            | Q2                                                                                                | Q3                                                                                            | 5                                                                   |                                                           | Q4                                                                          |  |
|                                         | Decode                        | No<br>operation                                                                                   | POP 1<br>valu                                                                                 | TOS<br>le                                                           | op                                                        | No<br>peration                                                              |  |
| Example:                                |                               | POP<br>GOTO                                                                                       | NEW                                                                                           |                                                                     |                                                           |                                                                             |  |
| Before Instructio<br>TOS<br>Stack (1 le |                               | tion<br>evel down)                                                                                | = C<br>= C                                                                                    | )031A2<br>)14332                                                    | 2h<br>2h                                                  |                                                                             |  |
|                                         | After Instructio<br>TOS<br>PC | n                                                                                                 | = C<br>= N                                                                                    | )14332<br>NEW                                                       | 2h                                                        |                                                                             |  |

| PUS         | H                                         | Push Top                                                                                  | Push Top of Return Stack                                             |                                                                |                                                 |                                                           |  |  |
|-------------|-------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------|--|--|
| Synta       | ax:                                       | PUSH                                                                                      | PUSH                                                                 |                                                                |                                                 |                                                           |  |  |
| Oper        | ands:                                     | None                                                                                      |                                                                      |                                                                |                                                 |                                                           |  |  |
| Oper        | ation:                                    | $(PC + 2) \rightarrow$                                                                    | TOS                                                                  |                                                                |                                                 |                                                           |  |  |
| Statu       | s Affected:                               | None                                                                                      |                                                                      |                                                                |                                                 |                                                           |  |  |
| Enco        | ding:                                     | 0000                                                                                      | 0000                                                                 | 000                                                            | 0                                               | 0101                                                      |  |  |
| Desc        | ription:                                  | The PC + 2<br>the return s<br>value is pus<br>This instruc<br>software sta<br>then pushin | is push<br>tack. Th<br>shed do<br>tion allo<br>ack by n<br>g it onto | ned ont<br>ne prev<br>wn on<br>ows imp<br>nodifyin<br>o the re | o the<br>ious<br>the s<br>blem<br>ng T<br>eturn | e top of<br>TOS<br>stack.<br>enting a<br>OS and<br>stack. |  |  |
| Word        | ls:                                       | 1                                                                                         | 1                                                                    |                                                                |                                                 |                                                           |  |  |
| Cycle       | es:                                       | 1                                                                                         |                                                                      |                                                                |                                                 |                                                           |  |  |
| QC          | ycle Activity:                            |                                                                                           |                                                                      |                                                                |                                                 |                                                           |  |  |
|             | Q1                                        | Q2                                                                                        | Q                                                                    | 3                                                              |                                                 | Q4                                                        |  |  |
|             | Decode                                    | PUSH<br>PC + 2 onto<br>return stack                                                       | N<br>opera                                                           | o<br>ation                                                     | op                                              | No<br>peration                                            |  |  |
| <u>Exan</u> | nple:                                     | PUSH                                                                                      |                                                                      |                                                                |                                                 |                                                           |  |  |
|             | Before Instruc<br>TOS<br>PC               | tion                                                                                      | =<br>=                                                               | 345Ah<br>0124h                                                 |                                                 |                                                           |  |  |
|             | After Instructio<br>PC<br>TOS<br>Stack (1 | on<br>level down)                                                                         | =<br>=<br>=                                                          | 0126h<br>0126h<br>345Ah                                        |                                                 |                                                           |  |  |

| SLEEP              | Enter Sle                                                                         | eep mode                                                                                              |                                                                      | SUBFWB                                                                                                                                                                                                                                                                                                                                                                                               | Subtract                                                                                                                                                                                                                                                                                                                              | f from W w                                                                                                  | ith Borrow                                                               |
|--------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| Syntax:            | SLEEP                                                                             |                                                                                                       |                                                                      | Syntax:                                                                                                                                                                                                                                                                                                                                                                                              | SUBFWB                                                                                                                                                                                                                                                                                                                                | f {,d {,a}}                                                                                                 |                                                                          |
| Operands:          | None                                                                              |                                                                                                       |                                                                      | Operands:                                                                                                                                                                                                                                                                                                                                                                                            | $0 \le f \le 255$                                                                                                                                                                                                                                                                                                                     | 5                                                                                                           |                                                                          |
| Operation:         | $00h \rightarrow WE$                                                              | DT,                                                                                                   |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                      | d ∈ [0,1]                                                                                                                                                                                                                                                                                                                             |                                                                                                             |                                                                          |
|                    | $0 \rightarrow \frac{WDT}{TO}$                                                    | postscaler,                                                                                           |                                                                      | Onerstien                                                                                                                                                                                                                                                                                                                                                                                            | a ∈ [0, 1]                                                                                                                                                                                                                                                                                                                            | $\left(\overline{\mathbf{O}}\right)$ , deat                                                                 |                                                                          |
|                    | $1 \rightarrow \underline{10}, \\ 0 \rightarrow PD$                               |                                                                                                       |                                                                      | Operation:                                                                                                                                                                                                                                                                                                                                                                                           | (VV) - (T) -                                                                                                                                                                                                                                                                                                                          | $(C) \rightarrow dest$                                                                                      |                                                                          |
| Status Affected:   | TO, PD                                                                            |                                                                                                       |                                                                      | Status Affected:                                                                                                                                                                                                                                                                                                                                                                                     | N, OV, C,                                                                                                                                                                                                                                                                                                                             | DC, Z                                                                                                       |                                                                          |
| Encodina:          | 0000                                                                              | 0000 000                                                                                              | 0 0011                                                               | Encoding:                                                                                                                                                                                                                                                                                                                                                                                            | 0101                                                                                                                                                                                                                                                                                                                                  | 01da II                                                                                                     |                                                                          |
| Description:       | The Powe<br>cleared. The<br>is set. Wat<br>scaler are<br>The proce<br>with the os | r-Down status<br>he Time-out st<br>tchdog Timer a<br>cleared.<br>ssor is put into<br>scillator stoppe | bit (PD) is<br>atus bit (TO)<br>and its post-<br>o Sleep mode<br>ed. | Description:                                                                                                                                                                                                                                                                                                                                                                                         | (borrow) fr<br>method). I<br>in W. If 'd'<br>register 'f'<br>If 'a' is 'o',<br>selected. I                                                                                                                                                                                                                                            | rom W (2's co<br>f 'd' is '0', the r<br>is '1', the resu<br>(default).<br>the Access B<br>f 'a' is '1', the | mplement<br>esult is stored<br>ult is stored in<br>ank is<br>BSR is used |
| Words:             | 1                                                                                 |                                                                                                       |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                      | If 'a' is '0' a                                                                                                                                                                                                                                                                                                                       | and the extend                                                                                              | led instruction                                                          |
| Cycles:            | 1                                                                                 |                                                                                                       |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                      | set is enal                                                                                                                                                                                                                                                                                                                           | oled, this instr                                                                                            | uction                                                                   |
| Q Cycle Activity:  |                                                                                   |                                                                                                       |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                      | operates i                                                                                                                                                                                                                                                                                                                            | n Indexed Lite                                                                                              | eral Offset                                                              |
| Q1                 | Q2                                                                                | Q3                                                                                                    | Q4                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                      | $f \le 95 (5F)$                                                                                                                                                                                                                                                                                                                       | n). See <b>Sectio</b>                                                                                       | ever<br>n 24.2.3                                                         |
| Decode             | No                                                                                | Process                                                                                               | Go to<br>Sleep                                                       |                                                                                                                                                                                                                                                                                                                                                                                                      | "Byte-Ori                                                                                                                                                                                                                                                                                                                             | ented and Bit                                                                                               | -Oriented                                                                |
|                    | operation                                                                         | Dala                                                                                                  | Oleep                                                                |                                                                                                                                                                                                                                                                                                                                                                                                      | Instructio<br>Mode" for                                                                                                                                                                                                                                                                                                               | ns in Indexed                                                                                               | Literal Offset                                                           |
| Example:           | SLEEP                                                                             |                                                                                                       |                                                                      | Words:                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                     | detailo.                                                                                                    |                                                                          |
| Before Instruct    | tion                                                                              |                                                                                                       |                                                                      | Cycles:                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                     |                                                                                                             |                                                                          |
| $\overline{TO}$ =  | ?                                                                                 |                                                                                                       |                                                                      | Q Cycle Activity:                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                       |                                                                                                             |                                                                          |
| PD =               | <i>?</i>                                                                          |                                                                                                       |                                                                      | Q1                                                                                                                                                                                                                                                                                                                                                                                                   | Q2                                                                                                                                                                                                                                                                                                                                    | Q3                                                                                                          | Q4                                                                       |
| $\frac{113}{TO} =$ | 1†                                                                                |                                                                                                       |                                                                      | Decode                                                                                                                                                                                                                                                                                                                                                                                               | Read                                                                                                                                                                                                                                                                                                                                  | Process                                                                                                     | Write to                                                                 |
| PD =               | 0                                                                                 |                                                                                                       |                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                      | register t                                                                                                                                                                                                                                                                                                                            | Data                                                                                                        | destination                                                              |
| † If WDT causes v  | vake-up, this t                                                                   | bit is cleared.                                                                                       |                                                                      | Example 1:<br>Before Instruction<br>REG<br>W<br>C<br>After Instruction<br>REG<br>W<br>C<br>Example 2:<br>Before Instruction<br>REG<br>W<br>C<br>After Instruction<br>REG<br>W<br>C<br>Z<br>N<br>Example 3:<br>Before Instruction<br>REG<br>W<br>C<br>After Instruction<br>REG<br>W<br>C<br>After Instruction<br>REG<br>W<br>C<br>After Instruction<br>REG<br>W<br>C<br>C<br>After Instruction<br>REG | $\begin{array}{rcl} \text{subrind}\\ &=& 3\\ &=& 2\\ &=& 1\\ \text{on}\\ &=& FF\\ &=& 2\\ &=& 0\\ &=& 0\\ &=& 0\\ \text{subrwb}\\ \text{stion}\\ &=& 2\\ &=& 3\\ &=& 1\\ &=& 0\\ &=& 0\\ &=& 0\\ \text{subrwb}\\ \text{subrwb}\\ \text{stion}\\ &=& 1\\ &=& 2\\ &=& 0\\ \text{on}\\ &=& 2\\ &=& 0\\ &=& 0\\ &=& 2\\ &=& 1\end{array}$ | sult is negativ<br>REG, 0, 0                                                                                | e<br>)<br>?                                                              |

### 26.3 DC Characteristics: PIC18F2420/2520/4420/4520 (Industrial) PIC18LF2420/2520/4420/4520 (Industrial)

| DC CHA       | RACTE  | RISTICS                                | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |            |       |                                                                                                                                                                                 |  |
|--------------|--------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Param<br>No. | Symbol | Characteristic                         | Min                                                                                                                                    | Мах        | Units | Conditions                                                                                                                                                                      |  |
|              | VIL    | Input Low Voltage                      |                                                                                                                                        |            |       |                                                                                                                                                                                 |  |
|              |        | I/O Ports:                             |                                                                                                                                        |            |       |                                                                                                                                                                                 |  |
| D030         |        | with TTL Buffer                        | Vss                                                                                                                                    | 0.15 Vdd   | V     | VDD < 4.5V                                                                                                                                                                      |  |
| D030A        |        |                                        | —                                                                                                                                      | 0.8        | V     | $4.5V \leq V\text{DD} \leq 5.5V$                                                                                                                                                |  |
| D031         |        | with Schmitt Trigger Buffer            | Vss                                                                                                                                    | 0.2 VDD    | V     |                                                                                                                                                                                 |  |
| D031A        |        | RC3 and RC4                            | Vss                                                                                                                                    | 0.3 VDD    | V     | I <sup>2</sup> C™ enabled                                                                                                                                                       |  |
| D031B        |        |                                        | Vss                                                                                                                                    | 0.8        | V     | SMBus enabled                                                                                                                                                                   |  |
| D032         |        | MCLR                                   | Vss                                                                                                                                    | 0.2 VDD    | V     |                                                                                                                                                                                 |  |
| D033         |        | OSC1                                   | Vss                                                                                                                                    | 0.3 VDD    | V     | HS, HSPLL modes                                                                                                                                                                 |  |
| D033A        |        | OSC1                                   | Vss                                                                                                                                    | 0.2 VDD    | V     | RC, EC modes <sup>(1)</sup>                                                                                                                                                     |  |
| D033B        |        | OSC1                                   | Vss                                                                                                                                    | 0.3        | V     | XT, LP modes                                                                                                                                                                    |  |
| D034         |        | I 13CKI                                | Vss                                                                                                                                    | 0.3        | V     |                                                                                                                                                                                 |  |
|              | VIH    | Input High Voltage                     |                                                                                                                                        |            |       |                                                                                                                                                                                 |  |
| D040         |        | I/O Ports:                             |                                                                                                                                        |            |       |                                                                                                                                                                                 |  |
| D040         |        |                                        | 0.25 VDD + 0.8V                                                                                                                        | VDD        |       |                                                                                                                                                                                 |  |
| D040A        |        |                                        | 2.0                                                                                                                                    | VDD        |       | $4.5V \leq VDD \leq 5.5V$                                                                                                                                                       |  |
| D041         |        |                                        |                                                                                                                                        | VDD        |       | 1 <sup>2</sup> O an abla d                                                                                                                                                      |  |
| D041A        |        |                                        |                                                                                                                                        | VDD        |       |                                                                                                                                                                                 |  |
| D041B        |        |                                        | 2.1                                                                                                                                    | VDD        | V     | SMBus enabled                                                                                                                                                                   |  |
| D042         |        | MCLR                                   | 0.8 VDD                                                                                                                                | VDD        | V     |                                                                                                                                                                                 |  |
| D043         |        | OSC1                                   | 0.7 VDD                                                                                                                                | VDD        | V     | HS, HSPLL modes                                                                                                                                                                 |  |
| D043A        |        |                                        |                                                                                                                                        | VDD        |       | EC mode                                                                                                                                                                         |  |
| D043B        |        | OSC1                                   | 1.6                                                                                                                                    | VDD<br>VDD | V     | XT. LP modes                                                                                                                                                                    |  |
| D044         |        | T13CKI                                 | 1.6                                                                                                                                    | VDD        | V     | ,                                                                                                                                                                               |  |
|              | lı∟    | Input Leakage Current <sup>(2,3)</sup> |                                                                                                                                        |            |       |                                                                                                                                                                                 |  |
| D060         |        | I/O Ports                              | —                                                                                                                                      | ±200       | nA    | Vdd < 5.5V,                                                                                                                                                                     |  |
|              |        |                                        |                                                                                                                                        | ±50        | nA    | $\label{eq:VSS} \begin{array}{l} VSS \leq VPIN \leq VDD, \\ Pin \mbox{ at high-impedance} \\ VDD < 3V, \\ VSS \leq VPIN \leq VDD, \\ Pin \mbox{ at high-impedance} \end{array}$ |  |
| D061         |        | MCLR                                   | —                                                                                                                                      | ±1         | μA    | $Vss \leq V PIN \leq V DD$                                                                                                                                                      |  |
| D063         |        | OSC1                                   | —                                                                                                                                      | ±1         | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                                                                                                                                        |  |
|              | IPU    | Weak Pull-up Current                   |                                                                                                                                        |            |       |                                                                                                                                                                                 |  |
| D070         | IPURB  | PORTB Weak Pull-up Current             | 50                                                                                                                                     | 400        | μA    | VDD = 5V, VPIN = VSS                                                                                                                                                            |  |

**Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC<sup>®</sup> device be driven with an external clock while in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as current sourced by the pin.



# TABLE 26-20: MASTER SSP I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS REQUIREMENTS

| Param.<br>No. | Symbol  | Characteristic  |                           | Min              | Max | Units | Conditions             |
|---------------|---------|-----------------|---------------------------|------------------|-----|-------|------------------------|
| 90            | TSU:STA | Start Condition | 100 kHz mode              | 2(Tosc)(BRG + 1) |     | ns    | Only relevant for      |
|               |         | Setup Time      | 400 kHz mode              | 2(Tosc)(BRG + 1) | —   |       | Repeated Start         |
|               |         |                 | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _   |       | condition              |
| 91            | THD:STA | Start Condition | 100 kHz mode              | 2(Tosc)(BRG + 1) | _   | ns    | After this period, the |
|               |         | Hold Time       | 400 kHz mode              | 2(Tosc)(BRG + 1) | _   |       | first clock pulse is   |
|               |         |                 | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _   |       | generated              |
| 92            | Tsu:sto | Stop Condition  | 100 kHz mode              | 2(Tosc)(BRG + 1) | _   | ns    |                        |
|               |         | Setup Time      | 400 kHz mode              | 2(Tosc)(BRG + 1) | _   |       |                        |
|               |         |                 | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _   |       |                        |
| 93            | THD:STO | Stop Condition  | 100 kHz mode              | 2(Tosc)(BRG + 1) | _   | ns    |                        |
|               |         | Hold Time       | 400 kHz mode              | 2(Tosc)(BRG + 1) | _   |       |                        |
|               |         |                 | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) |     | ]     |                        |

**Note 1:** Maximum pin capacitance = 10 pF for all  $I^2C$  pins.

# FIGURE 26-20: MASTER SSP I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING



# 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



**RECOMMENDED LAND PATTERN** 

| r                        |        | · · · · · · · · · · · · · · · · · · · |          |      |
|--------------------------|--------|---------------------------------------|----------|------|
|                          | MILLIM | ETERS                                 |          |      |
| Dimension                | MIN    | NOM                                   | MAX      |      |
| Contact Pitch            | E      |                                       | 0.80 BSC |      |
| Contact Pad Spacing      | C1     |                                       | 11.40    |      |
| Contact Pad Spacing      | C2     |                                       | 11.40    |      |
| Contact Pad Width (X44)  | X1     |                                       |          | 0.55 |
| Contact Pad Length (X44) | Y1     |                                       |          | 1.50 |
| Distance Between Pads    | G      | 0.25                                  |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076A