

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 16KB (8K x 16)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 768 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                  |
| Data Converters            | A/D 10x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 28-QFN (6x6)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf2420-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.



# 3.0 POWER-MANAGED MODES

PIC18F2420/2520/4420/4520 devices offer a total of seven operating modes for more efficient powermanagement. These modes provide a variety of options for selective power conservation in applications where resources may be limited (i.e., battery-powered devices).

There are three categories of power-managed modes:

- Run modes
- Idle modes
- · Sleep mode

These categories define which portions of the device are clocked and sometimes, what speed. The Run and Idle modes may use any of the three available clock sources (primary, secondary or internal oscillator block); the Sleep mode does not use a clock source.

The power-managed modes include several powersaving features offered on previous PIC<sup>®</sup> devices. One is the clock switching feature, offered in other PIC18 devices, allowing the controller to use the Timer1 oscillator in place of the primary oscillator. Also included is the Sleep mode, offered by all PIC devices, where all device clocks are stopped.

#### 3.1 Selecting Power-Managed Modes

Selecting a power-managed mode requires two decisions: if the CPU is to be clocked or not and the selection of a clock source. The IDLEN bit (OSCCON<7>) controls CPU clocking, while the SCS<1:0> bits (OSCCON<1:0>) select the clock source. The individual modes, bit settings, clock sources and affected modules are summarized in Table 3-1.

### 3.1.1 CLOCK SOURCES

The SCS<1:0> bits allow the selection of one of three clock sources for power-managed modes. They are:

- the primary clock, as defined by the FOSC<3:0> Configuration bits
- the secondary clock (the Timer1 oscillator)
- the internal oscillator block (for RC modes)

#### 3.1.2 ENTERING POWER-MANAGED MODES

Switching from one power-managed mode to another begins by loading the OSCCON register. The SCS<1:0> bits select the clock source and determine which Run or Idle mode is to be used. Changing these bits causes an immediate switch to the new clock source, assuming that it is running. The switch may also be subject to clock transition delays. These are discussed in **Section 3.1.3 "Clock Transitions and Status Indicators"** and subsequent sections.

Entry to the power-managed Idle or Sleep modes is triggered by the execution of a SLEEP instruction. The actual mode that results depends on the status of the IDLEN bit.

Depending on the current mode and the mode being switched to, a change to a power-managed mode does not always require setting all of these bits. Many transitions may be done by changing the oscillator select bits, or changing the IDLEN bit, prior to issuing a SLEEP instruction. If the IDLEN bit is already configured correctly, it may only be necessary to perform a SLEEP instruction to switch to the desired mode.

| Mode     | OSCCON<7,1:0> Bits   |          | Module Clocking |             | Available Cleak and Oscillator Source                                                                                                  |
|----------|----------------------|----------|-----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------|
| wode     | IDLEN <sup>(1)</sup> | SCS<1:0> | CPU             | Peripherals | Available Clock and Oscillator Source                                                                                                  |
| Sleep    | 0                    | N/A      | Off             | Off         | None – All clocks are disabled                                                                                                         |
| PRI_RUN  | N/A                  | 00       | Clocked         | Clocked     | Primary – LP, XT, HS, HSPLL, RC, EC and<br>Internal Oscillator Block <sup>(2)</sup> .<br>This is the normal full-power execution mode. |
| SEC_RUN  | N/A                  | 01       | Clocked         | Clocked     | Secondary – Timer1 Oscillator                                                                                                          |
| RC_RUN   | N/A                  | 1x       | Clocked         | Clocked     | Internal Oscillator Block <sup>(2)</sup>                                                                                               |
| PRI_IDLE | 1                    | 00       | Off             | Clocked     | Primary – LP, XT, HS, HSPLL, RC, EC                                                                                                    |
| SEC_IDLE | 1                    | 01       | Off             | Clocked     | Secondary – Timer1 Oscillator                                                                                                          |
| RC_IDLE  | 1                    | 1x       | Off             | Clocked     | Internal Oscillator Block <sup>(2)</sup>                                                                                               |

TABLE 3-1: POWER-MANAGED MODES

Note 1: IDLEN reflects its value when the **SLEEP** instruction is executed.

2: Includes INTOSC and INTOSC postscaler, as well as the INTRC source.

### 3.3 Sleep Mode

The power-managed Sleep mode in the PIC18F2420/ 2520/4420/4520 devices is identical to the legacy Sleep mode offered in all other PIC devices. It is entered by clearing the IDLEN bit (the default state on device Reset) and executing the SLEEP instruction. This shuts down the selected oscillator (Figure 3-5). All clock source status bits are cleared.

Entering the Sleep mode from any other mode does not require a clock switch. This is because no clocks are needed once the controller has entered Sleep. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the device will not be clocked until the clock source selected by the SCS<1:0> bits becomes ready (see Figure 3-6), or it will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor are enabled (see **Section 23.0 "Special Features of the CPU"**). In either case, the OSTS bit is set when the primary clock is providing the device clocks. The IDLEN and SCS bits are not affected by the wake-up.

#### 3.4 Idle Modes

The Idle modes allow the controller's CPU to be selectively shut down while the peripherals continue to operate. Selecting a particular Idle mode allows users to further manage power consumption.

If the IDLEN bit is set to '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS<1:0> bits; however, the CPU will not be clocked. The clock source status bits are not affected. Setting IDLEN and executing a SLEEP instruction provides a quick method of switching from a given Run mode to its corresponding Idle mode.

If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed by an interval of TcsD (parameter 38, Table 26-10) while it becomes ready to execute code. When the CPU begins executing code, it resumes with the same clock source for the current Idle mode. For example, when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals (in other words, RC\_RUN mode). The IDLEN and SCS bits are not affected by the wake-up.

While in any Idle mode or the Sleep mode, a WDT time-out will result in a WDT wake-up to the Run mode currently specified by the SCS1:SCS0 bits.









| Register | A    | Applicabl | e Device | s    | Power-on Reset,<br>Brown-out Reset | MCLR Resets,<br>WDT Reset,<br>RESET Instruction,<br>Stack Resets | Wake-up via WDT<br>or Interrupt |
|----------|------|-----------|----------|------|------------------------------------|------------------------------------------------------------------|---------------------------------|
| ADRESH   | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| ADRESL   | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| ADCON0   | 2420 | 2520      | 4420     | 4520 | 00 0000                            | 00 0000                                                          | uu uuuu                         |
| ADCON1   | 2420 | 2520      | 4420     | 4520 | 00 0qqq <b>(6)</b>                 | 00 0qqq <sup>(6)</sup>                                           | uu uuuu                         |
| ADCON2   | 2420 | 2520      | 4420     | 4520 | 0-00 0000                          | 0-00 0000                                                        | u-uu uuuu                       |
| CCPR1H   | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| CCPR1L   | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
|          | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| CUPICON  | 2420 | 2520      | 4420     | 4520 | 00 0000                            | 00 0000                                                          | uu uuuu                         |
| CCPR2H   | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| CCPR2L   | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| CCP2CON  | 2420 | 2520      | 4420     | 4520 | 00 0000                            | 00 0000                                                          | uu uuuu                         |
| BAUDCON  | 2420 | 2520      | 4420     | 4520 | 0100 0-00                          | 0100 0-00                                                        | uuuu u-uu                       |
| PWM1CON  | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| ECCD148  | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| ECCETAS  | 2420 | 2520      | 4420     | 4520 | 0000 00                            | 0000 00                                                          | uuuu uu                         |
| CVRCON   | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| CMCON    | 2420 | 2520      | 4420     | 4520 | 0000 0111                          | 0000 0111                                                        | սսսս սսսս                       |
| TMR3H    | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | uuuu uuuu                                                        | uuuu uuuu                       |
| TMR3L    | 2420 | 2520      | 4420     | 4520 | xxxx xxxx                          | սսսս սսսս                                                        | սսսս սսսս                       |
| T3CON    | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | uuuu uuuu                                                        | uuuu uuuu                       |
| SPBRGH   | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| SPBRG    | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| RCREG    | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | սսսս սսսս                       |
| TXREG    | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| TXSTA    | 2420 | 2520      | 4420     | 4520 | 0000 0010                          | 0000 0010                                                        | սսսս սսսս                       |
| RCSTA    | 2420 | 2520      | 4420     | 4520 | 0000 000x                          | 0000 000x                                                        | uuuu uuuu                       |
| EEADR    | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| EEDATA   | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | uuuu uuuu                       |
| EECON2   | 2420 | 2520      | 4420     | 4520 | 0000 0000                          | 0000 0000                                                        | 0000 0000                       |
| EECON1   | 2420 | 2520      | 4420     | 4520 | xx-0 x000                          | uu-0 u000                                                        | uu-0 u000                       |

#### TABLE 4-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition. Shaded cells indicate conditions do not apply for the designated device.

Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h).

3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack.

4: See Table 4-3 for Reset value for specific condition.

5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled depending on the oscillator mode selected. When not enabled as PORTA pins, they are disabled and read '0'.

**6:** The Reset value of the PCFG bits depends on the value of the PBADEN Configuration bit (CONFIG3H<1>). When PBADEN = 1, PCFG<2:0> = 000; when PBADEN = 0, PCFG<2:0> = 111.

#### EXAMPLE 6-3: WRITING TO FLASH PROGRAM MEMORY

|                | MOVLW          | D'64                           | ; | number of bytes in erase block      |
|----------------|----------------|--------------------------------|---|-------------------------------------|
|                | MOVLW          | BUFFER ADDR HIGH               | ; | point to buffer                     |
|                | MOVWF          | FSROH                          |   |                                     |
|                | MOVLW          | BUFFER_ADDR_LOW                |   |                                     |
|                | MOVWF          | CODE ADDR UPPER                | ; | Load TBLPTR with the base           |
|                | MOVWF          | TBLPTRU                        | ; | address of the memory block         |
|                | MOVLW          | CODE_ADDR_HIGH                 |   |                                     |
|                | MOVWF          | TBLPTRH                        |   |                                     |
|                | MOVWF          | TBLPTRL                        |   |                                     |
| READ_BLOCK     |                |                                |   |                                     |
|                | TBLRD*+        | -<br>דעד דרד היד               | ; | read into TABLAT, and inc           |
|                | MOVE           | POSTINCO                       | ; | store data                          |
|                | DECFSZ         | COUNTER                        | ; | done?                               |
|                | BRA            | READ_BLOCK                     | ; | repeat                              |
| MODIFY_WORD    | MOUTH          |                                |   | naint to buffer                     |
|                | MOVLW          | FSR0H                          | ; | point to builer                     |
|                | MOVLW          | DATA_ADDR_LOW                  |   |                                     |
|                | MOVWF          | FSROL                          |   |                                     |
|                | MOVLW          | NEW_DATA_LOW                   | ; | update buffer word                  |
|                | MOVWF          | NEW DATA HIGH                  |   |                                     |
|                | MOVWF          | INDF0                          |   |                                     |
| ERASE_BLOCK    |                |                                |   |                                     |
|                | MOVLW          | CODE_ADDR_UPPER                | ; | load TBLPTR with the base           |
|                | MOVWF          | CODE ADDR HIGH                 | ; | address of the memory block         |
|                | MOVWF          | TBLPTRH                        |   |                                     |
|                | MOVLW          | CODE_ADDR_LOW                  |   |                                     |
|                | MOVWF          | TBLPTRL                        |   |                                     |
|                | BCF            | EECONI, EEPGD<br>EECONI, CFGS  | ; | access Flash program memory         |
|                | BSF            | EECON1, WREN                   | ; | enable write to memory              |
|                | BSF            | EECON1, FREE                   | ; | enable Row Erase operation          |
|                | BCF            | INTCON, GIE                    | ; | disable interrupts                  |
| Required       | MOVLW          | EECON2                         | ; | write 55h                           |
| Sequence       | MOVLW          | 0AAh                           | ' |                                     |
|                | MOVWF          | EECON2                         | ; | write OAAh                          |
|                | BSF            | EECON1, WR                     | ; | start erase (CPU stall)             |
|                | BSF<br>TBLRD*- | INICON, GIE                    | ; | dummy read decrement                |
|                | MOVLW          | BUFFER_ADDR_HIGH               | ; | point to buffer                     |
|                | MOVWF          | FSROH                          |   |                                     |
|                | MOVLW          | BUFFER_ADDR_LOW                |   |                                     |
| WRITE BUFFER B | ACK            | IBROD                          |   |                                     |
|                | MOVLW          | D'32                           | ; | number of bytes in holding register |
|                | MOVWF          | COUNTER                        |   |                                     |
| WRITE_BYTE_TO_ | MOVEE          | POSTINCO WREG                  |   | get low byte of buffer data         |
|                | MOVWF          | TABLAT                         | ; | present data to table latch         |
|                | TBLWT+*        |                                | ; | write data, perform a short write   |
|                |                | 6017JTTT                       | ; | to internal TBLWT holding register. |
|                | DECFSZ         | COUNTER<br>WRITE WORD TO PRECS | ; | loop until butters are full         |
|                | DIVE           | "WITTE WORD TO THERE           |   |                                     |

| R/W-0           | R/W-0                       | U-0                | R/W-0           | R/W-0             | R/W-0            | R/W-0           | R/W-0              |  |  |
|-----------------|-----------------------------|--------------------|-----------------|-------------------|------------------|-----------------|--------------------|--|--|
| OSCFIE          | CMIE                        | —                  | EEIE            | BCLIE             | HLVDIE           | TMR3IE          | CCP2IE             |  |  |
| bit 7           |                             |                    | •               | ·                 |                  | -<br>-          | bit 0              |  |  |
|                 |                             |                    |                 |                   |                  |                 |                    |  |  |
| Legend:         |                             |                    |                 |                   |                  |                 |                    |  |  |
| R = Readable    | bit                         | W = Writable       | bit             | U = Unimplen      | nented bit, read | d as '0'        |                    |  |  |
| -n = Value at F | POR                         | '1' = Bit is set   |                 | '0' = Bit is clea | ared             | x = Bit is unkr | x = Bit is unknown |  |  |
|                 |                             |                    |                 |                   |                  |                 |                    |  |  |
| bit 7           | OSCFIE: Osc                 | illator Fail Inter | rupt Enable bi  | t                 |                  |                 |                    |  |  |
|                 | 1 = Enabled                 |                    |                 |                   |                  |                 |                    |  |  |
|                 | 0 = Disabled                |                    |                 |                   |                  |                 |                    |  |  |
| bit 6           | CMIE: Compa                 | arator Interrupt   | Enable bit      |                   |                  |                 |                    |  |  |
|                 | 1 = Enabled                 |                    |                 |                   |                  |                 |                    |  |  |
| h:4 C           |                             | tad. Deed as f     | - '             |                   |                  |                 |                    |  |  |
| DIT 5           | Unimplement                 |                    |                 |                   |                  |                 |                    |  |  |
| bit 4           | EEIE: Data E                | EPROM/Flash        | Write Operatio  | on Interrupt Ena  | ible bit         |                 |                    |  |  |
|                 | 1 = Enabled<br>0 = Disabled |                    |                 |                   |                  |                 |                    |  |  |
| hit 3           |                             | Collision Interru  | nt Enable bit   |                   |                  |                 |                    |  |  |
| bit 5           | 1 = Epabled                 |                    |                 |                   |                  |                 |                    |  |  |
|                 | 0 = Disabled                |                    |                 |                   |                  |                 |                    |  |  |
| bit 2           | HLVDIE: High                | n/Low-Voltage [    | Detect Interrup | t Enable bit      |                  |                 |                    |  |  |
|                 | 1 = Enabled                 |                    |                 |                   |                  |                 |                    |  |  |
|                 | 0 = Disabled                |                    |                 |                   |                  |                 |                    |  |  |
| bit 1           | TMR3IE: TMF                 | R3 Overflow Int    | errupt Enable   | bit               |                  |                 |                    |  |  |
|                 | 1 = Enabled                 |                    |                 |                   |                  |                 |                    |  |  |
|                 | 0 = Disabled                |                    |                 |                   |                  |                 |                    |  |  |
| bit 0           | CCP2IE: CCF                 | 2 Interrupt Ena    | able bit        |                   |                  |                 |                    |  |  |
|                 | 1 = Enabled                 |                    |                 |                   |                  |                 |                    |  |  |

#### REGISTER 9-7: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2

### 12.2 Timer1 16-Bit Read/Write Mode

Timer1 can be configured for 16-bit reads and writes (see Figure 12-2). When the RD16 control bit (T1CON<7>) is set, the address for TMR1H is mapped to a buffer register for the high byte of Timer1. A read from TMR1L will load the contents of the high byte of Timer1 into the Timer1 high byte buffer. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, has become invalid due to a rollover between reads.

A write to the high byte of Timer1 must also take place through the TMR1H Buffer register. The Timer1 high byte is updated with the contents of TMR1H when a write occurs to TMR1L. This allows a user to write all 16 bits to both the high and low bytes of Timer1 at once.

The high byte of Timer1 is not directly readable or writable in this mode. All reads and writes must take place through the Timer1 High Byte Buffer register. Writes to TMR1H do not clear the Timer1 prescaler. The prescaler is only cleared on writes to TMR1L.

### 12.3 Timer1 Oscillator

An on-chip crystal oscillator circuit is incorporated between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting the Timer1 Oscillator Enable bit, T1OSCEN (T1CON<3>). The oscillator is a lowpower circuit rated for 32 kHz crystals. It will continue to run during all power-managed modes. The circuit for a typical LP oscillator is shown in Figure 12-3. Table 12-1 shows the capacitor selection for the Timer1 oscillator.

The user must provide a software time delay to ensure proper start-up of the Timer1 oscillator.





# TABLE 12-1:CAPACITOR SELECTION FOR<br/>THE TIMER OSCILLATOR

| Osc Type | Freq                                                                                                     | C1                                                           | C2                                                           |  |  |
|----------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--|--|
| LP       | 32 kHz                                                                                                   | 27 pF <sup>(1)</sup>                                         | 27 pF <sup>(1)</sup>                                         |  |  |
| Note 1:  | Microchip sug<br>starting point<br>circuit.                                                              | gests these<br>in validating                                 | values as a<br>the oscillator                                |  |  |
| 2:       | Higher capacitance increases the stability<br>of the oscillator but also increases the<br>start-up time. |                                                              |                                                              |  |  |
| 3:       | Since each rescharacteristics<br>the resonator<br>appropriate<br>components.                             | sonator/crysta<br>, the user sh<br>/crystal manu<br>values o | l has its own<br>ould consult<br>ufacturer for<br>f external |  |  |
| 4:       | Capacitor valuo only.                                                                                    | es are for des                                               | ign guidance                                                 |  |  |

#### 12.3.1 USING TIMER1 AS A CLOCK SOURCE

The Timer1 oscillator is also available as a clock source in power-managed modes. By setting the clock select bits, SCS<1:0> (OSCCON<1:0>), to '01', the device switches to SEC\_RUN mode; both the CPU and peripherals are clocked from the Timer1 oscillator. If the IDLEN bit (OSCCON<7>) is cleared and a SLEEP instruction is executed, the device enters SEC\_IDLE mode. Additional details are available in **Section 3.0 "Power-Managed Modes"**.

Whenever the Timer1 oscillator is providing the clock source, the Timer1 system clock status flag, T1RUN (T1CON<6>), is set. This can be used to determine the controller's current clocking mode. It can also indicate the clock source being currently used by the Fail-Safe Clock Monitor. If the Clock Monitor is enabled and the Timer1 oscillator fails while providing the clock, polling the T1RUN bit will indicate whether the clock is being provided by the Timer1 oscillator or another source.

#### 12.3.2 LOW-POWER TIMER1 OPTION

The Timer1 oscillator can operate at two distinct levels of power consumption based on device configuration. When the LPT1OSC Configuration bit is set, the Timer1 oscillator operates in a low-power mode. When LPT1OSC is not set, Timer1 operates at a higher power level. Power consumption for a particular mode is relatively constant, regardless of the device's operating mode. The default Timer1 configuration is the higher power mode.

As the low-power Timer1 mode tends to be more sensitive to interference, high noise environments may cause some oscillator instability. The low-power option is, therefore, best suited for low noise applications where power conservation is an important design consideration.

#### 17.4.17.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

- a) SDA or SCL is sampled low at the beginning of the Start condition (Figure 17-26).
- b) SCL is sampled low before SDA is asserted low (Figure 17-27).

During a Start condition, both the SDA and the SCL pins are monitored.

If the SDA pin is already low, or the SCL pin is already low, then all of the following occur:

- the Start condition is aborted,
- · the BCLIF flag is set and
- the MSSP module is reset to its Idle state (Figure 17-26).

The Start condition begins with the SDA and SCL pins deasserted. When the SDA pin is sampled high, the Baud Rate Generator is loaded from SSPADD<6:0> and counts down to 0. If the SCL pin is sampled low while SDA is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition.

If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 17-28). If, however, a '1' is sampled on the SDA pin, the SDA pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to 0; if the SCL pin is sampled as '0' during this time, a bus collision does not occur. At the end of the BRG count, the SCL pin is asserted low.

Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion, Repeated Start or Stop conditions.



#### FIGURE 17-26: BUS COLLISION DURING START CONDITION (SDA ONLY)

# 17.4.17.2 Bus Collision During a Repeated Start Condition

During a Repeated Start condition, a bus collision occurs if:

- a) A low level is sampled on SDA when SCL goes from low level to high level.
- SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data '1'.

When the user deasserts SDA and the pin is allowed to float high, the BRG is loaded with SSPADD<6:0> and counts down to 0. The SCL pin is then deasserted and when sampled high, the SDA pin is sampled.

If SDA is low, a bus collision has occurred (i.e., another master is attempting to transmit a data '0', Figure 17-29). If SDA is sampled high, the BRG is reloaded and begins counting. If SDA goes from high-to-low before the BRG times out, no bus collision occurs because no two masters can assert SDA at exactly the same time.

If SCL goes from high-to-low before the BRG times out and SDA has not already been asserted, a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated Start condition, see Figure 17-30.

If, at the end of the BRG time-out, both SCL and SDA are still high, the SDA pin is driven low and the BRG is reloaded and begins counting. At the end of the count, regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated Start condition is complete.



#### FIGURE 17-29: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1)

#### FIGURE 17-30: BUS COLLISION DURING REPEATED START CONDITION (CASE 2)



# 19.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

The Analog-to-Digital (A/D) Converter module has 10 inputs for the 28-pin devices and 13 for the 40/44-pin devices. This module allows conversion of an analog input signal to a corresponding 10-bit digital number.

The module has five registers:

- A/D Result High Register (ADRESH)
- A/D Result Low Register (ADRESL)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)
- A/D Control Register 2 (ADCON2)

The ADCON0 register, shown in Register 19-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 19-2, configures the functions of the port pins. The ADCON2 register, shown in Register 19-3, configures the A/D clock source, programmed acquisition time and justification.

| U-0         | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0 |  |
|-------------|-----|-------|-------|-------|-------|---------|-------|--|
| _           | _   | CHS3  | CHS2  | CHS1  | CHS0  | GO/DONE | ADON  |  |
| bit 7 bit f |     |       |       |       |       |         |       |  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7-6 | Unimplemented: Read as '0 | , |
|---------|---------------------------|---|
|---------|---------------------------|---|

bit 5-2 CHS<3:0>: Analog Channel Select bits

|               | •                                |
|---------------|----------------------------------|
| 0000 <b>=</b> | Channel 0 (AN0)                  |
| 0001 =        | Channel 1 (AN1)                  |
| 0010 =        | Channel 2 (AN2)                  |
| 0011 =        | Channel 3 (AN3)                  |
| 0100 =        | Channel 4 (AN4)                  |
| 0101 =        | Channel 5 (AN5) <sup>(1,2)</sup> |
| 0110 =        | Channel 6 (AN6) <sup>(1,2)</sup> |
| 0111 =        | Channel 7 (AN7) <sup>(1,2)</sup> |
| 1000 =        | Channel 8 (AN8)                  |
| 1001 =        | Channel 9 (AN9)                  |
| 1010 =        | Channel 10 (AN10)                |
| 1011 =        | Channel 11 (AN11)                |
| 1100 =        | Channel 12 (AN12)                |
| 1101 =        | Unimplemented) <sup>(2)</sup>    |
| 1110 =        | Unimplemented) <sup>(2)</sup>    |

- 1111 = Unimplemented)<sup>(2)</sup>
- bit 1 **GO/DONE:** A/D Conversion Status bit <u>When ADON = 1:</u> 1 = A/D conversion in progress
  - 0 = A/D Idle
- bit 0 ADON: A/D On bit
  - 1 = A/D Converter module is enabled
  - 0 = A/D Converter module is disabled

#### **Note 1:** These channels are not implemented on 28-pin devices.

2: Performing a conversion on unimplemented channels will return a floating input measurement.

## 23.4 Fail-Safe Clock Monitor

The Fail-Safe Clock Monitor (FSCM) allows the microcontroller to continue operation in the event of an external oscillator failure by automatically switching the device clock to the internal oscillator block. The FSCM function is enabled by setting the FCMEN Configuration bit.

When FSCM is enabled, the INTRC oscillator runs at all times to monitor clocks to peripherals and provide a backup clock in the event of a clock failure. Clock monitoring (shown in Figure 23-3) is accomplished by creating a sample clock signal, which is the INTRC output divided by 64. This allows ample time between FSCM sample clocks for a peripheral clock edge to occur. The peripheral device clock and the sample clock are presented as inputs to the Clock Monitor latch (CM). The CM is set on the falling edge of the device clock source, but cleared on the rising edge of the sample clock.



Clock failure is tested for on the falling edge of the sample clock. If a sample clock falling edge occurs while CM is still set, a clock failure has been detected (Figure 23-4). This causes the following:

- the FSCM generates an oscillator fail interrupt by setting bit, OSCFIF (PIR2<7>);
- the device clock source is switched to the internal oscillator block (OSCCON is not updated to show the current clock source – this is the fail-safe condition) and
- the WDT is reset.

During switchover, the postscaler frequency from the internal oscillator block may not be sufficiently stable for timing sensitive applications. In these cases, it may be desirable to select another clock configuration and enter an alternate power-managed mode. This can be done to attempt a partial recovery or execute a controlled shutdown. See Section 3.1.4 "Multiple Sleep Commands" and Section 23.3.1 "Special Considerations for Using Two-Speed Start-up" for more details.

To use a higher clock speed on wake-up, the INTOSC or postscaler clock sources can be selected to provide a higher clock speed by setting bits, IRCF<2:0>, immediately after Reset. For wake-ups from Sleep, the INTOSC or postscaler clock sources can be selected by setting the IRCF<2:0> bits prior to entering Sleep mode.

The FSCM will detect failures of the primary or secondary clock sources only. If the internal oscillator block fails, no failure would be detected, nor would any action be possible.

#### 23.4.1 FSCM AND THE WATCHDOG TIMER

Both the FSCM and the WDT are clocked by the INTRC oscillator. Since the WDT operates with a separate divider and counter, disabling the WDT has no effect on the operation of the INTRC oscillator when the FSCM is enabled.

As already noted, the clock source is switched to the INTOSC clock when a clock failure is detected. Depending on the frequency selected by the IRCF<2:0> bits, this may mean a substantial change in the speed of code execution. If the WDT is enabled with a small prescale value, a decrease in clock speed allows a WDT time-out to occur and a subsequent device Reset. For this reason, fail-safe clock events also reset the WDT and postscaler, allowing it to start timing from when execution speed was changed and decreasing the likelihood of an erroneous time-out.

### 23.4.2 EXITING FAIL-SAFE OPERATION

The fail-safe condition is terminated by either a device Reset or by entering a power-managed mode. On Reset, the controller starts the primary clock source specified in Configuration Register 1H (with any required start-up delays that are required for the oscillator mode, such as the OST or PLL timer). The INTOSC multiplexer provides the device clock until the primary clock source becomes ready (similar to a Two-Speed Start-up). The clock source is then switched to the primary clock (indicated by the OSTS bit in the OSCCON register becoming set). The Fail-Safe Clock Monitor then resumes monitoring the peripheral clock.

The primary clock source may never become ready during start-up. In this case, operation is clocked by the INTOSC multiplexer. The OSCCON register will remain in its Reset state until a power-managed mode is entered.

After Instruction

FLAG\_REG =

8Ah

| BRA                                                                                                                           | A Contraction of the second seco | Unconditior         | al Branch        |                                                                                                                                | BSF               | Bit Set f               |                |                         |            |
|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|----------------|-------------------------|------------|
| Synt                                                                                                                          | ax:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BRA n               |                  |                                                                                                                                | Syntax:           | BSF f, b {              | ,a}            |                         |            |
| Ореі                                                                                                                          | ands:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -1024 ≤ n ≤ 10      | 23               |                                                                                                                                | Operands:         | $0 \le f \le 255$       |                |                         |            |
| Oper                                                                                                                          | ation:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (PC) + 2 + 2n       | $\rightarrow$ PC |                                                                                                                                |                   | $0 \le b \le 7$         |                |                         |            |
| Status Affected:                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None                |                  |                                                                                                                                |                   | a ∈ [0,1]               |                |                         |            |
| Encoding:                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1101 0              | nnn nnn          | n nnnn                                                                                                                         | Operation:        | $1 \rightarrow f < b >$ |                |                         |            |
|                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Add the 2's se      |                  | abor '2n' to                                                                                                                   | Status Affected:  | None                    |                |                         |            |
| Dest                                                                                                                          | inpuon.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | the PC Since        | the PC will ha   | ve incre-                                                                                                                      | Encoding:         | 1000                    | bbba           | ffff                    | ffff       |
| mented to fetch the next instruction, the<br>new address will be PC + 2 + 2n. This<br>instruction is a two-cycle instruction. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     | Description:     | Bit 'b' in register 'f' is set.<br>If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the |                   |                         |                |                         |            |
| Words:                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                   |                  |                                                                                                                                |                   | If 'a' is '0' a         | (delauit).     | tended ir               | nstruction |
| Cycles: 2                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                  |                                                                                                                                | set is enabl      | led, this in            | struction      | operates                |            |
| Q Cycle Activity:                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                  | in Indexed Literal Offset Ad                                                                                                   |                   |                         | essing         |                         |            |
|                                                                                                                               | Q1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Q2                  | Q3               | Q4                                                                                                                             |                   | mode when               | ever $f \le 9$ | 95 (5Fh).               | See        |
|                                                                                                                               | Decode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read literal<br>'n' | Process<br>Data  | Write to PC                                                                                                                    |                   | Bit-Oriente             | ed Instruction | ctions in<br>" for deta | Indexed    |
|                                                                                                                               | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | No                  | No               | No                                                                                                                             | Words.            | 1                       |                |                         |            |
|                                                                                                                               | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | operation           | operation        | operation                                                                                                                      | Cycles:           | 1                       |                |                         |            |
|                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                  |                                                                                                                                |                   | 1                       |                |                         |            |
| Exar                                                                                                                          | nple:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | HERE                | BRA Jump         |                                                                                                                                | Q Cycle Activity: |                         |                |                         | <b>.</b>   |
|                                                                                                                               | Refore Instru                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ction               | _                |                                                                                                                                | Q1                | Q2                      | Q3             |                         | Q4         |
|                                                                                                                               | PC = address (HERE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                  | Decode                                                                                                                         | Read              | Proces                  | SS             | Write                   |            |
|                                                                                                                               | After Instruct                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ion                 |                  |                                                                                                                                |                   | register i              | Dala           |                         | egister i  |
|                                                                                                                               | PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | = ad                | dress (Jump)     |                                                                                                                                | Example:          | BSF F                   | LAG_REG        | G, 7, 1                 |            |
|                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                  |                                                                                                                                | Before Instruc    | tion                    |                |                         |            |
|                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                  |                                                                                                                                | FLAG_R            | EG = 0A                 | h              |                         |            |

## 26.1 DC Characteristics:

### Supply Voltage PIC18F2420/2520/4420/4520 (Industrial) PIC18LF2420/2520/4420/4520 (Industrial)

| PIC18LF2420/2520/4420/4520<br>(Industrial)          |        |                                                                     | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial                                                      |      |      |       |                                           |  |  |  |
|-----------------------------------------------------|--------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------------------------------------------|--|--|--|
| PIC18F2420/2520/4420/4520<br>(Industrial, Extended) |        |                                                                     | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |      |      |       |                                           |  |  |  |
| Param<br>No.                                        | Symbol | Characteristic                                                      | Min                                                                                                                                                                                     | Тур  | Max  | Units | Conditions                                |  |  |  |
| D001                                                | Vdd    | Supply Voltage                                                      |                                                                                                                                                                                         |      |      |       |                                           |  |  |  |
|                                                     |        | PIC18LF2X2X/4X20                                                    | 2.0                                                                                                                                                                                     | —    | 5.5  | V     | HS, XT, RC and LP Oscillator mode         |  |  |  |
|                                                     |        | PIC18F2X20/4X20                                                     | 4.2                                                                                                                                                                                     | _    | 5.5  | V     |                                           |  |  |  |
| D002                                                | Vdr    | RAM Data Retention<br>Voltage <sup>(1)</sup>                        | 1.5                                                                                                                                                                                     | _    | _    | V     |                                           |  |  |  |
| D003                                                | VPOR   | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal    | —                                                                                                                                                                                       | _    | 0.7  | V     | See section on Power-on Reset for details |  |  |  |
| D004                                                | Svdd   | <b>VDD Rise Rate</b><br>to Ensure Internal<br>Power-on Reset Signal | 0.05                                                                                                                                                                                    | —    | —    | V/ms  | See section on Power-on Reset for details |  |  |  |
|                                                     | VBOR   | Brown-out Reset Voltag                                              | Reset Voltage                                                                                                                                                                           |      |      |       |                                           |  |  |  |
| D005                                                |        | PIC18LF2X2X/4X20                                                    |                                                                                                                                                                                         |      |      |       |                                           |  |  |  |
|                                                     |        | BORV<1:0> = 11                                                      | 2.00                                                                                                                                                                                    | 2.11 | 2.22 | V     |                                           |  |  |  |
|                                                     |        | BORV<1:0> = 10                                                      | 2.65                                                                                                                                                                                    | 2.79 | 2.93 | V     |                                           |  |  |  |
| D005                                                |        | All Devices                                                         |                                                                                                                                                                                         |      |      |       |                                           |  |  |  |
|                                                     |        | BORV<1:0> = 01 <sup>(2)</sup>                                       | 4.11                                                                                                                                                                                    | 4.33 | 4.55 | V     |                                           |  |  |  |
|                                                     |        | BORV<1:0> = 00                                                      | 4.36                                                                                                                                                                                    | 4.59 | 4.82 | V     |                                           |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

Note 1: This is the limit to which VDD can be lowered in Sleep mode, or during a device Reset, without losing RAM data.

2: With BOR enabled, full-speed operation (Fosc = 40 MHz) is supported until a BOR occurs. This is valid although VDD may be below the minimum voltage for this frequency.

#### 26.4.2 TIMING CONDITIONS

The temperature and voltages specified in Table 26-5 apply to all timing specifications unless otherwise noted. Figure 26-5 specifies the load conditions for the timing specifications.

Note: Because of space limitations, the generic terms "PIC18FXXXX" and "PIC18LFXXXX" are used throughout this section to refer to the PIC18F2420/2520/4420/4520 and PIC18LF2420/2520/4420/4520 families of devices specifically and only those devices.

#### TABLE 26-5: TEMPERATURE AND VOLTAGE SPECIFICATIONS – AC

|                    | Standard Operating Conditions (unless otherwise stated)                       |  |  |  |  |  |  |
|--------------------|-------------------------------------------------------------------------------|--|--|--|--|--|--|
|                    | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial   |  |  |  |  |  |  |
| AC CHARACTERISTICS | Operating voltage VDD range as described in DC specification Section 26.1 and |  |  |  |  |  |  |
|                    | Section 26.3.                                                                 |  |  |  |  |  |  |
|                    | LF parts operate for industrial temperatures only.                            |  |  |  |  |  |  |

#### FIGURE 26-5: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS





| TABLE 26-9: CLKO AND I/O TIMING REQUIREMENTS |
|----------------------------------------------|
|----------------------------------------------|

| Param<br>No. | Symbol   | Characteri                               | stic            | Min           | Тур | Max          | Units | Conditions |
|--------------|----------|------------------------------------------|-----------------|---------------|-----|--------------|-------|------------|
| 10           | TosH2ckL | OSC1 $\uparrow$ to CLKO $\downarrow$     |                 | —             | 75  | 200          | ns    | (Note 1)   |
| 11           | TosH2ckH | OSC1 ↑ to CLKO ↑                         |                 | —             | 75  | 200          | ns    | (Note 1)   |
| 12           | TckR     | CLKO Rise Time                           |                 | _             | 35  | 100          | ns    | (Note 1)   |
| 13           | TckF     | CLKO Fall Time                           |                 | —             | 35  | 100          | ns    | (Note 1)   |
| 14           | TckL2ioV | CLKO $\downarrow$ to Port Out Valid      |                 | —             | _   | 0.5 Tcy + 20 | ns    | (Note 1)   |
| 15           | TioV2ckH | Port In Valid before CLKO ↑              |                 | 0.25 Tcy + 25 | —   | —            | ns    | (Note 1)   |
| 16           | TckH2iol | Port In Hold after CLKO ↑                |                 | 0             | —   | —            | ns    | (Note 1)   |
| 17           | TosH2ioV | OSC1 ↑ (Q1 cycle) to Port Out Valid      |                 | —             | 50  | 150          | ns    |            |
| 18           | TosH2iol | OSC1 ↑ (Q2 cycle) to                     | PIC18FXXXX      | 100           | —   | —            | ns    |            |
| 18A          |          | Port Input Invalid<br>(I/O in hold time) | PIC18LFXXXX     | 200           | _   | —            | ns    | VDD = 2.0V |
| 19           | TioV2osH | Port Input Valid to OSC1 1 time)         | `(I/O in setup  | 0             | _   | _            | ns    |            |
| 20           | TioR     | Port Output Rise Time                    | PIC18FXXXX      | —             | 10  | 25           | ns    |            |
| 20A          |          |                                          | PIC18LFXXXX     | —             | —   | 60           | ns    | VDD = 2.0V |
| 21           | TioF     | Port Output Fall Time                    | PIC18FXXXX      | —             | 10  | 25           | ns    |            |
| 21A          |          |                                          | PIC18LFXXXX     | —             | —   | 60           | ns    | VDD = 2.0V |
| 22†          | TINP     | INTx pin High or Low Time                |                 | Тсү           | _   | —            | ns    |            |
| 23†          | Trbp     | RB<7:4> Change INTx H                    | igh or Low Time | Тсү           | _   |              | ns    |            |

† These parameters are asynchronous events not related to any internal clock edges.

Note 1: Measurements are taken in RC mode, where CLKO output is 4 x Tosc.



#### FIGURE 27-17: TYPICAL AND MAXIMUM SEC\_RUN CURRENT vs. Vdd ACROSS TEMPERATURE (T10SC IN LOW-POWER MODE)

FIGURE 27-18: TYPICAL AND MAXIMUM SEC\_IDLE CURRENT vs. VDD ACROSS TEMPERATURE (T10SC IN LOW-POWER MODE)









© 2008 Microchip Technology Inc.







| Slave Select Synchronization                      | 167<br>302 |
|---------------------------------------------------|------------|
| OSC1 and OSC2 Pin States                          | 31         |
| Software Simulator (MPLAB SIM)                    | 318        |
| Special Event Trigger, See Compare (ECCP Mode)    |            |
| Special Event Trigger. See Compare (ECCP Module). |            |
| Special Event migger. See Compare (ECCF Module).  | 240        |
| Special Function Registers                        | 249        |
| Mon                                               | 62         |
| SDI Mode (MSSD)                                   | 03         |
| Approximated Degisters                            | 160        |
| Associated Registers                              | 109        |
|                                                   | 109        |
|                                                   | 169        |
| Enabling SPI I/O                                  | 105        |
| Master Noue                                       | 100        |
|                                                   | 105        |
| Operation                                         | 164        |
| Operation in Power-Managed Modes                  | 169        |
|                                                   | 101        |
| Serial Data In                                    | 161        |
|                                                   | 161        |
| Slave Mode                                        | 167        |
| Slave Select                                      | 161        |
| Slave Select Synchronization                      | 167        |
| SPI Clock                                         | 166        |
| Typical Connection                                | 165        |
| SS                                                | 161        |
| SSPOV                                             | 191        |
| SSPOV Status Flag                                 | 191        |
| SSPSTAT Register                                  |            |
| R/W Bit17                                         | 74, 175    |
| Stack Full/Underflow Resets                       | 56         |
| STATUS Register                                   | 67         |
| SUBFSR                                            | 313        |
| SUBFWB                                            | 302        |
| SUBLW                                             | 303        |
| SUBULNK                                           | 313        |
| SUBWF                                             | 303        |
| SUBWFB                                            | 304        |
| SWAPF                                             | 304        |
|                                                   |            |

## Т

| Table Pointer Operations with          |     |
|----------------------------------------|-----|
| TBLRD and TBLWT                        |     |
| Table Reads/Table Writes               |     |
| TBLRD                                  | 305 |
| TBLWT                                  | 306 |
| Time-out in Various Situations (table) | 45  |
| Timer0                                 | 123 |
| Associated Registers                   | 125 |
| Operation                              | 124 |
| Overflow Interrupt                     | 125 |
| Prescaler                              | 125 |
| Prescaler Assignment (PSA Bit)         | 125 |
| Prescaler Select (T0PS2:T0PS0 Bits)    | 125 |
| Prescaler. See Prescaler, Timer0.      |     |
| Reads and Writes in 16-Bit Mode        |     |
| Source Edge Select (T0SE Bit)          |     |
| Source Select (T0CS Bit)               | 124 |
| Switching Prescaler Assignment         | 125 |

| Timer1                                     | 127        |
|--------------------------------------------|------------|
| 16-Bit Read/Write Mode                     | 129        |
| Associated Registers                       | 132        |
| Considerations in Asynchronous             |            |
| Counter Mode                               | 131        |
| Interrupt                                  | 130        |
| Operation                                  | 128        |
| Öscillator                                 | . 127, 129 |
| Oscillator Lavout Considerations           |            |
| Overflow Interrupt                         | 127        |
| Resetting, Using the CCP Special           |            |
| Event Trigger                              | 130        |
| Special Event Trigger (ECCP)               | 148        |
| TMR1H Register                             | 127        |
| TMR1L Register                             | 127        |
| Use as a Real-Time Clock                   | 130        |
| Timer2                                     | 133        |
| Associated Registers                       | 134        |
| Interrupt                                  | 134        |
| Operation                                  | 133        |
| Output                                     | 134        |
| PR2 Register                               | . 144, 149 |
| TMR2 to PR2 Match Interrupt                | . 144, 149 |
| Timer3                                     |            |
| 16-Bit Read/Write Mode                     | 137        |
| Associated Registers                       | 137        |
| Operation                                  | 136        |
| Oscillator                                 | . 135. 137 |
| Overflow Interrupt                         | . 135. 137 |
| Special Event Trigger (CCP)                |            |
| TMR3H Register                             | 135        |
| TMR3L Register                             | 135        |
| Timing Diagrams                            |            |
| A/D Conversion                             | 360        |
| Acknowledge Sequence                       | 194        |
| Asynchronous Reception                     | 214        |
| Asynchronous Transmission                  | 212        |
| Asynchronous Transmission (Back to Back)   | 212        |
| Automatic Baud Rate Calculation            | 210        |
| Auto-Wake-up Bit (WUE) During              |            |
| Normal Operation                           | 215        |
| Auto-Wake-up Bit (WUE) During Sleep        | 215        |
| Baud Rate Generator with Clock Arbitration | 188        |
| BRG Overflow Sequence                      | 210        |
| BRG Reset Due to SDA Arbitration           |            |
| During Start Condition                     | 197        |
| Brown-out Reset (BOR)                      | 345        |
| Bus Collision During a Repeated            |            |
| Start Condition (Case 1)                   | 198        |
| Bus Collision During a Repeated            |            |
| Start Condition (Case 2)                   | 198        |
| Bus Collision During a Start               |            |
| Condition (SCL = 0)                        | 197        |
| Bus Collision During a Stop                |            |
| Condition (Case 1)                         | 199        |
| Bus Collision During a Stop                |            |
| Condition (Case 2)                         | 199        |
| Bus Collision During Start                 |            |
| Condition (SDA only)                       | 196        |
| Bus Collision for Transmit and Acknowledge | 195        |
| Capture/Compare/PWM (All CCP Modules)      | 347        |
|                                            |            |