



Welcome to **E-XFL.COM** 

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                        |
|----------------------------|--------------------------------------------------------|
| Product Status             | Obsolete                                               |
| Core Processor             | Z8                                                     |
| Core Size                  | 8-Bit                                                  |
| Speed                      | 12MHz                                                  |
| Connectivity               | EBI/EMI                                                |
| Peripherals                | POR, WDT                                               |
| Number of I/O              | 32                                                     |
| Program Memory Size        | 16KB (16K x 8)                                         |
| Program Memory Type        | OTP                                                    |
| EEPROM Size                | -                                                      |
| RAM Size                   | 236 x 8                                                |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 5.5V                                            |
| Data Converters            | -                                                      |
| Oscillator Type            | Internal                                               |
| Operating Temperature      | 0°C ~ 70°C (TA)                                        |
| Mounting Type              | Surface Mount                                          |
| Package / Case             | 44-LQFP                                                |
| Supplier Device Package    | 44-LQFP (10x10)                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z86e4412fsg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Warning: DO NOT USE IN LIFE SUPPORT

### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

## As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2008 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, Z8 Encore! XP, Z8 Encore! MC, Crimzon, eZ80, and ZNEO are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.



ISO 9001:2000 FS 507510 Zilog products are designed and manufactured under an ISO registered 9001:2000 Quality Management System. For more details, please visit www.zilog.com/quality.



# **Table of Contents**

| Architectural Overview        |
|-------------------------------|
| Features                      |
| Functional Block Diagram      |
| Pin Description               |
| Electrical Characteristics    |
| Absolute Maximum Ratings      |
| Standard Test Conditions      |
| Capacitance                   |
| DC Electrical Characteristics |
| Handshake Timing Diagrams 3   |
| Pin Functions                 |
| EPROM Programming Mode        |
| Application Precaution        |
| Standard Mode                 |
| Functional Description        |
| Package Information           |
| Ordering Information          |
| Customer Support              |

PS022901-0508 Table of Contents

# **Architectural Overview**

Zilog's Z86E33/733/E34, E43/743/E44 8-Bit One-Time Programmable (OTP) Microcontrollers are members of Zilog's single-chip Z8<sup>®</sup> MCU family featuring enhanced wake-up circuitry, programmable Watchdog Timers, Low Noise EMI options, and easy hardware/software system expansion capability.

Four basic address spaces support a wide range of memory configurations. The designer has access to three additional control registers that allow easy access to register mapped peripheral and I/O circuits.

For applications demanding powerful I/O capabilities, the Z86E33/733/E34 have 24 pins, and the Z86E43/743/E44 have 32 pins of dedicated input and output. These lines are grouped into four ports, eight lines per port, and are configurable under software control to provide timing, status signals, and parallel I/O with or without handshake, and address/data bus for interfacing external memory.



**Note:** All signals with an overline are active Low. For example,  $B/\overline{W}$ , for which WORD is active Low, and  $\overline{B}/W$ , for which BYTE is active Low.

Power connections follow these conventional descriptions:

| Connection | Circuit         | Device   |  |
|------------|-----------------|----------|--|
| Power      | V <sub>CC</sub> | $V_{DD}$ |  |
| Ground     | GND             | $V_{SS}$ |  |

# **Features**

Table 1 lists the features of Z86E33/733/E34, E43/743/E44.

Table 1. Z86E33/733/E34, E43/743/E44 Features

| Device | ROM<br>(KB) | RAM <sup>1</sup><br>(Bytes) | I/O<br>Lines | Speed<br>(MHz) |
|--------|-------------|-----------------------------|--------------|----------------|
| Z86E33 | 4           | 237                         | 24           | 12             |
| Z86733 | 8           | 237                         | 24           | 12             |
| Z86E34 | 16          | 237                         | 24           | 12             |
| Z86E43 | 4           | 236                         | 32           | 12             |
| Z86743 | 8           | 236                         | 32           | 12             |

PS022901-0508 Architectural Overview

# **Pin Description**



Figure 3. 40-Pin DIP Pin Configuration Standard Mode

Table 2. 40-Pin DIP Pin Identification Standard Mode

| Pin No | Symbol          | Function           | Direction    |
|--------|-----------------|--------------------|--------------|
| 1      | R/W             | Read/Write         | Output       |
| 2-4    | P25-P27         | Port 2, Pins 5,6,7 | Input/Output |
| 5-7    | P04-P06         | Port 0, Pins 4,5,6 | Input/Output |
| 8-9    | P14-P15         | Port 1, Pins 4,5   | Input/Output |
| 10     | P07             | Port 0, Pin 7      | Input/Output |
| 11     | V <sub>CC</sub> | Power Supply       |              |
| 12-13  | P16-P17         | Port 1, Pins 6,7   | Input/Output |
| 14     | XTAL2           | Crystal Oscillator | Output       |
|        |                 |                    |              |



Table 2. 40-Pin DIP Pin Identification Standard Mode (Continued)

| Pin No | Symbol  | Function                | Direction    |
|--------|---------|-------------------------|--------------|
| 15     | XTAL1   | Crystal Oscillator      | Input        |
| 16-18  | P31-P33 | Port 3, Pins 1,2,3      | Input        |
| 19     | P34     | Port 3, Pin 4           | Output       |
| 20     | AS      | Address Strobe          | Output       |
| 21     | RESET   | Reset                   | Input        |
| 22     | P35     | Port 3, Pin 5           | Output       |
| 23     | P37     | Port 3, Pin 7           | Output       |
| 24     | P36     | Port 3, Pin 6           | Output       |
| 25     | P30     | Port 3, Pin 0           | Input        |
| 26-27  | P00-P01 | Port 0, Pins 0,1        | Input/Output |
| 28-29  | P10-P11 | Port 1, Pins 0,1        | Input/Output |
| 30     | P02     | Port 0, Pin 2           | Input/Output |
| 31     | GND     | Ground                  |              |
| 32-33  | P12-P13 | Port 1, Pins 2,3        | Input/Output |
| 34     | P03     | Port 0, Pin 3           | Input/Output |
| 35-39  | P20-P24 | Port 2, Pins 0, 1,2,3,4 | Input/Output |
| 40     | DS      | Data Strobe             | Output       |
|        |         |                         |              |



**Table 3. 44-Pin PLCC Pin Identification (Continued)** 

| Pin No | Symbol  | Function                 | Direction    |
|--------|---------|--------------------------|--------------|
| 27     | XTAL2   | Crystal Oscillator       | Output       |
| 28     | XTAL1   | Crystal Oscillator       | Input        |
| 29-31  | P31-P33 | Port 3, Pins 1,2,3       | Input        |
| 32     | P34     | Port 3, Pin 4            | Output       |
| 33     | AS      | Address Strobe           | Output       |
| 34     | R//RL   | ROM/ROMless select Input |              |
| 35     | RESET   | Reset                    | Input        |
| 36     | P35     | Port 3, Pin 5            | Output       |
| 37     | P37     | Port 3, Pin 7            | Output       |
| 38     | P36     | Port 3, Pin 6            | Output       |
| 39     | P30     | Port 3, Pin 0            | Input        |
| 40-41  | P00-P01 | Port 0, Pins 0,1         | Input/Output |
| 42-43  | P10-P11 | Port 1, Pins 0,1         | Input/Output |
| 44     | P02     | Port 0, Pin 2            | Input/Output |



Figure 7. 44-Pin PLCC Pin Configuration EPROM Programming Mode

Table 6. 44-Pin PLCC Pin Configuration EPROM Programming Mode

| Pin No | Symbol          | Function         | Direction    |
|--------|-----------------|------------------|--------------|
| 1-2    | GND             | Ground           |              |
| 3-5    | NC              | No Connection    |              |
| 6-10   | D0-D4           | Data 0,1,2,3,4   | Input/Output |
| 11-13  | NC              | No Connection    |              |
| 14-16  | D5-D7           | Data 5,6,7       | Input/Output |
| 17-22  | NC              | No Connection    |              |
| 23-24  | V <sub>CC</sub> | Power Supply     |              |
| 25-27  | NC              | No Connection    |              |
| 28     | CE              | Chip Select      | Input        |
| 29     | OE              | Output Enable    | Input        |
| 30     | EPM             | EPROM Prog. Mode | Input        |
| 31     | V <sub>PP</sub> | Prog. Voltage    | Input        |
|        |                 |                  |              |



Figure 12. EPROM Programming Mode 28-Pin PLCC Pin Configuration

Table 9. 28-Pin EPROM Pin Identification EPROM Mode

| Pin#  | Symbol          | Function         | Direction    |
|-------|-----------------|------------------|--------------|
| 1-3   | D5-D7           | Data 5,6,7       | Input/Output |
| 4-7   | NC              | No Connection    |              |
| 8     | v <sub>cc</sub> | Power Supply     |              |
| 9     | NC              | No connection    |              |
| 10    | CE              | Chip Select      | Input        |
| 11    | OE              | Output Enable    | Input        |
| 12    | EPM             | EPROM Prog. Mode | Input        |
| 13    | V <sub>PP</sub> | Prog. Voltage    | Input        |
| 14-18 | NC              | No Connection    |              |
| 19    | CLR             | Clear            |              |
| 20    | CLK             | Clock            |              |
| 21    | /PGM            | Prog. Mode       | Input        |
| 22    | V <sub>SS</sub> | Ground           |              |
| 23    | NC              | No Connection    |              |
| 24-28 | D0-D4           | Data 0,1,2,3,4   | Input/Output |

Table 11. DC Electrical Characteristics  $T_A = 0$  °C to +70 °C (Continued)

| Symbol           | Parameter          | V <sub>CC</sub> <sup>1</sup> | Min    | Max | Typical<br>@ 25°C | Units | Conditions | Notes |
|------------------|--------------------|------------------------------|--------|-----|-------------------|-------|------------|-------|
| T <sub>POR</sub> | Power-On Reset     | 3.5V                         | 2.0 ms | 24  | 7                 | ms    |            |       |
|                  |                    | 5.5V                         | 1.0 ms | 13  | 4                 | ms    |            |       |
| $V_{LV}$         | Auto Reset Voltage | )                            | 2.3    | 3.0 | 2.8               | V     |            | 11,12 |

### **Notes**

- 1. The  $V_{CC}$  voltage specification of 5.5 V guarantees 5.0 V  $\pm$  0.5 V and the  $V_{CC}$  voltage specification of 3.5 V guarantees only 3.5 V
- 2. STD Mode (not Low EMI Mode)
- 3. Z86E43/743/E44 only.
- 4. For analog comparator inputs when analog comparators are enabled
- 5. All outputs unloaded, I/O pins floating, inputs at rail.
- 6. CL1=CL2=22 pF.
- 7. Same as note 5 except inputs at  $V_{CC}$  8. Clock must be forced Low, when XTAL1 is clock driven and XTAL2
- 9. WDT running
- 10. Auto Latch (mask option) selected.
- 11. Device does function down to the Auto Reset voltage
- 12. Max. temperature is 70 °C

Table 12. DC Electrical Characteristics  $T_A$  = -40 °C to +105 °C

| Symbo           | Parameter               | v <sub>cc</sub> 1 | Min                  | Max                  | Typical       | Unite  | Conditions                  | Notes  |
|-----------------|-------------------------|-------------------|----------------------|----------------------|---------------|--------|-----------------------------|--------|
| <u> </u>        | i didilictei            | *CC               | 141111               | WIGA                 | <u>w</u> 25 0 | Office | Conditions                  | 140163 |
| $V_{CH}$        | Clock Input             | 4.5V              | $0.7 V_{\rm CC}$     | V <sub>CC</sub> +0.3 | 2.5           | V      | Driven by                   |        |
|                 | High Voltage            | 5.5V              | $0.7 V_{\rm CC}$     | V <sub>CC</sub> +0.3 | 2.5           | V      | External Clock Generator    |        |
| V <sub>CL</sub> | Clock Input             | 4.5V              | GND -0.3             | 0.2 V <sub>CC</sub>  | 1.5           | V      | Driven by                   |        |
|                 | Low Voltage             | 5.5V              | GND -0.3             | 0.2 V <sub>CC</sub>  | 1.5           | V      | External Clock<br>Generator |        |
| V <sub>IH</sub> | Input High<br>Voltage   | 4.5V              | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +0.3 | 2.5           | V      |                             |        |
|                 |                         | 5.5V              | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +0.3 | 2.5           | V      |                             |        |
| V <sub>IL</sub> | Input Low               | 4.5V              | GND -0.3             | 0.2 V <sub>CC</sub>  | 1.5           | V      |                             |        |
|                 | Voltage                 |                   | GND -0.3             | 0.2 V <sub>CC</sub>  | 1.5           | V      |                             |        |
| V <sub>OH</sub> | Output High             | 4.5V              | V <sub>CC</sub> -0.4 |                      | 4.8           |        | I <sub>OH</sub> = -0.5 mA   | 2      |
|                 | Voltage Low EMI<br>Mode | 5.5V              | V <sub>CC</sub> -0.4 |                      | 4.8           |        | I <sub>OH</sub> = -0.5 mA   | 2      |
|                 |                         |                   |                      |                      |               |        |                             |        |

Table 15. Additional Timing Table (Divide-By-One Mode)  $T_A = 0$  °C to +70 °C (Continued)

| No | Symbol | Parameter               | V <sub>CC</sub> <sup>1</sup> | Min  | Max  | Min  | Max  | Units   | Notes   |
|----|--------|-------------------------|------------------------------|------|------|------|------|---------|---------|
| 5  | TwTinH | Timer Input High Width  | 3.5V                         | 5TpC |      | 5TpC |      |         | 2,3,4   |
|    |        |                         | 5.5V                         | 5TpC |      | 5TpC |      |         | 2,3,4   |
| 6  | TpTin  | Timer Input Period      | 3.5V                         | 8TpC |      | 8TpC |      |         | 2,3,4   |
|    |        |                         | 5.5V                         | 8TpC |      | 8TpC |      |         | 2,3,4   |
| 7  | TrTin, | Timer Input Rise & Fall | 3.5V                         |      | 100  |      | 100  | ns      | 2,3,4   |
|    | TfTin  | IfTin Timer             | 5.5V                         |      | 100  |      | 100  | ns      | 2,3,4   |
| 8A | TwlL   | Int. Request Low Time   | 3.5V                         | 100  |      | 100  |      | ns      | 2,3,4,5 |
|    |        | 5.5V                    | 70                           |      | 70   |      | ns   | 2,3,4,5 |         |
| 8B | TwIL   | Int. Request Low Time   | 3.5V                         | 5TpC |      | 5TpC |      |         | 2,3,4,6 |
|    |        |                         | 5.5V                         | 5TpC |      | 5TpC |      |         | 2,3,4,6 |
| 9  | TwlH   | Int. Request Input High | 3.5V                         | 5TpC |      | 5TpC |      |         | 2,3,4,5 |
|    |        | Time                    | 5.5V                         | 5TpC |      | 5TpC |      |         | 2,3,4,5 |
| 10 | Twsm   | Stop Mode Recovery      | 3.5V                         | 12   |      | 12   |      | ns      | 4,7     |
|    |        | Width Spec              | 5.5V                         | 12   |      | 12   |      | ns      | 4,7     |
| 11 | Tost   | Oscillator Startup Time | 3.5V                         |      | 5TpC |      | 5TpC |         | 4,7,8   |
|    |        |                         | 5.5V                         |      | 5TpC |      | 5TpC |         | 4,7,8   |

## **Notes**

- 1. The  $V_{CC}$  voltage specification of 5.5 V guarantees 5.0 V  $\pm$  0.5 V and the  $V_{CC}$  voltage specification of 3.5 V guarantees only 3.5 V.
- 2. Timing Reference uses 0.7  $\rm V_{CC}$  for a logic 1 and 0.2  $\rm V_{CC}$ ; for a logic 0.
- 3. SMR D1 = 0.
- 4. Maximum frequency for internal system clock is 4 MHz when using Low EMI OSC PCON Bit D7 = 0.
- 5. Interrupt request via Port 3 (P31-P33).
- 6. Interrupt request via Port 3 (P30).
- 7. SMR-D5 = 1, POR STOP Mode Delay is on.
- 8. For RC and LC oscillator, and for oscillator driven by clock driver.

Table 16. Additional Timing Table (Divide-By-One Mode)  $T_A$  = -40 °C to +105 °C

| No | Symbol | Parameter          | V <sub>cc</sub> <sup>1</sup> | Min | Max | Min | Max | Units | Notes |
|----|--------|--------------------|------------------------------|-----|-----|-----|-----|-------|-------|
| 1  | ТрС    | Input Clock Period | 4.5V                         | 250 | DC  | 166 | DC  | ns    | 2,3,4 |
|    |        |                    | 5.5V                         | 250 | DC  | 166 | DC  | ns    | 2,3,4 |

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$ , and  $R/\overline{W}$ , allowing the Z86E43/743/E44 to share common resources in multiprocessor and DMA applications. In ROM mode, Port 1 is defined as input after reset.



Figure 19. Port 1 Configuration (Z86E43/743/E44 Only)

**Port 2 (P27-P20)**. Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port. These eight I/O lines can be configured under software control as an input or output, independently. All input buffers are Schmitt-triggered. Bits programmed as outputs can be globally programmed as either push-pull or open-drain. Low EMI output buffers can be globally programmed by the software. When used as an I/O port, Port 2 can be placed under handshake control. After reset, Port 2 is defined as an input.

13

In Handshake Mode, Port 3 lines P31 and P36 are used as handshake control lines. The handshake direction is determined by the configuration (input or output) assigned to bit 7 of Port 2 (see Figure 20).



Figure 20. Port 2 Configuration

Port 3 (P37-P30). Port 3 is an 8-bit, CMOS-compatible port with four fixed inputs (P33-P30) and four fixed outputs (P37-P34). These eight lines can be configured by software for interrupt and handshake control functions. Port 3, Pin 0 is Schmitt- triggered. P31, P32, and P33 are standard CMOS inputs with single trip point (no Auto Latches) and P34, P35, P36, and P37 are push-pull output lines. Low EMI output buffers can be globally programmed by the software. Two on-board comparators can process analog signals on P31

43

and P32 with reference to the voltage on P33. The analog function is enabled by setting the D1 of Port 3 Mode Register (P3M). The comparator output can be outputted from P34 and P37, respectively, by setting PCON register Bit D0 to 1 state. For the interrupt function, P30 and P33 are falling edge triggered interrupt inputs. P31 and P32 can be programmed as falling, rising or both edges triggered interrupt inputs (see Figure 21). Access to Counter/Timer 1 is made through P31 ( $T_{\rm IN}$ ) and P36 ( $T_{\rm OUT}$ ). Handshake tines for Port 0, Port 1, and Port 2 are also available on Port 3 (see Table 19).

- **Note:** When enabling or disabling analog mode, the following is recommended:
  - 1. Allow two NOP decays before reading this comparator output.
  - 2. Disable global interrupts, switch to analog mode, clear interrupts, and then re-enable interrupts.
  - 3. IRQ register bits 3 to 0 must be cleared after enabling analog mode.

**Note:** P33-P30 differs from the Z86C33/C43/233/243 in that there is no clamping diode to  $V_{CC}$  due to the EPROM high-voltage circuits. Exceeding the  $V_{IH}$  maximum specification during standard operating mode may cause the device to enter EPROM mode.



\* Expanded Register Group (0) is selected in this figure by handling bits D3 to D0 as "0" in Register R253 (RP).

Figure 25. Register Pointer



Figure 26. Expanded Register File Architecture

**General-Purpose Registers (GPR)**. These registers are undefined after the device is powered up. The registers keep their last value after any reset, as long as the reset occurs in the V<sub>CC</sub> voltage-specified operating range. The register R254 is general-purpose on Z86E33/733/E34. R254 and R255 are set to 00h after any reset or Stop Mode Recovery.



Figure 28. Interrupt Block Diagram

Table 20. Interrupt Types, Sources, and Vectors

| Name | Source                      | Vector Location | Comments                                      |
|------|-----------------------------|-----------------|-----------------------------------------------|
| IRQ0 | DAV0, IRQ0                  | 0,1             | External (P32), Rising/Falling Edge Triggered |
| IRQ1 | IRQ1                        | 2,3             | External (P33), Falling Edge Triggered        |
| IRQ2 | DAV2, IRQ2, T <sub>IN</sub> | 4,5             | External (P31), Rising/Falling Edge Triggered |
| IRQ3 | IRQ3                        | 6,7             | External (P30), Falling Edge Triggered        |
| 1RQ4 | T0                          | 8,9             | Internal                                      |
| IRQ5 | T1                          | 10,11           | Internal                                      |

FF NOP ; clear the pipeline 6F STOP ; enter STOP mode

or

FF NOP ; clear the pipeline
FF HALT ; enter HALT mode

**STOP**. This instruction turns off the internal clock and external crystal oscillation and reduces the standby current to 10 microamperes or less. STOP Mode is terminated by one of the following resets: either by WDT time-out, POR, a Stop Mode Recovery Source, which is defined by the SMR register or external reset. This causes the processor to restart the application program at address 000Ch.

**Port Configuration Register (PCON)**. The PCON register configures the ports individually; comparator output on Port 3, open-drain on Port 0 and Port 1, low EMI on Ports 0, 1, 2 and 3, and low EMI oscillator. The PCON register is located in the expanded register file at Bank F, location 00 (Figure 30).



Figure 30. Port Configuration Register (PCON) (Write Only)



- \* Default setting after RESET
- \*\* Default setting after RESET and STOP-Mode Recovery

Figure 31. Stop Mode Recovery Register (Write-Only Except Bit D7, Which Is Read-Only)

SCLK/TCLK Divide-by-16 Select (D0). This bit of the SMR controls a divide-by-16 prescaler of SCLK/TCLK. The purpose of this control is to selectively reduce device power consumption during normal processor execution (SCLK control) and/or HALT mode (where TCLK sources counter/timers and interrupt logic).

**External Clock Divide-by-Two (D1)**. This bit can eliminate the oscillator divide-by-two circuitry. When this bit is 0, the System Clock (SCLK) and Timer Clock (TCLK) are equal to the external clock frequency divided by two. The SCLK/TCLK is equal to the external clock frequency when this bit is set (D1=1). Using this bit together with D7 of PCON further helps lower EMI (that is, D7 (PCON) = 0, D1 (SMR) = 1). The default setting is zero.

**Stop Mode Recovery Source (D2, D3, and D4)**. These three bits of the SMR register specify the wake up source of the Stop Mode Recovery (Figure 32). Table 22 shows the SMR source selected with the setting of D2 to D4. P33-P31 cannot be used to wake up



| SYMBOL   | OPT # | MILLIN   | METER | INCH     |       |  |
|----------|-------|----------|-------|----------|-------|--|
| 3 I MDOL |       | MIN      | MAX   | MIN      | MAX   |  |
| A1       |       | 0.38     | 1.02  | .015     | .040  |  |
| A2       |       | 3.18     | 4.19  | .125     | .165  |  |
| В        |       | 0.38     | 0.53  | .015     | .021  |  |
| B1       | 01    | 1.40     | 1.65  | .055     | .065  |  |
| ÐΙ       | 02    | 1.14     | 1.40  | .045     | .055  |  |
| С        |       | 0.23     | 0.38  | .009     | .015  |  |
| D        | 01    | 36.58    | 37.34 | 1.440    | 1.470 |  |
|          | 02    | 35.31    | 35.94 | 1.390    | 1.415 |  |
| E        |       | 15.24    | 15.75 | .600     | .620  |  |
| E1       | 01    | 13.59    | 14.10 | .535     | .555  |  |
| E1       | 02    | 12.83    | 13.08 | .505     | .515  |  |
| е        |       | 2.54 TYP |       | .100 TYP |       |  |
| eA       |       | 15.49    | 16.76 | .610     | .660  |  |
| L        |       | 3.05     | 3.81  | .120     | .150  |  |
| Q1       | 01    | 1.40     | 1.91  | .055     | .075  |  |
| Q1       | 02    | 1.40     | 1.78  | .055     | .070  |  |
| _        | 01    | 1.52     | 2.29  | .060     | .090  |  |
| S        | 02    | 1.02     | 1.52  | .040     | .060  |  |

CONTROLLING DIMENSIONS : INCH

| OPTION   | OPTION TABLE |  |  |  |  |
|----------|--------------|--|--|--|--|
| OPTION # | PACKAGE      |  |  |  |  |
| 01       | STANDARD     |  |  |  |  |
| 02       | IDF          |  |  |  |  |

Figure 58. 28-Pin DIP Package Diagram



Figure 59. 28-Pin SOIC Package Diagram

# **Ordering Information**

**Table 24.Ordering Information** 

| Product     | Speed (MHz) | Package Type | Pin Count |
|-------------|-------------|--------------|-----------|
| Z86E3312PSC | 12          | PDIP         | 28        |
| Z86E3312SCC | 12          | SOIC         | 28        |
| Z86E3312PSC | 12          | PLCC         | 28        |
| Z86E3412PEC | 12          | PDIP         | 28        |
| Z86E3412PSC | 12          | PDIP         | 28        |
| Z86E3412SSC | 12          | SOIC         | 28        |
| Z86E3412VSC | 12          | PLCC         | 28        |
| Z86E4312FSC | 12          | LQFP         | 44        |
| Z86E4312PSC | 12          | PDIP         | 40        |
| Z86E4312VSC | 12          | PLCC         | 44        |
| Z86E4412FSC | 12          | LQFP         | 44        |
| Z86E4412PEC | 12          | PDIP         | 40        |
| Z86E4412PSC | 12          | PDIP         | 40        |
| Z86E4412VSC | 12          | PLCC         | 44        |
| Z8673312PSC | 12          | PDIP         | 28        |
| Z8673312SSC | 12          | SOIC         | 28        |
| Z8673312VSC | 12          | PLCC         | 28        |
| Z8674312FSC | 12          | LQFP         | 44        |
| Z8674312PSC | 12          | PDIP         | 40        |
| Z8674312VSC | 12          | PLCC         | 44        |