



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                 |
|----------------------------|--------------------------------------------------------|
| Core Processor             | Z8                                                     |
| Core Size                  | 8-Bit                                                  |
| Speed                      | 12MHz                                                  |
| Connectivity               | EBI/EMI                                                |
| Peripherals                | POR, WDT                                               |
| Number of I/O              | 32                                                     |
| Program Memory Size        | 16KB (16K x 8)                                         |
| Program Memory Type        | OTP                                                    |
| EEPROM Size                | -                                                      |
| RAM Size                   | 236 x 8                                                |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 5.5V                                            |
| Data Converters            | -                                                      |
| Oscillator Type            | Internal                                               |
| Operating Temperature      | 0°C ~ 70°C (TA)                                        |
| Mounting Type              | Through Hole                                           |
| Package / Case             | 40-DIP (0.620", 15.75mm)                               |
| Supplier Device Package    |                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z86e4412psg |
|                            |                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

zilog | III

# **Revision History**

Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the table below.

| Date     | <b>Revision Level</b> | Description     | Page No |
|----------|-----------------------|-----------------|---------|
| May 2008 | 01                    | Original issue. | All     |



## **Pin Description**





Din No Symbol Eunction Direction

Table 2. 40-Pin DIP Pin Identification Standard Mode

| FIIINO | Symbol          | runction           | Direction    |
|--------|-----------------|--------------------|--------------|
| 1      | R/W             | Read/Write         | Output       |
| 2-4    | P25-P27         | Port 2, Pins 5,6,7 | Input/Output |
| 5-7    | P04-P06         | Port 0, Pins 4,5,6 | Input/Output |
| 8-9    | P14-P15         | Port 1, Pins 4,5   | Input/Output |
| 10     | P07             | Port 0, Pin 7      | Input/Output |
| 11     | V <sub>CC</sub> | Power Supply       |              |
| 12-13  | P16-P17         | Port 1, Pins 6,7   | Input/Output |
| 14     | XTAL2           | Crystal Oscillator | Output       |

# Zilog<sup>®</sup>,





| Pin No | Symbol          | Function               | Direction    |
|--------|-----------------|------------------------|--------------|
| 1-2    | GND             | Ground                 |              |
| 3-4    | P12-P13         | Port 1, Pins 2,3       | Input/Output |
| 5      | P03             | Port 0, Pin 3          | Input/Output |
| 6-10   | P20-P24         | Port 2, Pins 0,1,2,3,4 | Input/Output |
| 11     | DS              | Data Strobe            | Output       |
| 12     | NC              | No Connection          |              |
| 13     | R/W             | Read/Write             | Output       |
| 14-16  | P25-P27         | Port 2, Pins 5,6,7     | Input/Output |
| 17-19  | P04-P06         | Port 0, Pins 4,5,6     | Input/Output |
| 20-21  | P14-P15         | Port 1, Pins 4,5       | Input/Output |
| 22     | P07             | Port 0, Pin 7          | Input/Output |
| 23-24  | V <sub>CC</sub> | Power Supply           |              |
| 25-26  | P16-P17         | Port 1, Pins 6,7       | Input/Output |

| Table 3. 44-Pin PLCC Pin Identification | CC Pin Identification | PLCC | 44-Pin | Table 3. |
|-----------------------------------------|-----------------------|------|--------|----------|
|-----------------------------------------|-----------------------|------|--------|----------|

# zilog <sub>8</sub>

| Pin No | Symbol  | Function                 | Direction    |
|--------|---------|--------------------------|--------------|
| 27     | XTAL2   | Crystal Oscillator       | Output       |
| 28     | XTAL1   | Crystal Oscillator       | Input        |
| 29-31  | P31-P33 | Port 3, Pins 1,2,3       | Input        |
| 32     | P34     | Port 3, Pin 4            | Output       |
| 33     | AS      | Address Strobe           | Output       |
| 34     | R//RL   | ROM/ROMless select Input |              |
| 35     | RESET   | Reset                    | Input        |
| 36     | P35     | Port 3, Pin 5            | Output       |
| 37     | P37     | Port 3, Pin 7            | Output       |
| 38     | P36     | Port 3, Pin 6            | Output       |
| 39     | P30     | Port 3, Pin 0            | Input        |
| 40-41  | P00-P01 | Port 0, Pins 0,1         | Input/Output |
| 42-43  | P10-P11 | Port 1, Pins 0,1         | Input/Output |
| 44     | P02     | Port 0, Pin 2            | Input/Output |

#### Table 3. 44-Pin PLCC Pin Identification (Continued)





Figure 7. 44-Pin PLCC Pin Configuration EPROM Programming Mode

| Table 6. 44-Pin PLCC Pin Configuration E | EPROM Programming Mode |
|------------------------------------------|------------------------|
|------------------------------------------|------------------------|

| Pin No | Symbol          | Function         | Direction    |
|--------|-----------------|------------------|--------------|
| 1-2    | GND             | Ground           |              |
| 3-5    | NC              | No Connection    |              |
| 6-10   | D0-D4           | Data 0,1,2,3,4   | Input/Output |
| 11-13  | NC              | No Connection    |              |
| 14-16  | D5-D7           | Data 5,6,7       | Input/Output |
| 17-22  | NC              | No Connection    |              |
| 23-24  | V <sub>CC</sub> | Power Supply     |              |
| 25-27  | NC              | No Connection    |              |
| 28     | CE              | Chip Select      | Input        |
| 29     | OE              | Output Enable    | Input        |
| 30     | EPM             | EPROM Prog. Mode | Input        |
| 31     | V <sub>PP</sub> | Prog. Voltage    | Input        |

zilog | 17



Figure 9. Standard Mode 28-Pin DIP/SOIC Pin Configuration

| Pin No | Symbol          | Function                     | Direction    |
|--------|-----------------|------------------------------|--------------|
| 1-3    | P25-P27         | Port 2, Pins 5,6,            | Input/Output |
| 4-7    | P04-P07         | Port 0, Pins 4,5,6,7 In/Outp | out          |
| 8      | V <sub>CC</sub> | Power Supply                 |              |
| 9      | XTAL2           | Crystal Oscillator           | Output       |
| 10     | XTAL1           | Crystal Oscillator           | Input        |
| 11-13  | P31-P33         | Port 3, Pins 1,2,3           | Input        |
| 14-15  | P34-P35         | Port 3, Pins 4,5             | Output       |
| 16     | P37             | Port 3, Pin 7                | Output       |
| 17     | P36             | Port 3, Pin 6                | Output       |
| 18     | P30             | Port 3, Pin 0                | Input        |
| 19-21  | P00-P02         | Port 0, Pins 0,1,2           | Input/Output |
| 22     | V <sub>SS</sub> | Ground                       |              |
| 23     | P03             | Port 0, Pin 3                | Input/Output |
| 24-28  | P20-P24         | Port 2, Pins 0,1,2,3,4       | Input/Output |

Table 8. 28-Pin DIP/SOIC/PLCC Pin Identification Standard Mode

21

Total power dissipation should not exceed 1.21 W for the package. Power dissipation is calculated as follows:

 $\begin{array}{ll} \mbox{Total Power Dissipation} = & V_{DD} \; x \; [I_{DD} - (\mbox{sum of } I_{OH}), \\ & + \; \mbox{sum of } [(V_{DD} - V_{OH}) \; x \; I_{OH}] \\ & + \; \mbox{sum of } (V_{OL} \; x \; I_{OL}) \end{array}$ 

### **Standard Test Conditions**

The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Test Load).



Figure 13. Test Load Diagram

### Capacitance

 $T_A = 25$  °C,  $V_{CC} = GND = 0$  V, f = 1.0 MHz, unmeasured pins returned to GND.

| Parameter          | Min | Max   |
|--------------------|-----|-------|
| Input capacitance  | 0   | 12 pF |
| Output capacitance | 0   | 12 pF |
| I/O capacitance    | 0   | 12 pF |

# Zilog<sup>1</sup><sub>26</sub>

| Symbo<br>I       | Parameter          | V <sub>cc</sub> <sup>1</sup> | Min  | Max | Typical<br>@ 25°C | Units | Conditions             | Notes |
|------------------|--------------------|------------------------------|------|-----|-------------------|-------|------------------------|-------|
| I <sub>CC2</sub> | Standby Current    | 4.5V                         |      | 10  | 2                 | μA    | $V_{IN} = 0V, V_{CC}$  | 7,8,9 |
|                  | STOP Mode          | 5.5V                         |      | 10  | 3                 | μA    | $V_{IN} = 0V, V_{CC}$  | 7,8,9 |
|                  |                    | 4.5V                         |      | 40  | 10                | μA    | $V_{IN} = 0V, V_{CC}$  | 7,8   |
|                  |                    | 5.5V                         |      | 40  | 10                | μA    | $V_{IN} = 0V, V_{CC}$  | 7,8   |
| I <sub>ALL</sub> | Auto Latch Low     | 4.5V                         | 1.4  | 20  | 4.7               | μA    | $0V < V_{IN} < V_{CC}$ | 10    |
|                  | Current            | 5.5V                         | 1.4  | 20  | 4.7               | μA    | $0V < V_{IN} < V_{CC}$ | 10    |
| I <sub>ALH</sub> | Auto Latch High    | 4.5V                         | -1.0 | -10 | -3.8              | μA    | $0V < V_{IN} < V_{CC}$ | 10    |
|                  | Current            | 5.5V                         | -1.0 | -10 | -3.8              | μA    | $0V < V_{IN} < V_{CC}$ | 10    |
| T <sub>POR</sub> | Power-On Reset     | 4.5V                         | 1.0  | 14  | 4                 | ms    |                        |       |
|                  |                    | 5.5V                         | 1.0  | 14  | 4                 | ms    |                        |       |
| VIV              | Auto Reset Voltage | 9                            | 2.0  | 3.3 | 2.8               | V     |                        | 11    |

#### Table 12. DC Electrical Characteristics T<sub>A</sub>= -40 °C to +105 °C (Continued)

#### Notes

1. The V<sub>CC</sub> voltage specification of 5.5 V guarantees 5.0 V  $\pm$  0.5 V and the V<sub>CC</sub> voltage specification of 3.5 V guarantees only 3.5 V.

2. STD Mode (not Low EMI Mode).

3. Z86E43/743/E44 only.

4. For analog comparator inputs when analog comparators are enabled.

5. All outputs unloaded, I/O pins floating, inputs at rail.

- 6. CL1=CL2=22 pF.
- Same as note 5 except inputs at V<sub>CC</sub>.
  Clock must be forced Low, when XTAL1 is clock driven and XTAL2.
- 9. WDT is not running.
- 10. Auto Latch (mask option) selected.
- 11. Device does function down to the Auto Reset voltage.

# Zilog<sup>°</sup> 29

### Table 13. DC Electrical Characteristics $T_A = 0$ °C to +70 °C, 12 MHz (Continued)

| No. | Symbol   | Parameter                           | V <sub>CC</sub> <sup>1</sup> | Min | Max | Units | Notes |
|-----|----------|-------------------------------------|------------------------------|-----|-----|-------|-------|
| 18  | TdDM(AS) | DM Valid to AS Rise Delay           | 3.5V                         | 35  |     | ns    | 2     |
|     |          |                                     | 5.5V                         | 35  |     | ns    | 2     |
| 19  | ThDS(AS) | DS Valid to Address Valid Hold Time | 3.5V                         | 35  |     | ns    | 2     |
|     |          |                                     | 5.5V                         | 35  |     | ns    | 2     |

#### Notes

1. The V<sub>CC</sub> voltage specification of 5.5 V guarantees 5.0 V  $\pm$  0.5 V and the V<sub>CC</sub> voltage specification of 3.5 V guarantees only 3.5 V.

- 2. Timing numbers given are for minimum TpC.
- 3. When using extended memory timing, add 2 TpC

Standard Test Load All timing references use 0.7  $\rm V_{CC}$  for a logic 1 and 0.2  $\rm V_{CC}$  for a logic 0.

For Standard Mode (not Low-EMI Mode for outputs) with SMR, D1 = 0, D0 = 0.

#### Table 14. DC Electrical Characteristics $T_A = -40$ °C to +105 °C, 12 MHz

| No. | Symbol    | Parameter                                    | V <sub>cc</sub> <sup>1</sup> | Min | Мах | Units | Notes |
|-----|-----------|----------------------------------------------|------------------------------|-----|-----|-------|-------|
| 1   | TdA(AS)   | Address Valid to AS Rise Delay               | 4.5V                         | 35  |     | ns    | 2     |
|     |           |                                              | 5.5V                         | 35  |     | ns    | 2     |
| 2   | TdAS(A)   | AS Rise to Address Float Delay               | 4.5V                         | 45  |     | ns    | 2     |
|     |           |                                              | 5.5V                         | 45  |     | ns    | 2     |
| 3   | TdAS(DR)  | AS Rise to Read Data Req'd Valid             | 4.5V                         |     | 250 | ns    | 2,3   |
|     |           |                                              | 5.5V                         |     | 250 | ns    | 2,3   |
| 4   | TwAS      | AS Low Width                                 | 4.5V                         | 55  |     | ns    | 2     |
|     |           |                                              | 5.5V                         | 55  |     | ns    | 2     |
| 5   | TdAS(DS)  | Address Float to $\overline{\text{DS}}$ Fall | 4.5V                         | 0   |     | ns    |       |
|     |           |                                              | 5.5V                         | 0   |     | ns    |       |
| 6   | TwDSR     | DS (Read) Low Width                          | 4.5V                         | 200 |     | ns    | 2,3   |
|     |           |                                              | 5.5V                         | 200 |     | ns    | 2,3   |
| 7   | TwDSW     | DS (Write) Low Width                         | 4.5V                         | 110 |     | ns    | 2,3   |
|     |           |                                              | 5.5V                         | 110 |     | ns    | 2,3   |
| 8   | TdDSR(DR) | DS Fail to Read Data Req'd Valid             | 4.5V                         |     | 150 | ns    | 2,3   |
|     |           |                                              | 5.5V                         |     | 150 | ns    | 2,3   |
| 9   | ThDR(DS)  | Read Data to DS Rise Hold Time               | 4.5V                         | 0   |     | ns    | 2     |
|     |           |                                              | 5.5V                         | 0   |     | ns    | 2     |

# Zilog <sub>32</sub>

| No | Symbol | Parameter               | V <sub>cc</sub> <sup>1</sup> | Min  | Max  | Min  | Max  | Units | Notes   |
|----|--------|-------------------------|------------------------------|------|------|------|------|-------|---------|
| 5  | TwTinH | Timer Input High Width  | 3.5V                         | 5TpC |      | 5TpC |      |       | 2,3,4   |
|    |        |                         | 5.5V                         | 5TpC |      | 5TpC |      |       | 2,3,4   |
| 6  | TpTin  | Timer Input Period      | 3.5V                         | 8TpC |      | 8TpC |      |       | 2,3,4   |
|    |        |                         | 5.5V                         | 8TpC |      | 8TpC |      |       | 2,3,4   |
| 7  | TrTin, | Timer Input Rise & Fall | 3.5V                         |      | 100  |      | 100  | ns    | 2,3,4   |
|    | Itlin  | Timer                   | 5.5V                         |      | 100  |      | 100  | ns    | 2,3,4   |
| 8A | TwIL   | Int. Request Low Time   | 3.5V                         | 100  |      | 100  |      | ns    | 2,3,4,5 |
|    |        |                         | 5.5V                         | 70   |      | 70   |      | ns    | 2,3,4,5 |
| 8B | TwIL   | Int. Request Low Time   | 3.5V                         | 5TpC |      | 5TpC |      |       | 2,3,4,6 |
|    |        |                         | 5.5V                         | 5TpC |      | 5TpC |      |       | 2,3,4,6 |
| 9  | TwIH   | Int. Request Input High | 3.5V                         | 5TpC |      | 5TpC |      |       | 2,3,4,5 |
|    |        | Time                    | 5.5V                         | 5TpC |      | 5TpC |      |       | 2,3,4,5 |
| 10 | Twsm   | Stop Mode Recovery      | 3.5V                         | 12   |      | 12   |      | ns    | 4,7     |
|    |        | Width Spec              | 5.5V                         | 12   |      | 12   |      | ns    | 4,7     |
| 11 | Tost   | Oscillator Startup Time | 3.5V                         |      | 5TpC |      | 5TpC |       | 4,7,8   |
|    |        |                         | 5.5V                         |      | 5TpC |      | 5TpC |       | 4,7,8   |

#### Table 15. Additional Timing Table (Divide-By-One Mode) $T_A = 0$ °C to +70 °C (Continued)

Notes

1. The V<sub>CC</sub> voltage specification of 5.5 V guarantees 5.0 V  $\pm$  0.5 V and the V<sub>CC</sub> voltage specification of 3.5 V guarantees only 3.5 V.

2. Timing Reference uses 0.7  $V_{CC}$  for a logic 1 and 0.2  $V_{CC};$  for a logic 0.

3. SMR D1 = 0.

4. Maximum frequency for internal system clock is 4 MHz when using Low EMI OSC PCON Bit D7 = 0.

5. Interrupt request via Port 3 (P31-P33).

6. Interrupt request via Port 3 (P30).

7. SMR-D5 = 1, POR STOP Mode Delay is on.

8. For RC and LC oscillator, and for oscillator driven by clock driver.

#### Table 16. Additional Timing Table (Divide-By-One Mode) $T_A = -40$ °C to +105 °C

| No | Symbol | Parameter          | V <sub>cc</sub> <sup>1</sup> | Min | Max | Min | Max | Units | Notes |
|----|--------|--------------------|------------------------------|-----|-----|-----|-----|-------|-------|
| 1  | ТрС    | Input Clock Period | 4.5V                         | 250 | DC  | 166 | DC  | ns    | 2,3,4 |
|    |        |                    | 5.5V                         | 250 | DC  | 166 | DC  | ns    | 2,3,4 |





## Handshake Timing Diagrams





Figure 17. Output Handshake Timing

| Table 17. Additional Timing | Table (Divide by Two | Mode) T <sub>A</sub> = 0 °C to +70 °C |
|-----------------------------|----------------------|---------------------------------------|
|-----------------------------|----------------------|---------------------------------------|

| No | Symbol    | Parameter                     | V <sub>CC</sub> <sup>1</sup> | Min  | Max | Min | Max | Units Conditions | Notes |
|----|-----------|-------------------------------|------------------------------|------|-----|-----|-----|------------------|-------|
| 1  | 1 TpC     | Input Clock Period            | 3.5V                         | 62.5 | DC  | 250 | DC  | ns               | 2,6,4 |
|    |           |                               | 5.5V                         | 62.5 | DC  | 250 | DC  | ns               | 2,6,4 |
| 2  | 2 TrC,TfC | Clock Input Rise & Fall Times | 3.5V                         |      | 15  |     | 25  | ns               | 2,6,4 |
|    |           |                               | 5.5V                         |      | 15  |     | 25  | ns               | 2,6,4 |
| 3  | TwC       | Input Clock Width             | 3.5V                         | 31   |     | 31  |     | ns               | 2,6,4 |
|    |           |                               | 5.5V                         | 31   |     | 31  |     | ns               | 2,6,4 |

zilog<sup>°</sup> 36

| No | Symbol  | Parameter              | V <sub>CC</sub> <sup>1</sup> | Min  | Мах  | Min  | Max  | Units | Conditions | Notes   |
|----|---------|------------------------|------------------------------|------|------|------|------|-------|------------|---------|
| 1  | ТрС     | Input Clock Period     | 3.5V                         | 62.5 | DC   | 250  | DC   | ns    |            | 2,6,4   |
|    |         |                        | 5.5V                         | 62.5 | DC   | 250  | DC   | ns    |            | 2,6,4   |
| 2  | TrC,TfC | Clock Input Rise &     | 3.5V                         |      | 15   |      | 25   | ns    |            | 2,6,4   |
|    |         | Fall Times             | 5.5V                         |      | 15   |      | 25   | ns    |            | 2,6,4   |
| 3  | TwC     | Input Clock Width      | 3.5V                         | 31   |      | 31   |      | ns    |            | 2,6,4   |
|    |         |                        | 5.5V                         | 31   |      | 31   |      | ns    |            | 2,6,4   |
| 4  | TwTinL  | Timer Input Low        | 3.5V                         | 70   |      | 70   |      | ns    |            | 2,6,4   |
|    |         | Width                  | 5.5V                         | 70   |      | 70   |      | ns    |            | 2,6,4   |
| 5  | TwTinH  | Timer Input High       | 3.5V                         | 5TpC |      | 5TpC |      |       |            | 2,6,4   |
|    |         | Width                  | 5.5V                         | 5TpC |      | 5TpC |      |       |            | 2,6,4   |
| 6  | TpTin   | Timer Input Period     | 3.5V                         | 8TpC |      | 8TpC |      |       |            | 2,6,4   |
|    |         |                        | 5.5V                         | 8TpC |      | 8TpC |      |       |            | 2,6,4   |
| 7  | TrTin,  | Timer Input Rise &     | 3.5V                         |      | 100  |      | 100  | ns    |            | 2,6,4   |
|    | TfTin   | Fall Timer             | 5.5V                         |      | 100  |      | 100  | ns    |            | 2,6,4   |
| 8A | TwIL    | Int. Request Low       | 3.5V                         | 70   |      | 70   |      | ns    |            | 2,6,4,5 |
|    |         | Time                   | 5.5V                         | 70   |      | 70   |      | ns    |            | 2,6,4,5 |
| 8B | TwIL    | Int. Request Low       | 3.5V                         | 5TpC |      | 5TpC |      |       |            | 2,6,4,5 |
|    |         | Time                   | 5.5V                         | 5TpC |      | 5TpC |      |       |            | 2,6,4,5 |
| 9  | TwlH    | Int. Request Input     | 3.5V                         | 5TpC |      | 5TpC |      |       |            | 2,6,4,5 |
|    |         | High Time              | 5.5V                         | 5TpC |      | 5TpC |      |       |            | 2,6,4,5 |
| 10 | Twsm    | Stop Mode              | 3.5V                         | 12   |      | 12   |      | ns    |            | 6,7     |
|    |         | Recovery Width<br>Spec | 5.5V                         | 12   |      | 12   |      | ns    |            | 6,7     |
| 11 | Tost    | Oscillator Startup     | 3.5V                         |      | 5TpC |      | 5TpC |       |            | 6,7     |
|    |         | Time                   | 5.5V                         |      | 5TpC |      | 5TpC |       |            | 6,7     |

Table 18. Additional Timing Table (Divide by Two Mode)  $T_A = -40 \degree C$  to +105  $\degree C$ 

# zilog<sup>®</sup> <sub>3</sub>

#### Table 18. Additional Timing Table (Divide by Two Mode) T<sub>A</sub> = -40 °C to +105 °C (Continued)

| No | Symbol | Parameter                    | V <sub>CC</sub> <sup>1</sup> | Min | Max | Min | Max | Units | Conditions | Notes |
|----|--------|------------------------------|------------------------------|-----|-----|-----|-----|-------|------------|-------|
| 12 | Twdt   | Watchdog Timer               | 3.5V                         | 7   |     | 10  |     | ms    | D0 =0      | 8,9   |
|    |        | Delay Time Before<br>Timeout | 5.5V                         | 3.5 |     | 5   |     | ms    | D1 = 0     | 5,11  |
|    |        |                              | 3.5V                         | 14  |     | 20  |     | ms    | D0 =1      | 5,11  |
|    |        |                              | 5.5V                         | 7   |     | 10  |     | ms    | D1 = 0     | 5,11  |
|    |        |                              | 3.5V                         | 28  |     | 40  |     | ms    | D1 = 0     | 5,11  |
|    |        |                              | 5.5V                         | 14  |     | 20  |     | ms    | D1 = 1     | 5,11  |
|    |        |                              | 3.5V                         | 112 |     | 160 |     | ms    | D0 = 1     | 5,11  |
|    |        |                              | 5.5V                         | 56  |     | 80  |     | ms    | D1 = 1     | 5,11  |

Notes

The V<sub>CC</sub> voltage specification of 5.5 V guarantees 5.0 V ± 0.5 V and the V<sub>CC</sub> voltage specification of 3.5 V guarantees only 3.5 V.

- 2. Timing Reference uses 0.7 VC0 for a logic 1 and 0.2 VGC for a logic 0.
- 3. SMR D1 = 0.
- 4. SMR-D5 = 1, POR STOP Mode Delay is on
- 5. Interrupt request via Port 3 (P31-P33)
- 6. Interrupt request via Port 3 (P30).
- 7. Maximum frequency for internal system clock is 2 MHz when using Low EMI OSC PCON Bit D7 = 0
- 8. Reg. WDTMR.
- 9. Using internal RC.

### **Pin Functions**

#### **EPROM Programming Mode**

**D7-D0** Data Bus. The data can be read from or written to external memory through the data bus.

 $V_{CC}$  Power Supply. This pin must supply 5 V during the EPROM read mode and 6 V during other modes.

**CE** Chip Enable (active Low). This pin is active during EPROM Read Mode, Program Mode, and Program Verify Mode.

**OE** Output Enable (active Low). This pin drives the direction of the Data Bus. When this pin is Low, the Data Bus is output, when High, the Data Bus is input.

**EPM** EPROM Program Mode. This pin controls the different EPROM Program Mode by applying different voltages.

 $V_{PP}$  Program Voltage. This pin supplies the program voltage.

**PGM** Program Mode (active Low). When this pin is Low, the data is programmed to the EPROM through the Data Bus.

zilog

CLR Clear (active High). This pin resets the internal address counter at the High Level.

**CLK** Address Clock. This pin is a clock input. The internal address counter increases by one for each clock cycle.

#### **Application Precaution**

The production test-mode environment may be enabled accidentally during normal operation if excessive noise surges above  $V_{CC}$  occur on pins P31 and RESET.

In addition, processor operation of Z8 OTP devices may be affected by excessive noise surges on the  $V_{PP}$  EPM,  $\overline{OE}$  pins while the microcontroller is in Standard Mode.

Recommendations for dampening voltage surges in both test and OTP mode include the following:

- Using a clamping diode to V<sub>CC</sub>
- Adding a capacitor to the affected pin
- Enable EPROM/Test Mode Disable OTP option bit.

#### Standard Mode

**XTAL** Crystal 1 (time-based input). This pin connects a parallel-resonant crystal, ceramic resonator, LC, RC network, or external single-phase clock to the on-chip oscillator input.

**XTAL2** Crystal 2 (time-based output). This pin connects a parallel-resonant crystal, ceramic resonator, LC, or RC network to the on-chip oscillator output.

 $\mathbf{R}/\overline{\mathbf{W}}$  Read/Write (output, write Low). The  $\mathbf{R}/\overline{\mathbf{W}}$  signal is Low when the CCP is writing to the external program or data memory (Z86E43/743/E44 only).

**RESET** Reset (input, active Low). Reset will initialize the MCU. Reset is accomplished either through Power-On, Watchdog Timer reset, Stop Mode Recovery, or external reset. During Power-On Reset and Watchdog Timer Reset, the internally generated reset drives the reset pin low for the POR time. Any devices driving the reset line must be open-drain in order to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally. After the POR time, RESET is a Schmitt-triggered input. (RESET is available on Z86E43/743/E44 only.)

To avoid asynchronous and noisy reset problems, the Z86E43/743/E44 is equipped with a reset filter of four external clocks (4TpC). If the external reset signal is less than 4TpC in duration, no reset occurs. On the fifth clock after the reset is detected, an internal RST signal is latched and held for an internal register count of 18 external clocks, or for the duration of the external reset, whichever is longer. During the reset cycle,  $\overline{\text{DS}}$  is held active Low while  $\overline{\text{AS}}$  cycles at a rate of TpC/2. Program execution begins at location 000CH, 5-10 TpC cycles after  $\overline{\text{RESET}}$  is released. For Power-On Reset, the reset output time is 5 ms.

zilog .

and P32 with reference to the voltage on P33. The analog function is enabled by setting the D1 of Port 3 Mode Register (P3M). The comparator output can be outputted from P34 and P37, respectively, by setting PCON register Bit D0 to 1 state. For the interrupt function, P30 and P33 are falling edge triggered interrupt inputs. P31 and P32 can be programmed as falling, rising or both edges triggered interrupt inputs (see Figure 21). Access to Counter/Timer 1 is made through P31 ( $T_{IN}$ ) and P36 ( $T_{OUT}$ ). Handshake tines for Port 0, Port 1, and Port 2 are also available on Port 3 (see Table 19).

**Note:** When enabling or disabling analog mode, the following is recommended:

- 1. Allow two NOP decays before reading this comparator output.
- 2. Disable global interrupts, switch to analog mode, clear interrupts, and then re-enable interrupts.
- 3. IRQ register bits 3 to 0 must be cleared after enabling analog mode.
- **Note:** P33-P30 differs from the Z86C33/C43/233/243 in that there is no clamping diode to  $V_{CC}$  due to the EPROM high-voltage circuits. Exceeding the  $V_{IH}$  maximum specification during standard operating mode may cause the device to enter EPROM mode.

>

>

zilog



#### Figure 29. Oscillator Configuration

**Power-On Reset (POR)**. A timer circuit clocked by a dedicated on-board RC oscillator is used for the Power-On Reset (POR) timer function. The POR timer allows  $V_{CC}$  and the oscillator circuit to stabilize before instruction execution begins.

The POR timer circuit is a one-shot timer triggered by one of three conditions:

- 1. Power fail to Power OK status
- 2. Stop Mode Recovery (if D5 of SMR=0)
- 3. WDT time-out

The POR time is a nominal 5 ms. Bit 5 of the STOP mode Register (SMR) determines whether the POR timer is by-passed after Stop Mode Recovery (typical for an external clock and RC/LC oscillators with fast start up times).

**HALT**. Turns off the internal CPU clock, but not the XTAL oscillation. The counter/timers and external interrupt IRQ0, IRQ1, and IRQ2 remain active. The device is recovered by interrupts, either externally or internally generated. An interrupt request must be executed (enabled) to exit HALT Mode. After the interrupt service routine, the program continues from the instruction after the HALT. In order to enter STOP or HALT Mode, it is necessary to first flush the instruction pipeline to avoid suspending execution in mid-instruction. To do this, you must execute a NOP (Opcode = FFh) immediately before the appropriate sleep instruction, that is:





\* Default setting after RESET

\*\* Default setting after RESET and STOP-Mode Recovery

#### Figure 31. Stop Mode Recovery Register (Write-Only Except Bit D7, Which Is Read-Only)

**SCLK/TCLK Divide-by-16 Select (D0)**. This bit of the SMR controls a divide-by-16 prescaler of SCLK/TCLK. The purpose of this control is to selectively reduce device power consumption during normal processor execution (SCLK control) and/or HALT mode (where TCLK sources counter/timers and interrupt logic).

**External Clock Divide-by-Two (D1)**. This bit can eliminate the oscillator divide-by-two circuitry. When this bit is 0, the System Clock (SCLK) and Timer Clock (TCLK) are equal to the external clock frequency divided by two. The SCLK/TCLK is equal to the external clock frequency when this bit is set (D1=1). Using this bit together with D7 of PCON further helps lower EMI (that is, D7 (PCON) = 0, D1 (SMR) = 1). The default setting is zero.

**Stop Mode Recovery Source (D2, D3, and D4)**. These three bits of the SMR register specify the wake up source of the Stop Mode Recovery (Figure 32). Table 22 shows the SMR source selected with the setting of D2 to D4. P33-P31 cannot be used to wake up

Zilog

Reset and initially enabled by executing the WDT instruction and refreshed on subsequent executions of the WDT instruction. The WDT is driven either by an on-board RC oscillator or an external oscillator from XTAL1 pin. The POR clock source is selected with bit 4 of the WDT register.

**Note:** *Execution of the WDT instruction affects the Z (Zero), S (Sign), and V (Overflow) flags.* 

**WDT Time-Out Period (D0 and D1)**. Bits 0 and 1 control a tap circuit that determines the time-out periods that can be obtained (Table 23). The default value of DO and Dl are 1 and 0, respectively.

| D1                                  | DO | Time-out of the<br>Internal RC<br>OSC | Time-out of the<br>System Clock |  |  |  |  |  |
|-------------------------------------|----|---------------------------------------|---------------------------------|--|--|--|--|--|
| 0                                   | 0  | 5 ms                                  | 128 SCLK                        |  |  |  |  |  |
| 0                                   | 1  | 10 ms <sup>1</sup>                    | 256 SCLK <sup>1</sup>           |  |  |  |  |  |
| 1                                   | 0  | 20 ms                                 | 512 SCLK                        |  |  |  |  |  |
| 1                                   | 1  | 80 ms                                 | 2048 SCLK                       |  |  |  |  |  |
| Note: The default setting is 10 ms. |    |                                       |                                 |  |  |  |  |  |

#### Table 23. Time-out Period of WDT

>

**WDT During HALT Mode (D2)**. This bit determines whether or not the WDT is active during HALT Mode. A "1" indicates that the WDT is active during HALT. A "0" disables the WDT in HALT Mode. The default value is "1 ". WDT During STOP Mode (D3). This bit determines whether or not the WDT is active during STOP mode. A "1" indicates active during STOP. A "0" disables the WDT during STOP Mode. This is applicable only when the WDT clock source is the internal RC oscillator.

**Clock Source For WDT (D4)**. This bit determines which oscillator source is used to clock the internal POR and WDT counter chain. If the bit is a 1, the internal RC oscillator is bypassed and the POR and WDT clock source is driven from the external pin, XTAL1, and the WDT is stopped in STOP Mode. The default configuration of this bit is 0, which selects the RC oscillator.

**Permanent WDT**. When this feature is enabled, the WDT is enabled after reset and will operate in Run and HALT Mode. The control bits in the WDTMR do not affect the WDT operation. If the clock source of the WDT is the internal RC oscillator, then the WDT will run in STOP mode. If the clock source of the WDT is the XTAL1 pin, then the WDT will not run in STOP mode.

# Zilog <sub>67</sub>



Note: Note used in conjunction with SMR2 Source

\* Default setting after RESET

\*\* Default setting after RESET and STOP-Mode Recovery

Figure 37. Stop Mode Recovery Register (Write Only Except Bit D7, Which is Read Only)











Figure 59. 28-Pin SOIC Package Diagram