

XEI

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                                   |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | 15000                                                                      |
| Total RAM Bits                 | 331776                                                                     |
| Number of I/O                  | 268                                                                        |
| Number of Gates                | -                                                                          |
| Voltage - Supply               | 1.71V ~ 3.465V                                                             |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                            |
| Package / Case                 | 388-BBGA                                                                   |
| Supplier Device Package        | 388-FPBGA (23x23)                                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp15c-5fn388c |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 2-1. LatticeXP Top Level Block Diagram

### **PFU and PFF Blocks**

The core of the LatticeXP devices consists of PFU and PFF blocks. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of the data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices, numbered 0-3 as shown in Figure 2-2. All the interconnections to and from PFU blocks are from routing. There are 53 inputs and 25 outputs associated with each PFU block.

#### Figure 2-2. PFU Diagram



#### Slice

Each slice contains two LUT4 lookup tables feeding two registers (programmed to be in FF or Latch mode), and some associated logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/asynchronous), clock select, chip-select and wider RAM/ROM functions. Figure 2-3 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge/level clocks.

There are 14 input signals: 13 signals from routing and one from the carry-chain (from adjacent slice or PFU). There are 7 outputs: 6 to routing and one to carry-chain (to adjacent PFU). Table 2-1 lists the signals associated with each slice.

#### Figure 2-3. Slice Diagram







The EBR memory supports three forms of write behavior for single port or dual port operation:

- 1. **Normal** data on the output appears only during read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through -ba copy of the input data appears at the output of the same port during a write cycle.bThis mode is supported for all data widths.
- 3. **Read-Before-Write** when new data is being written, the old content of the address appears at the output. This mode is supported for x9, x18 and x36 data widths.

### **Memory Core Reset**

The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-15.

#### Figure 2-15. Memory Core Reset



For further information on sysMEM EBR block, see the details of additional technical documentation at the end of this data sheet.

#### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-16. The GSR input to the EBR is always asynchronous.

#### Figure 2-16. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset           |  |
|-----------------|--|
| Clock           |  |
| Clock<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of  $1/f_{MAX}$  (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device Wake Up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM and ROM implementations.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.

## Programmable I/O Cells (PICs)

Each PIC contains two PIOs connected to their respective sysIO Buffers which are then connected to the PADs as shown in Figure 2-17. The PIO Block supplies the output data (DO) and the Tri-state control signal (TO) to sysIO buffer, and receives input from the buffer.

Figure 2-23. Output Register Block



\*Latch is transparent when input is low.

#### Figure 2-24. ODDRXB Primitive



#### Tristate Register Block

The tristate register block provides the ability to register tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation and an additional latch for DDR operation. Figure 2-25 shows the diagram of the Tristate Register Block.

In SDR mode, ONEG1 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured a Dtype or latch. In DDR mode, ONEG1 is fed into one register on the positive edge of the clock and OPOS1 is latched. A multiplexer running off the same clock selects the correct register for feeding to the output (D0).

| Characteristic                  | Normal         | Off             | Sleep           |
|---------------------------------|----------------|-----------------|-----------------|
| SLEEPN Pin                      | High           | —               | Low             |
| Static Icc                      | Typical <100mA | 0               | Typical <100uA  |
| I/O Leakage                     | <10µA          | <1mA            | <10µA           |
| Power Supplies VCC/VCCIO/VCCAUX | Normal Range   | Off             | Normal Range    |
| Logic Operation                 | User Defined   | Non Operational | Non operational |
| I/O Operation                   | User Defined   | Tri-state       | Tri-state       |
| JTAG and Programming circuitry  | Operational    | Non-operational | Non-operational |
| EBR Contents and Registers      | Maintained     | Non-maintained  | Non-maintained  |

Table 2-9. Characteristics of Normal, Off and Sleep Modes

### **SLEEPN Pin Characteristics**

The SLEEPN pin behaves as an LVCMOS input with the voltage standard appropriate to the VCC supply for the device. This pin also has a weak pull-up typically in the order of  $10\mu$ A along with a Schmidt trigger and glitch filter to prevent false triggering. An external pull-up to V<sub>CC</sub> is recommended when Sleep Mode is not used to ensure the device stays in normal operation mode. Typically the device enters Sleep Mode several hundred ns after SLEEPN is held at a valid low and restarts normal operation as specified in the Sleep Mode Timing table. The AC and DC specifications portion of this data sheet show a detailed timing diagram.

### **Configuration and Testing**

The following section describes the configuration and testing features of the LatticeXP family of devices.

### IEEE 1149.1-Compliant Boundary Scan Testability

All LatticeXP devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port has its own supply voltage V<sub>CCJ</sub> and can operate with LVCMOS3.3, 2.5, 1.8, 1.5 and 1.2 standards.

For more details on boundary scan test, please see information regarding additional technical documentation at the end of this data sheet.

### **Device Configuration**

All LatticeXP devices contain two possible ports that can be used for device configuration and programming. The test access port (TAP), which supports serial configuration, and the sysCONFIG port that supports both byte-wide and serial configuration.

The non-volatile memory in the LatticeXP can be configured in three different modes:

- In sysCONFIG mode via the sysCONFIG port. Note this can also be done in background mode.
- In 1532 mode via the 1149.1 port.
- In background mode via the 1149.1 port. This allows the device to be operated while reprogramming takes place.

The SRAM configuration memory can be configured in three different ways:

- At power-up via the on-chip non-volatile memory.
- In 1532 mode via the 1149.1 port SRAM direct configuration.
- In sysCONFIG mode via the sysCONFIG port SRAM direct configuration.

## **Differential HSTL and SSTL**

Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode.

### LVDS25E

The top and bottom side of LatticeXP devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-1 is one possible solution for point-to-point signals.

Figure 3-1. LVDS25E Output Termination Example



#### Table 3-1. LVDS25E DC Conditions

| Parameter         | Description                 | Typical | Units |
|-------------------|-----------------------------|---------|-------|
| V <sub>OH</sub>   | Output high voltage         | 1.43    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.35    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25    | V     |
| Z <sub>BACK</sub> | Back impedance              | 100     | ohms  |
| I <sub>DC</sub>   | DC output current           | 3.66    | mA    |

#### BLVDS

The LatticeXP devices support BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multidrop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

# LatticeXP Internal Timing Parameters<sup>1</sup>

|                         |                                                 | -5    |      | -4    |      | -3    |      |       |
|-------------------------|-------------------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter               | Description                                     | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| PFU/PFF Logic           | Mode Timing                                     |       |      |       |      |       |      |       |
| t <sub>LUT4_PFU</sub>   | LUT4 Delay (A to D Inputs to F Output)          | —     | 0.28 |       | 0.34 |       | 0.40 | ns    |
| t <sub>LUT6_PFU</sub>   | LUT6 Delay (A to D Inputs to OFX Output)        |       | 0.44 |       | 0.53 |       | 0.63 | ns    |
| t <sub>LSR_PFU</sub>    | Set/Reset to Output of PFU                      |       | 0.90 |       | 1.08 |       | 1.29 | ns    |
| t <sub>SUM_PFU</sub>    | Clock to Mux (M0,M1) Input Setup Time           | 0.13  |      | 0.15  |      | 0.19  | _    | ns    |
| t <sub>HM_PFU</sub>     | Clock to Mux (M0,M1) Input Hold Time            | -0.04 |      | -0.03 | —    | -0.03 | _    | ns    |
| t <sub>SUD_PFU</sub>    | Clock to D Input Setup Time                     | 0.13  |      | 0.16  |      | 0.19  | _    | ns    |
| t <sub>HD_PFU</sub>     | Clock to D Input Hold Time                      | -0.03 |      | -0.02 | —    | -0.02 |      | ns    |
| t <sub>CK2Q_PFU</sub>   | Clock to Q Delay, D-type Register Configuration |       | 0.40 |       | 0.48 |       | 0.58 | ns    |
| t <sub>LE2Q_PFU</sub>   | Clock to Q Delay Latch Configuration            |       | 0.53 |       | 0.64 |       | 0.76 | ns    |
| t <sub>LD2Q_PFU</sub>   | D to Q Throughput Delay when Latch is Enabled   | —     | 0.55 |       | 0.66 |       | 0.79 | ns    |
| PFU Dual Port M         | Nemory Mode Timing                              |       |      |       |      |       |      |       |
| t <sub>CORAM_PFU</sub>  | Clock to Output                                 |       | 0.40 |       | 0.48 |       | 0.58 | ns    |
| t <sub>SUDATA_PFU</sub> | Data Setup Time                                 | -0.18 |      | -0.14 | —    | -0.11 | _    | ns    |
| t <sub>HDATA_PFU</sub>  | Data Hold Time                                  | 0.28  |      | 0.34  | —    | 0.40  | _    | ns    |
| t <sub>SUADDR_PFU</sub> | Address Setup Time                              | -0.46 |      | -0.37 | —    | -0.30 | _    | ns    |
| t <sub>HADDR_PFU</sub>  | Address Hold Time                               | 0.71  |      | 0.85  | —    | 1.02  | _    | ns    |
| t <sub>SUWREN_PFU</sub> | Write/Read Enable Setup Time                    | -0.22 |      | -0.17 | —    | -0.14 | _    | ns    |
| t <sub>HWREN_PFU</sub>  | Write/Read Enable Hold Time                     | 0.33  |      | 0.40  | —    | 0.48  | _    | ns    |
| PIC Timing              |                                                 |       |      |       |      |       |      |       |
| PIO Input/Outpu         | It Buffer Timing                                |       |      |       |      |       |      |       |
| t <sub>IN_PIO</sub>     | Input Buffer Delay                              |       | 0.62 |       | 0.72 |       | 0.85 | ns    |
| t <sub>OUT_PIO</sub>    | Output Buffer Delay                             | —     | 2.12 |       | 2.54 |       | 3.05 | ns    |
| IOLOGIC Input/          | Output Timing                                   |       |      |       |      |       |      |       |
| t <sub>SUI_PIO</sub>    | Input Register Setup Time (Data Before Clock)   | 1.35  |      | 1.83  |      | 2.37  | _    | ns    |
| t <sub>HI_PIO</sub>     | Input Register Hold Time (Data After Clock)     | 0.05  |      | 0.05  |      | 0.05  |      | ns    |
| t <sub>COO_PIO</sub>    | Output Register Clock to Output Delay           |       | 0.36 |       | 0.44 |       | 0.52 | ns    |
| t <sub>SUCE_PIO</sub>   | Input Register Clock Enable Setup Time          | -0.09 | —    | -0.07 | —    | -0.06 | _    | ns    |
| t <sub>HCE_PIO</sub>    | Input Register Clock Enable Hold Time           | 0.13  |      | 0.16  | —    | 0.19  | _    | ns    |
| t <sub>SULSR_PIO</sub>  | Set/Reset Setup Time                            | 0.19  |      | 0.23  | —    | 0.28  | _    | ns    |
| t <sub>HLSR_PIO</sub>   | Set/Reset Hold Time                             | -0.14 | —    | -0.11 | —    | -0.09 | _    | ns    |
| EBR Timing              |                                                 |       |      |       |      |       |      |       |
| t <sub>CO_EBR</sub>     | Clock to Output from Address or Data            |       | 4.01 |       | 4.81 |       | 5.78 | ns    |
| t <sub>COO_EBR</sub>    | Clock to Output from EBR Output Register        |       | 0.81 |       | 0.97 |       | 1.17 | ns    |
| t <sub>SUDATA_EBR</sub> | Setup Data to EBR Memory                        | -0.26 |      | -0.21 | —    | -0.17 | _    | ns    |
| t <sub>HDATA_EBR</sub>  | Hold Data to EBR Memory                         | 0.41  |      | 0.49  | —    | 0.59  | _    | ns    |
| t <sub>SUADDR_EBR</sub> | Setup Address to EBR Memory                     | -0.26 |      | -0.21 | —    | -0.17 | _    | ns    |
| t <sub>HADDR_EBR</sub>  | Hold Address to EBR Memory                      | 0.41  | —    | 0.49  | —    | 0.59  | —    | ns    |
| t <sub>SUWREN_EBR</sub> | Setup Write/Read Enable to EBR Memory           | -0.17 | —    | -0.13 | —    | -0.11 | —    | ns    |
| t <sub>HWREN_EBR</sub>  | Hold Write/Read Enable to EBR Memory            | 0.26  | —    | 0.31  | —    | 0.37  | —    | ns    |
| t <sub>SUCE_EBR</sub>   | Clock Enable Setup Time to EBR Output Register  | 0.19  | —    | 0.23  | —    | 0.28  | —    | ns    |
| t <sub>HCE EBR</sub>    | Clock Enable Hold Time to EBR Output Register   | -0.13 | —    | -0.10 | —    | -0.08 | —    | ns    |

#### **Over Recommended Operating Conditions**

## **EBR Memory Timing Diagrams**

Figure 3-8. Read Mode (Normal)



Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive of the clock.

Figure 3-9. Read Mode with Input and Output Registers



# LatticeXP Family Timing Adders<sup>1</sup> (Continued)

| Over Recommended O | perating Conditions |
|--------------------|---------------------|
|--------------------|---------------------|

| Buffer Type   | Description                    | -5   | -4   | -3   | Units |
|---------------|--------------------------------|------|------|------|-------|
| HSTL15_I      | HSTL_15 class I                | 0.2  | 0.2  | 0.2  | ns    |
| HSTL15_III    | HSTL_15 class III              | 0.2  | 0.2  | 0.2  | ns    |
| HSTL15D_I     | Differential HSTL 15 class I   | 0.2  | 0.2  | 0.2  | ns    |
| HSTL15D_III   | Differential HSTL 15 class III | 0.2  | 0.2  | 0.2  | ns    |
| SSTL33_I      | SSTL_3 class I                 | 0.1  | 0.1  | 0.1  | ns    |
| SSTL33_II     | SSTL_3 class II                | 0.3  | 0.3  | 0.3  | ns    |
| SSTL33D_I     | Differential SSTL_3 class I    | 0.1  | 0.1  | 0.1  | ns    |
| SSTL33D_II    | Differential SSTL_3 class II   | 0.3  | 0.3  | 0.3  | ns    |
| SSTL25_I      | SSTL_2 class I                 | -0.1 | -0.1 | -0.1 | ns    |
| SSTL25_II     | SSTL_2 class II                | 0.3  | 0.3  | 0.3  | ns    |
| SSTL25D_I     | Differential SSTL_2 class I    | -0.1 | -0.1 | -0.1 | ns    |
| SSTL25D_II    | Differential SSTL_2 class II   | 0.3  | 0.3  | 0.3  | ns    |
| SSTL18_I      | SSTL_1.8 class I               | 0.1  | 0.1  | 0.1  | ns    |
| SSTL18D_I     | Differential SSTL_1.8 class I  | 0.1  | 0.1  | 0.1  | ns    |
| LVTTL33_4mA   | LVTTL 4mA drive                | 0.8  | 0.8  | 0.8  | ns    |
| LVTTL33_8mA   | LVTTL 8mA drive                | 0.5  | 0.5  | 0.5  | ns    |
| LVTTL33_12mA  | LVTTL 12mA drive               | 0.3  | 0.3  | 0.3  | ns    |
| LVTTL33_16mA  | LVTTL 16mA drive               | 0.4  | 0.4  | 0.4  | ns    |
| LVTTL33_20mA  | LVTTL 20mA drive               | 0.3  | 0.3  | 0.3  | ns    |
| LVCMOS33_2mA  | LVCMOS 3.3 2mA drive           | 0.8  | 0.8  | 0.8  | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4mA drive           | 0.8  | 0.8  | 0.8  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8mA drive           | 0.5  | 0.5  | 0.5  | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12mA drive          | 0.3  | 0.3  | 0.3  | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16mA drive          | 0.4  | 0.4  | 0.4  | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20mA drive          | 0.3  | 0.3  | 0.3  | ns    |
| LVCMOS25_2mA  | LVCMOS 2.5 2mA drive           | 0.7  | 0.7  | 0.7  | ns    |
| LVCMOS25_4mA  | LVCMOS 2.5 4mA drive           | 0.7  | 0.7  | 0.7  | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8mA drive           | 0.4  | 0.4  | 0.4  | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12mA drive          | 0.0  | 0.0  | 0.0  | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16mA drive          | 0.2  | 0.2  | 0.2  | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20mA drive          | 0.4  | 0.4  | 0.4  | ns    |
| LVCMOS18_2mA  | LVCMOS 1.8 2mA drive           | 0.6  | 0.6  | 0.6  | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4mA drive           | 0.6  | 0.6  | 0.6  | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8mA drive           | 0.4  | 0.4  | 0.4  | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12mA drive          | 0.2  | 0.2  | 0.2  | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16mA drive          | 0.2  | 0.2  | 0.2  | ns    |
| LVCMOS15_2mA  | LVCMOS 1.5 2mA drive           | 0.6  | 0.6  | 0.6  | ns    |
| LVCMOS15_4mA  | LVCMOS 1.5 4mA drive           | 0.6  | 0.6  | 0.6  | ns    |
| LVCMOS15_8mA  | LVCMOS 1.5 8mA drive           | 0.2  | 0.2  | 0.2  | ns    |
| LVCMOS12_2mA  | LVCMOS 1.2 2mA drive           | 0.4  | 0.4  | 0.4  | ns    |
| LVCMOS12_6mA  | LVCMOS 1.2 6mA drive           | 0.4  | 0.4  | 0.4  | ns    |
| PCI33         | PCI33                          | 0.3  | 0.3  | 0.3  | ns    |

1. General timing numbers based on LVCMOS 2.5, 12mA.

Timing v.F0.11

## PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated<br>with DQS Strobe | PIO within PIC | Polarity   | DDR Strobe (DQS)<br>and Data (DQ) Pins |
|------------------------------------|----------------|------------|----------------------------------------|
| P[Edge] [n_4]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [p_3]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [p_2]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [p-1]                      | A              | True       | DQ                                     |
|                                    |                |            |                                        |
| P[Edge] [n]                        |                |            |                                        |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [n+1]                      | A              | True       | [Edge]DQSn                             |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [n 2]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [n 3]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |

Notes:

1. "n" is a row/column PIC number.

2. The DDR interface is designed for memories that support one DQS strobe per eight bits of data. In some packages, all the potential DDR data (DQ) pins may not be available.

3. The definition of the PIC numbering is provided in the Signal Names column of the Signal Descriptions table in this data sheet.

# LFXP3 Logic Signal Connections: 100 TQFP

| Pin Number | Pin Function                          | Bank | Differential   | Dual Function  |
|------------|---------------------------------------|------|----------------|----------------|
| 1          | CFG1                                  | 0    | -              | -              |
| 2          | DONE                                  | 0    | -              | -              |
| 3          | PROGRAMN                              | 7    | -              | -              |
| 4          | CCLK                                  | 7    | -              | -              |
| 5          | PL3A                                  | 7    | Т              | LUM0_PLLT_FB_A |
| 6          | PL3B                                  | 7    | С              | LUM0_PLLC_FB_A |
| 7          | VCCIO7                                | 7    | -              | -              |
| 8          | PL5A                                  | 7    | -              | VREF1_7        |
| 9          | PL6B                                  | 7    | -              | VREF2_7        |
| 10         | GNDIO7                                | 7    | -              | -              |
| 11         | PL7A                                  | 7    | T <sup>3</sup> | DQS            |
| 12         | PL7B                                  | 7    | C <sup>3</sup> | -              |
| 13         | PL8A                                  | 7    | Т              | LUM0_PLLT_IN_A |
| 14         | PL8B                                  | 7    | С              | LUM0_PLLC_IN_A |
| 15         | PL9A                                  | 7    | T <sup>3</sup> | -              |
| 16         | PL9B                                  | 7    | C <sup>3</sup> | -              |
| 17         | VCCP0                                 | -    | -              | -              |
| 18         | GNDP0                                 | -    | -              | -              |
| 19         | PL12A                                 | 6    | Т              | PCLKT6_0       |
| 20         | PL12B                                 | 6    | С              | PCLKC6_0       |
| 21         | GNDIO6                                | 6    | -              | -              |
| 22         | VCCIO6                                | 6    | -              | -              |
| 23         | PL18A                                 | 6    | T <sup>3</sup> | -              |
| 24         | PL18B                                 | 6    | C <sup>3</sup> | -              |
| 25         | VCCAUX                                | -    | -              | -              |
| 26         | SLEEPN <sup>1</sup> /TOE <sup>2</sup> | -    | -              | -              |
| 27         | INITN                                 | 5    | -              | -              |
| 28         | VCC                                   | -    | -              | -              |
| 29         | PB2B                                  | 5    | -              | VREF1_5        |
| 30         | PB5B                                  | 5    | -              | VREF2_5        |
| 31         | PB8A                                  | 5    | Т              | -              |
| 32         | PB8B                                  | 5    | С              | -              |
| 33         | GNDIO5                                | 5    | -              | -              |
| 34         | PB9A                                  | 5    | -              | -              |
| 35         | PB10B                                 | 5    | -              | -              |
| 36         | PB11A                                 | 5    | Т              | DQS            |
| 37         | PB11B                                 | 5    | С              | -              |
| 38         | VCCIO5                                | 5    | -              | -              |
| 39         | PB12A                                 | 5    | Т              | -              |
| 40         | PB12B                                 | 5    | С              | -              |
| 41         | PB13A                                 | 5    | Т              | -              |
| 42         | PB13B                                 | 5    | С              | -              |
| 43         | GND                                   | -    | -              | -              |

# LFXP3 & LFXP6 Logic Signal Connections: 208 PQFP (Cont.)

| Din    |              |      | LFXP6        |               |              |      |              |               |
|--------|--------------|------|--------------|---------------|--------------|------|--------------|---------------|
| Number | Pin Function | Bank | Differential | Dual Function | Pin Function | Bank | Differential | Dual Function |
| 185    | PT13A        | 0    | Т            | CS1N          | PT16A        | 0    | Т            | CS1N          |
| 186    | PT12B        | 0    | С            | PCLKC0_0      | PT15B        | 0    | С            | PCLKC0_0      |
| 187    | PT12A        | 0    | Т            | PCLKT0_0      | PT15A        | 0    | Т            | PCLKT0_0      |
| 188    | PT11B        | 0    | С            | -             | PT14B        | 0    | С            | -             |
| 189    | VCCIO0       | 0    | -            | -             | VCCIO0       | 0    | -            | -             |
| 190    | PT11A        | 0    | Т            | DQS           | PT14A        | 0    | Т            | DQS           |
| 191    | PT10B        | 0    | -            | -             | PT13B        | 0    | -            | -             |
| 192    | PT9A         | 0    | -            | DOUT          | PT12A        | 0    | -            | DOUT          |
| 193    | PT8B         | 0    | С            | -             | PT11B        | 0    | С            | -             |
| 194    | GNDIO0       | 0    | -            | -             | GNDIO0       | 0    | -            | -             |
| 195    | PT8A         | 0    | Т            | WRITEN        | PT11A        | 0    | Т            | WRITEN        |
| 196    | PT7B         | 0    | С            | -             | PT10B        | 0    | С            | -             |
| 197    | PT7A         | 0    | Т            | VREF1_0       | PT10A        | 0    | Т            | VREF1_0       |
| 198    | PT6B         | 0    | С            | -             | PT9B         | 0    | С            | -             |
| 199    | VCCIO0       | 0    | -            | -             | VCCIO0       | 0    | -            | -             |
| 200    | PT6A         | 0    | Т            | DI            | PT9A         | 0    | Т            | DI            |
| 201    | PT5B         | 0    | С            | -             | PT8B         | 0    | С            | -             |
| 202    | PT5A         | 0    | Т            | CSN           | PT8A         | 0    | Т            | CSN           |
| 203    | PT4B         | 0    | С            | -             | PT7B         | 0    | С            | -             |
| 204    | PT4A         | 0    | Т            | -             | PT7A         | 0    | Т            | -             |
| 205    | PT3B         | 0    | -            | VREF2_0       | PT6B         | 0    | -            | VREF2_0       |
| 206    | PT2B         | 0    | -            | -             | PT5B         | 0    | -            | -             |
| 207    | GND          | -    | -            | -             | GND          | -    | -            | -             |
| 208    | CFG0         | 0    | -            | -             | CFG0         | 0    | -            | -             |

Applies to LFXP "C" only.
Applies to LFXP "E" only.

3. Supports dedicated LVDS outputs.

# LFXP15 & LFXP20 Logic Signal Connections: 256 fpBGA

|                |                  |      | LFXP15         |                  | LFXP20           |      |                |                  |
|----------------|------------------|------|----------------|------------------|------------------|------|----------------|------------------|
| Ball<br>Number | Ball<br>Function | Bank | Differential   | Dual<br>Function | Ball<br>Function | Bank | Differential   | Dual<br>Function |
| C2             | PROGRAMN         | 7    | -              | -                | PROGRAMN         | 7    | -              | -                |
| C1             | CCLK             | 7    | -              | -                | CCLK             | 7    | -              | -                |
| -              | GNDIO7           | 7    | -              | -                | GNDIO7           | 7    | -              | -                |
| -              | GNDIO7           | 7    | -              | -                | GNDIO7           | 7    | -              | -                |
| D2             | PL7A             | 7    | Т              | LUM0_PLLT_FB_A   | PL7A             | 7    | Т              | LUM0_PLLT_FB_A   |
| D3             | PL7B             | 7    | С              | LUM0_PLLC_FB_A   | PL7B             | 7    | С              | LUM0_PLLC_FB_A   |
| D1             | PL9A             | 7    | -              | -                | PL9A             | 7    | -              | -                |
| E2             | PL10B            | 7    | -              | VREF1_7          | PL10B            | 7    | -              | VREF1_7          |
| E1             | PL11A            | 7    | T <sup>3</sup> | DQS              | PL11A            | 7    | T <sup>3</sup> | DQS              |
| F1             | PL11B            | 7    | C <sup>3</sup> | -                | PL11B            | 7    | C <sup>3</sup> | -                |
| -              | GNDIO7           | 7    | -              | -                | GNDIO7           | 7    | -              | -                |
| E3             | PL12A            | 7    | Т              | -                | PL12A            | 7    | Т              | -                |
| F4             | PL12B            | 7    | С              | -                | PL12B            | 7    | С              | -                |
| F3             | PL13A            | 7    | T <sup>3</sup> | -                | PL13A            | 7    | T <sup>3</sup> | -                |
| F2             | PL13B            | 7    | C <sup>3</sup> | -                | PL13B            | 7    | C <sup>3</sup> | -                |
| G1             | PL15B            | 7    | -              | -                | PL15B            | 7    | -              | -                |
| -              | GNDIO7           | 7    | -              | -                | GNDIO7           | 7    | -              | -                |
| G3             | PL16A            | 7    | Т              | LUM0_PLLT_IN_A   | PL16A            | 7    | Т              | LUM0_PLLT_IN_A   |
| G2             | PL16B            | 7    | С              | LUM0_PLLC_IN_A   | PL16B            | 7    | С              | LUM0_PLLC_IN_A   |
| H1             | PL17A            | 7    | Т³             | -                | PL17A            | 7    | T <sup>3</sup> | -                |
| H2             | PL17B            | 7    | C <sup>3</sup> | -                | PL17B            | 7    | C <sup>3</sup> | -                |
| G4             | PL18A            | 7    | -              | VREF2_7          | PL18A            | 7    | -              | VREF2_7          |
| G5             | PL19B            | 7    | -              | -                | PL19B            | 7    | -              | -                |
| J1             | PL20A            | 7    | Т³             | DQS              | PL20A            | 7    | T <sup>3</sup> | DQS              |
| -              | GNDIO7           | 7    | -              | -                | GNDIO7           | 7    | -              | -                |
| J2             | PL20B            | 7    | C <sup>3</sup> | -                | PL20B            | 7    | C <sup>3</sup> | -                |
| H3             | PL22A            | 7    | T³             | -                | PL22A            | 7    | T <sup>3</sup> | -                |
| J3             | PL22B            | 7    | C <sup>3</sup> | -                | PL22B            | 7    | C <sup>3</sup> | -                |
| H4             | VCCP0            | -    | -              | -                | VCCP0            | -    | -              | -                |
| H5             | GNDP0            | -    | -              | -                | GNDP0            | -    | -              | -                |
| K1             | PL24A            | 6    | Т              | PCLKT6_0         | PL28A            | 6    | Т              | PCLKT6_0         |
| -              | GNDIO6           | 6    | -              | -                | GNDIO6           | 6    | -              | -                |
| K2             | PL24B            | 6    | С              | PCLKC6_0         | PL28B            | 6    | С              | PCLKC6_0         |
| J4             | PL26A            | 6    | -              | -                | PL30A            | 6    | -              | -                |
| J5             | PL27B            | 6    | -              | VREF1_6          | PL31B            | 6    | -              | VREF1_6          |
| L1             | PL28A            | 6    | T <sup>3</sup> | DQS              | PL32A            | 6    | T <sup>3</sup> | DQS              |
| L2             | PL28B            | 6    | C <sup>3</sup> | -                | PL32B            | 6    | C <sup>3</sup> | -                |
| -              | GNDIO6           | 6    | -              | -                | GNDIO6           | 6    | -              | -                |
| M1             | PL29A            | 6    | Т              | LLM0_PLLT_IN_A   | PL33A            | 6    | Т              | LLM0_PLLT_IN_A   |
| M2             | PL29B            | 6    | С              | LLM0_PLLC_IN_A   | PL33B            | 6    | С              | LLM0_PLLC_IN_A   |
| K3             | PL30A            | 6    | T <sup>3</sup> | -                | PL34A            | 6    | T <sup>3</sup> | -                |
| L3             | PL30B            | 6    | C <sup>3</sup> | -                | PL34B            | 6    | C <sup>3</sup> | -                |

## LFXP15 & LFXP20 Logic Signal Connections: 256 fpBGA (Cont.)

|                | LFXP15           |      |              |                  | LFXP20           |      |              |                  |  |  |
|----------------|------------------|------|--------------|------------------|------------------|------|--------------|------------------|--|--|
| Ball<br>Number | Ball<br>Function | Bank | Differential | Dual<br>Function | Ball<br>Function | Bank | Differential | Dual<br>Function |  |  |
| A9             | PT27A            | 1    | Т            | -                | PT31A            | 1    | Т            | -                |  |  |
| C9             | PT26B            | 1    | С            | D7               | PT30B            | 1    | С            | D7               |  |  |
| C8             | PT26A            | 1    | Т            | -                | PT30A            | 1    | Т            | -                |  |  |
| E9             | PT25B            | 0    | С            | BUSY             | PT29B            | 0    | С            | BUSY             |  |  |
| -              | GNDIO0           | 0    | -            | -                | GNDIO0           | 0    | -            | -                |  |  |
| B8             | PT25A            | 0    | Т            | CS1N             | PT29A            | 0    | Т            | CS1N             |  |  |
| A8             | PT24B            | 0    | С            | PCLKC0_0         | PT28B            | 0    | С            | PCLKC0_0         |  |  |
| A7             | PT24A            | 0    | Т            | PCLKT0_0         | PT28A            | 0    | Т            | PCLKT0_0         |  |  |
| B7             | PT23B            | 0    | С            | -                | PT27B            | 0    | С            | -                |  |  |
| C7             | PT23A            | 0    | Т            | DQS              | PT27A            | 0    | Т            | DQS              |  |  |
| E8             | PT22B            | 0    | -            | -                | PT26B            | 0    | -            | -                |  |  |
| D8             | PT21A            | 0    | -            | DOUT             | PT25A            | 0    | -            | DOUT             |  |  |
| A6             | PT20B            | 0    | С            | -                | PT24B            | 0    | С            | -                |  |  |
| -              | GNDIO0           | 0    | -            | -                | GNDIO0           | 0    | -            | -                |  |  |
| C6             | PT20A            | 0    | Т            | WRITEN           | PT24A            | 0    | Т            | WRITEN           |  |  |
| E7             | PT19B            | 0    | C            | -                | PT23B            | 0    | С            | -                |  |  |
| D7             | PT19A            | 0    | Т            | VREF1_0          | PT23A            | 0    | Т            | VREF1_0          |  |  |
| A5             | PT18B            | 0    | С            | -                | PT22B            | 0    | С            | -                |  |  |
| B5             | PT18A            | 0    | Т            | DI               | PT22A            | 0    | Т            | DI               |  |  |
| A4             | PT17B            | 0    | С            | -                | PT21B            | 0    | С            | -                |  |  |
| B6             | PT17A            | 0    | Т            | CSN              | PT21A            | 0    | Т            | CSN              |  |  |
| E6             | PT16B            | 0    | С            | -                | PT20B            | 0    | С            | -                |  |  |
| D6             | PT16A            | 0    | Т            | -                | PT20A            | 0    | Т            | -                |  |  |
| D5             | PT15B            | 0    | C            | VREF2_0          | PT19B            | 0    | С            | VREF2_0          |  |  |
| A3             | PT15A            | 0    | Т            | DQS              | PT19A            | 0    | Т            | DQS              |  |  |
| B3             | PT14B            | 0    | -            | -                | PT18B            | 0    | -            | -                |  |  |
| B2             | PT13A            | 0    | -            | -                | PT17A            | 0    | -            | -                |  |  |
| -              | GNDIO0           | 0    | -            | -                | GNDIO0           | 0    | -            | -                |  |  |
| A2             | PT12B            | 0    | С            | -                | PT16B            | 0    | С            | -                |  |  |
| B1             | PT12A            | 0    | Т            | -                | PT16A            | 0    | Т            | -                |  |  |
| F5             | PT11B            | 0    | С            | -                | PT15B            | 0    | С            | -                |  |  |
| C5             | PT11A            | 0    | Т            | -                | PT15A            | 0    | Т            | -                |  |  |
| -              | GNDIO0           | 0    | -            | -                | GNDIO0           | 0    | -            | -                |  |  |
| -              | GNDIO0           | 0    | -            | -                | GNDIO0           | 0    | -            | -                |  |  |
| -              | GNDIO0           | 0    | -            | -                | GNDIO0           | 0    | -            | -                |  |  |
| C4             | CFG0             | 0    | -            | -                | CFG0             | 0    | -            | -                |  |  |
| B4             | CFG1             | 0    | -            | -                | CFG1             | 0    | -            | -                |  |  |
| C3             | DONE             | 0    | -            | -                | DONE             | 0    | -            | -                |  |  |
| A1             | GND              | -    | -            | -                | GND              | -    | -            | -                |  |  |
| A16            | GND              | -    | -            | -                | GND              | -    | -            | -                |  |  |
| F11            | GND              | -    | -            | -                | GND              | -    | -            | -                |  |  |
| F6             | GND              | -    | -            | -                | GND              | -    | -            | -                |  |  |

## LFXP10, LFXP15 & LFXP20 Logic Signal Connections: 388 fpBGA (Cont.)

|                |                  | L    | FXP10 | )             |                  | L    | FXP15 | 5             | LFXP20           |      |       | )             |
|----------------|------------------|------|-------|---------------|------------------|------|-------|---------------|------------------|------|-------|---------------|
| Ball<br>Number | Ball<br>Function | Bank | Diff. | Dual Function | Ball<br>Function | Bank | Diff. | Dual Function | Ball<br>Function | Bank | Diff. | Dual Function |
| C20            | PT38A            | 1    | Т     | -             | PT43A            | 1    | Т     | -             | PT47A            | 1    | Т     | -             |
| C21            | PT37B            | 1    | С     | -             | PT42B            | 1    | С     | -             | PT46B            | 1    | С     | -             |
| C22            | PT37A            | 1    | Т     | -             | PT42A            | 1    | Т     | -             | PT46A            | 1    | Т     | -             |
| B22            | PT36B            | 1    | С     | -             | PT41B            | 1    | С     | -             | PT45B            | 1    | С     | -             |
| A21            | PT36A            | 1    | Т     | -             | PT41A            | 1    | Т     | -             | PT45A            | 1    | Т     | -             |
| D15            | PT35B            | 1    | С     | -             | PT40B            | 1    | С     | -             | PT44B            | 1    | С     | -             |
| D14            | PT35A            | 1    | Т     | -             | PT40A            | 1    | Т     | -             | PT44A            | 1    | Т     | -             |
| B21            | PT34B            | 1    | С     | VREF1_1       | PT39B            | 1    | С     | VREF1_1       | PT43B            | 1    | С     | VREF1_1       |
| -              | GNDIO1           | 1    | -     | -             | GNDIO1           | 1    | -     | -             | GNDIO1           | 1    | -     | -             |
| A20            | PT34A            | 1    | Т     | DQS           | PT39A            | 1    | Т     | DQS           | PT43A            | 1    | Т     | DQS           |
| B20            | PT33B            | 1    | -     | -             | PT38B            | 1    | -     | -             | PT42B            | 1    | -     | -             |
| A19            | PT32A            | 1    | -     | -             | PT37A            | 1    | -     | -             | PT41A            | 1    | -     | -             |
| B19            | PT31B            | 1    | С     | -             | PT36B            | 1    | С     | -             | PT40B            | 1    | С     | -             |
| A18            | PT31A            | 1    | Т     | -             | PT36A            | 1    | Т     | -             | PT40A            | 1    | Т     | -             |
| C14            | PT30B            | 1    | С     | -             | PT35B            | 1    | С     | -             | PT39B            | 1    | С     | -             |
| C13            | PT30A            | 1    | Т     | D0            | PT35A            | 1    | Т     | D0            | PT39A            | 1    | Т     | D0            |
| B18            | PT29B            | 1    | С     | D1            | PT34B            | 1    | С     | D1            | PT38B            | 1    | С     | D1            |
| A17            | PT29A            | 1    | Т     | VREF2_1       | PT34A            | 1    | Т     | VREF2_1       | PT38A            | 1    | Т     | VREF2_1       |
| B17            | PT28B            | 1    | С     | -             | PT33B            | 1    | С     | -             | PT37B            | 1    | С     | -             |
| A16            | PT28A            | 1    | Т     | D2            | PT33A            | 1    | Т     | D2            | PT37A            | 1    | Т     | D2            |
| -              | GNDIO1           | 1    | -     | -             | GNDIO1           | 1    | -     | -             | GNDIO1           | 1    | -     | -             |
| B16            | PT27B            | 1    | С     | D3            | PT32B            | 1    | С     | D3            | PT36B            | 1    | С     | D3            |
| A15            | PT27A            | 1    | Т     | -             | PT32A            | 1    | Т     | -             | PT36A            | 1    | Т     | -             |
| B15            | PT26B            | 1    | С     | -             | PT31B            | 1    | С     | -             | PT35B            | 1    | С     | -             |
| A14            | PT26A            | 1    | Т     | DQS           | PT31A            | 1    | Т     | DQS           | PT35A            | 1    | Т     | DQS           |
| D13            | PT25B            | 1    | -     | -             | PT30B            | 1    | -     | -             | PT34B            | 1    | -     | -             |
| D12            | PT24A            | 1    | -     | D4            | PT29A            | 1    | -     | D4            | PT33A            | 1    | -     | D4            |
| B14            | PT23B            | 1    | С     | -             | PT28B            | 1    | С     | -             | PT32B            | 1    | С     | -             |
| A13            | PT23A            | 1    | Т     | D5            | PT28A            | 1    | Т     | D5            | PT32A            | 1    | Т     | D5            |
| -              | GNDIO1           | 1    | -     | -             | GNDIO1           | 1    | -     | -             | GNDIO1           | 1    | -     | -             |
| B13            | PT22B            | 1    | С     | D6            | PT27B            | 1    | С     | D6            | PT31B            | 1    | С     | D6            |
| A12            | PT22A            | 1    | Т     | -             | PT27A            | 1    | Т     | -             | PT31A            | 1    | Т     | -             |
| B12            | PT21B            | 1    | С     | D7            | PT26B            | 1    | С     | D7            | PT30B            | 1    | С     | D7            |
| C12            | PT21A            | 1    | Т     | -             | PT26A            | 1    | Т     | -             | PT30A            | 1    | Т     | -             |
| C11            | PT20B            | 0    | С     | BUSY          | PT25B            | 0    | С     | BUSY          | PT29B            | 0    | С     | BUSY          |
| -              | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             |
| B11            | PT20A            | 0    | Т     | CS1N          | PT25A            | 0    | Т     | CS1N          | PT29A            | 0    | Т     | CS1N          |
| A11            | PT19B            | 0    | С     | PCLKC0_0      | PT24B            | 0    | С     | PCLKC0_0      | PT28B            | 0    | С     | PCLKC0_0      |
| A10            | PT19A            | 0    | Т     | PCLKT0_0      | PT24A            | 0    | Т     | PCLKT0_0      | PT28A            | 0    | Т     | PCLKT0_0      |
| B10            | PT18B            | 0    | С     | -             | PT23B            | 0    | С     | -             | PT27B            | 0    | С     | -             |
| B9             | PT18A            | 0    | Т     | DQS           | PT23A            | 0    | Т     | DQS           | PT27A            | 0    | Т     | DQS           |
| D11            | PT17B            | 0    | -     | -             | PT22B            | 0    | -     | -             | PT26B            | 0    | -     | -             |
| D10            | PT16A            | 0    | -     | DOUT          | PT21A            | 0    | -     | DOUT          | PT25A            | 0    | -     | DOUT          |
| A9             | PT15B            | 0    | С     | -             | PT20B            | 0    | С     | -             | PT24B            | 0    | С     | -             |
| -              | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             |
| C8             | PT15A            | 0    | Т     | WRITEN        | PT20A            | 0    | Т     | WRITEN        | PT24A            | 0    | Т     | WRITEN        |
| B8             | PT14B            | 0    | С     | -             | PT19B            | 0    | С     | -             | PT23B            | 0    | С     | -             |
| A8             | PT14A            | 0    | Т     | VREF1_0       | PT19A            | 0    | Т     | VREF1_0       | PT23A            | 0    | Т     | VREF1_0       |
| C7             | PT13B            | 0    | С     | -             | PT18B            | 0    | С     | -             | PT22B            | 0    | С     | -             |
| L]             |                  | 1    |       |               |                  |      |       | l .           |                  |      |       | 1             |

## LFXP10, LFXP15 & LFXP20 Logic Signal Connections: 388 fpBGA (Cont.)

|                |                  | L    | LFXP10 | )             |                  | L    | FXP15 | 5             |                  | LFXP20 |       |               |
|----------------|------------------|------|--------|---------------|------------------|------|-------|---------------|------------------|--------|-------|---------------|
| Ball<br>Number | Ball<br>Function | Bank | Diff.  | Dual Function | Ball<br>Function | Bank | Diff. | Dual Function | Ball<br>Function | Bank   | Diff. | Dual Function |
| A7             | PT13A            | 0    | Т      | DI            | PT18A            | 0    | Т     | DI            | PT22A            | 0      | Т     | DI            |
| B7             | PT12B            | 0    | С      | -             | PT17B            | 0    | С     | -             | PT21B            | 0      | С     | -             |
| C6             | PT12A            | 0    | Т      | CSN           | PT17A            | 0    | Т     | CSN           | PT21A            | 0      | Т     | CSN           |
| C10            | PT11B            | 0    | С      | -             | PT16B            | 0    | С     | -             | PT20B            | 0      | С     | -             |
| C9             | PT11A            | 0    | Т      | -             | PT16A            | 0    | Т     | -             | PT20A            | 0      | Т     | -             |
| A6             | PT10B            | 0    | С      | VREF2_0       | PT15B            | 0    | С     | VREF2_0       | PT19B            | 0      | С     | VREF2_0       |
| B6             | PT10A            | 0    | Т      | DQS           | PT15A            | 0    | Т     | DQS           | PT19A            | 0      | Т     | DQS           |
| A5             | PT9B             | 0    | -      | -             | PT14B            | 0    | -     | -             | PT18B            | 0      | -     | -             |
| B5             | PT8A             | 0    | -      | -             | PT13A            | 0    | -     | -             | PT17A            | 0      | -     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0      | -     | -             |
| C5             | PT7B             | 0    | С      | -             | PT12B            | 0    | С     | -             | PT16B            | 0      | С     | -             |
| A4             | PT7A             | 0    | Т      | -             | PT12A            | 0    | Т     | -             | PT16A            | 0      | Т     | -             |
| D9             | PT6B             | 0    | С      | -             | PT11B            | 0    | С     | -             | PT15B            | 0      | С     | -             |
| D8             | PT6A             | 0    | Т      | -             | PT11A            | 0    | Т     | -             | PT15A            | 0      | Т     | -             |
| B4             | PT5B             | 0    | С      | -             | PT10B            | 0    | С     | -             | PT14B            | 0      | С     | -             |
| A2             | PT5A             | 0    | Т      | -             | PT10A            | 0    | Т     | -             | PT14A            | 0      | Т     | -             |
| A3             | PT4B             | 0    | С      | -             | PT9B             | 0    | С     | -             | PT13B            | 0      | С     | -             |
| B3             | PT4A             | 0    | Т      | -             | PT9A             | 0    | Т     | -             | PT13A            | 0      | Т     | -             |
| C4             | PT3B             | 0    | С      | -             | PT8B             | 0    | С     | -             | PT12B            | 0      | С     | -             |
| C3             | PT3A             | 0    | Т      | -             | PT8A             | 0    | Т     | -             | PT12A            | 0      | Т     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0      | -     | -             |
| C2             | -                | -    | -      | -             | PT7B             | 0    | С     | -             | PT11B            | 0      | С     | -             |
| D3             | PT2A             | 0    | -      | -             | PT7A             | 0    | Т     | DQS           | PT11A            | 0      | Т     | DQS           |
| D7             | -                | -    | -      | -             | PT6B             | 0    | -     | -             | PT10B            | 0      | -     | -             |
| D6             | -                | -    | -      | -             | PT5A             | 0    | -     | -             | PT9A             | 0      | -     | -             |
| E4             | -                | -    | -      | -             | PT4B             | 0    | С     | -             | PT8B             | 0      | С     | -             |
| D4             | -                | -    | -      | -             | PT4A             | 0    | Т     | -             | PT8A             | 0      | Т     | -             |
| D5             | -                | -    | -      | -             | PT3B             | 0    | -     | -             | PT7B             | 0      | -     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0      | -     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0      | -     | -             |
| C1             | CFG0             | 0    | -      | -             | CFG0             | 0    | -     | -             | CFG0             | 0      | -     | -             |
| B2             | CFG1             | 0    | -      | -             | CFG1             | 0    | -     | -             | CFG1             | 0      | -     | -             |
| B1             | DONE             | 0    | -      | -             | DONE             | 0    | -     | -             | DONE             | 0      | -     | -             |
| A1             | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| A22            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| AB1            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| AB22           | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| H10            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| H11            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| H12            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| H13            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| H14            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| J10            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| J11            | GND              | - 1  | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| J12            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| J13            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| J14            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| J9             | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| K10            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -      | -     | -             |
| L              |                  | 1    | I      | 1             |                  |      | L     |               |                  | 1      | L     | 1             |

## LFXP15 & LFXP20 Logic Signal Connections: 484 fpBGA (Cont.)

|                |                  |      | LFXP15         |                  |                  |      |                |                  |
|----------------|------------------|------|----------------|------------------|------------------|------|----------------|------------------|
| Ball<br>Number | Ball<br>Function | Bank | Differential   | Dual<br>Function | Ball<br>Function | Bank | Differential   | Dual<br>Function |
| L1             | -                | -    | -              | -                | PL23A            | 7    | T³             | -                |
| M1             | -                | -    | -              | -                | PL23B            | 7    | C <sup>3</sup> | -                |
| M2             | -                | -    | -              | -                | PL24A            | 7    | -              | -                |
| L5             | VCCP0            | -    | -              | -                | VCCP0            | -    | -              | -                |
| N2             | GNDP0            | -    | -              | -                | GNDP0            | -    | -              | -                |
| N1             | -                | -    | -              | -                | PL25B            | 6    | -              | -                |
| P2             | -                | -    | -              | -                | PL26A            | 6    | T <sup>3</sup> | -                |
| P1             | -                | -    | -              | -                | PL26B            | 6    | C <sup>3</sup> | -                |
| M4             | PL23A            | 6    | T <sup>3</sup> | -                | PL27A            | 6    | T <sup>3</sup> | -                |
| М3             | PL23B            | 6    | C <sup>3</sup> | -                | PL27B            | 6    | C <sup>3</sup> | -                |
| R2             | PL24A            | 6    | Т              | PCLKT6_0         | PL28A            | 6    | Т              | PCLKT6_0         |
| -              | GNDIO6           | 6    | -              | -                | GNDIO6           | 6    | -              | -                |
| R1             | PL24B            | 6    | С              | PCLKC6_0         | PL28B            | 6    | С              | PCLKC6_0         |
| N3             | PL25A            | 6    | Τ³             | -                | PL29A            | 6    | Τ³             | -                |
| N4             | PL25B            | 6    | C <sup>3</sup> | -                | PL29B            | 6    | C <sup>3</sup> | -                |
| M5             | PL26A            | 6    | -              | -                | PL30A            | 6    | -              | -                |
| N5             | PL27B            | 6    | -              | VREF1_6          | PL31B            | 6    | -              | VREF1_6          |
| T2             | PL28A            | 6    | Τ³             | DQS              | PL32A            | 6    | Τ³             | DQS              |
| T1             | PL28B            | 6    | C <sup>3</sup> | -                | PL32B            | 6    | C <sup>3</sup> | -                |
| -              | GNDIO6           | 6    | -              | -                | GNDIO6           | 6    | -              | -                |
| U2             | PL29A            | 6    | Т              | LLM0_PLLT_IN_A   | PL33A            | 6    | Т              | LLM0_PLLT_IN_A   |
| U1             | PL29B            | 6    | С              | LLM0_PLLC_IN_A   | PL33B            | 6    | С              | LLM0_PLLC_IN_A   |
| P3             | PL30A            | 6    | Τ³             | -                | PL34A            | 6    | Τ³             | -                |
| P4             | PL30B            | 6    | C <sup>3</sup> | -                | PL34B            | 6    | C <sup>3</sup> | -                |
| P6             | PL32A            | 6    | Τ³             | -                | PL36A            | 6    | T³             | -                |
| P5             | PL32B            | 6    | C <sup>3</sup> | -                | PL36B            | 6    | C <sup>3</sup> | -                |
| -              | GNDIO6           | 6    | -              | -                | GNDIO6           | 6    | -              | -                |
| V2             | PL33A            | 6    | Т              | -                | PL37A            | 6    | Т              | -                |
| V1             | PL33B            | 6    | С              | -                | PL37B            | 6    | С              | -                |
| W2             | PL34A            | 6    | Τ³             | -                | PL38A            | 6    | Τ³             | -                |
| W1             | PL34B            | 6    | C <sup>3</sup> | -                | PL38B            | 6    | C <sup>3</sup> | -                |
| R3             | PL35A            | 6    | -              | VREF2_6          | PL39A            | 6    | -              | VREF2_6          |
| R4             | PL36B            | 6    | -              | -                | PL40B            | 6    | -              | -                |
| R6             | PL37A            | 6    | Τ³             | DQS              | PL41A            | 6    | T³             | DQS              |
| R5             | PL37B            | 6    | C <sup>3</sup> | -                | PL41B            | 6    | C <sup>3</sup> | -                |
| -              | GNDIO6           | 6    | -              | -                | GNDIO6           | 6    | -              | -                |
| Y2             | PL38A            | 6    | Т              | LLM0_PLLT_FB_A   | PL42A            | 6    | Т              | LLM0_PLLT_FB_A   |
| Y1             | PL38B            | 6    | С              | LLM0_PLLC_FB_A   | PL42B            | 6    | С              | LLM0_PLLC_FB_A   |
| Т3             | PL39A            | 6    | T³             | -                | PL43A            | 6    | T³             | -                |
| T4             | PL39B            | 6    | C <sup>3</sup> | -                | PL43B            | 6    | C <sup>3</sup> | -                |
| W3             | PL40A            | 6    | T <sup>3</sup> | -                | PL44A            | 6    | T <sup>3</sup> | -                |
| V3             | PL40B            | 6    | C <sup>3</sup> | -                | PL44B            | 6    | C <sup>3</sup> | -                |

## LFXP15 & LFXP20 Logic Signal Connections: 484 fpBGA (Cont.)

|                |                  |      | LFXP15       |                  |                  |      |              |                  |
|----------------|------------------|------|--------------|------------------|------------------|------|--------------|------------------|
| Ball<br>Number | Ball<br>Function | Bank | Differential | Dual<br>Function | Ball<br>Function | Bank | Differential | Dual<br>Function |
| AB5            | PB16A            | 5    | Т            | -                | PB20A            | 5    | Т            | -                |
| AB6            | PB16B            | 5    | С            | -                | PB20B            | 5    | C            | -                |
| AA8            | PB17A            | 5    | Т            | -                | PB21A            | 5    | Т            | -                |
| AA9            | PB17B            | 5    | С            | VREF2_5          | PB21B            | 5    | C            | VREF2_5          |
| W10            | PB18A            | 5    | Т            | -                | PB22A            | 5    | Т            | -                |
| -              | GNDIO5           | 5    | -            | -                | GNDIO5           | 5    | -            | -                |
| V10            | PB18B            | 5    | С            | -                | PB22B            | 5    | C            | -                |
| AB7            | PB19A            | 5    | Т            | -                | PB23A            | 5    | Т            | -                |
| AB8            | PB19B            | 5    | С            | -                | PB23B            | 5    | C            | -                |
| AB9            | PB20A            | 5    | Т            | -                | PB24A            | 5    | Т            | -                |
| AB10           | PB20B            | 5    | С            | -                | PB24B            | 5    | С            | -                |
| Y10            | PB21A            | 5    | -            | -                | PB25A            | 5    | -            | -                |
| AA10           | PB22B            | 5    | -            | -                | PB26B            | 5    | -            | -                |
| W11            | PB23A            | 5    | Т            | DQS              | PB27A            | 5    | Т            | DQS              |
| V11            | PB23B            | 5    | С            | -                | PB27B            | 5    | С            | -                |
| -              | GNDIO5           | 5    | -            | -                | GNDIO5           | 5    | -            | -                |
| Y11            | PB24A            | 5    | Т            | -                | PB28A            | 5    | Т            | -                |
| AA11           | PB24B            | 5    | С            | -                | PB28B            | 5    | С            | -                |
| AB11           | PB25A            | 5    | Т            | -                | PB29A            | 5    | Т            | -                |
| AB12           | PB25B            | 5    | С            | -                | PB29B            | 5    | С            | -                |
| Y12            | PB26A            | 4    | Т            | -                | PB30A            | 4    | Т            | -                |
| AA12           | PB26B            | 4    | С            | -                | PB30B            | 4    | С            | -                |
| W12            | PB27A            | 4    | Т            | PCLKT4_0         | PB31A            | 4    | Т            | PCLKT4_0         |
| V12            | PB27B            | 4    | С            | PCLKC4_0         | PB31B            | 4    | С            | PCLKC4_0         |
| -              | GNDIO4           | 4    | -            | -                | GNDIO4           | 4    | -            | -                |
| AB13           | PB28A            | 4    | Т            | -                | PB32A            | 4    | Т            | -                |
| AB14           | PB28B            | 4    | С            | -                | PB32B            | 4    | С            | -                |
| AA13           | PB29A            | 4    | -            | -                | PB33A            | 4    | -            | -                |
| Y13            | PB30B            | 4    | -            | -                | PB34B            | 4    | -            | -                |
| AB15           | PB31A            | 4    | Т            | DQS              | PB35A            | 4    | Т            | DQS              |
| AB16           | PB31B            | 4    | С            | VREF1_4          | PB35B            | 4    | С            | VREF1_4          |
| V13            | PB32A            | 4    | Т            | -                | PB36A            | 4    | Т            | -                |
| W13            | PB32B            | 4    | С            | -                | PB36B            | 4    | С            | -                |
| AA14           | PB33A            | 4    | Т            | -                | PB37A            | 4    | Т            | -                |
| -              | GNDIO4           | 4    | -            | -                | GNDIO4           | 4    | -            | -                |
| AA15           | PB33B            | 4    | С            | -                | PB37B            | 4    | С            | -                |
| AB17           | PB34A            | 4    | Т            | -                | PB38A            | 4    | Т            | -                |
| AB18           | PB34B            | 4    | С            | -                | PB38B            | 4    | С            | -                |
| W14            | PB35A            | 4    | Т            | -                | PB39A            | 4    | Т            | -                |
| Y14            | PB35B            | 4    | С            | -                | PB39B            | 4    | С            | -                |
| U14            | PB36A            | 4    | Т            | VREF2 4          | PB40A            | 4    | Т            | VREF2 4          |
| V14            | PB36B            | 4    | С            | -                | PB40B            | 4    | С            | -                |
|                |                  | 1    | -            |                  | L                |      | -            |                  |

| Part Number    | I/Os | Voltage      | Grade | Package | Pins | Temp. | LUTs  |
|----------------|------|--------------|-------|---------|------|-------|-------|
| LFXP15C-3F484C | 300  | 1.8/2.5/3.3V | -3    | fpBGA   | 484  | COM   | 15.5K |
| LFXP15C-4F484C | 300  | 1.8/2.5/3.3V | -4    | fpBGA   | 484  | COM   | 15.5K |
| LFXP15C-5F484C | 300  | 1.8/2.5/3.3V | -5    | fpBGA   | 484  | COM   | 15.5K |
| LFXP15C-3F388C | 268  | 1.8/2.5/3.3V | -3    | fpBGA   | 388  | COM   | 15.5K |
| LFXP15C-4F388C | 268  | 1.8/2.5/3.3V | -4    | fpBGA   | 388  | COM   | 15.5K |
| LFXP15C-5F388C | 268  | 1.8/2.5/3.3V | -5    | fpBGA   | 388  | COM   | 15.5K |
| LFXP15C-3F256C | 188  | 1.8/2.5/3.3V | -3    | fpBGA   | 256  | COM   | 15.5K |
| LFXP15C-4F256C | 188  | 1.8/2.5/3.3V | -4    | fpBGA   | 256  | COM   | 15.5K |
| LFXP15C-5F256C | 188  | 1.8/2.5/3.3V | -5    | fpBGA   | 256  | COM   | 15.5K |

| Part Number    | l/Os | Voltage      | Grade | Package | Pins | Temp. | LUTs  |
|----------------|------|--------------|-------|---------|------|-------|-------|
| LFXP20C-3F484C | 340  | 1.8/2.5/3.3V | -3    | fpBGA   | 484  | COM   | 19.7K |
| LFXP20C-4F484C | 340  | 1.8/2.5/3.3V | -4    | fpBGA   | 484  | COM   | 19.7K |
| LFXP20C-5F484C | 340  | 1.8/2.5/3.3V | -5    | fpBGA   | 484  | COM   | 19.7K |
| LFXP20C-3F388C | 268  | 1.8/2.5/3.3V | -3    | fpBGA   | 388  | COM   | 19.7K |
| LFXP20C-4F388C | 268  | 1.8/2.5/3.3V | -4    | fpBGA   | 388  | COM   | 19.7K |
| LFXP20C-5F388C | 268  | 1.8/2.5/3.3V | -5    | fpBGA   | 388  | COM   | 19.7K |
| LFXP20C-3F256C | 188  | 1.8/2.5/3.3V | -3    | fpBGA   | 256  | COM   | 19.7K |
| LFXP20C-4F256C | 188  | 1.8/2.5/3.3V | -4    | fpBGA   | 256  | COM   | 19.7K |
| LFXP20C-5F256C | 188  | 1.8/2.5/3.3V | -5    | fpBGA   | 256  | COM   | 19.7K |

| Part Number   | I/Os | Voltage | Grade | Package | Pins | Temp. | LUTs |
|---------------|------|---------|-------|---------|------|-------|------|
| LFXP3E-3Q208C | 136  | 1.2V    | -3    | PQFP    | 208  | COM   | 3.1K |
| LFXP3E-4Q208C | 136  | 1.2V    | -4    | PQFP    | 208  | COM   | 3.1K |
| LFXP3E-5Q208C | 136  | 1.2V    | -5    | PQFP    | 208  | COM   | 3.1K |
| LFXP3E-3T144C | 100  | 1.2V    | -3    | TQFP    | 144  | COM   | 3.1K |
| LFXP3E-4T144C | 100  | 1.2V    | -4    | TQFP    | 144  | COM   | 3.1K |
| LFXP3E-5T144C | 100  | 1.2V    | -5    | TQFP    | 144  | COM   | 3.1K |
| LFXP3E-3T100C | 62   | 1.2V    | -3    | TQFP    | 100  | COM   | 3.1K |
| LFXP3E-4T100C | 62   | 1.2V    | -4    | TQFP    | 100  | COM   | 3.1K |
| LFXP3E-5T100C | 62   | 1.2V    | -5    | TQFP    | 100  | COM   | 3.1K |

### Commercial (Cont.)