



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                                  |
|--------------------------------|---------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                         |
| Number of Logic Elements/Cells | 20000                                                                     |
| Total RAM Bits                 | 405504                                                                    |
| Number of I/O                  | 188                                                                       |
| Number of Gates                | -                                                                         |
| Voltage - Supply               | 1.71V ~ 3.465V                                                            |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                           |
| Package / Case                 | 256-BGA                                                                   |
| Supplier Device Package        | 256-FPBGA (17x17)                                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfxp20c-5f256c |
|                                |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | MO             | Multipurpose Input                                                   |
| Input    | Multi-purpose    | M1             | Multipurpose Input                                                   |
| Input    | Control signal   | CE             | Clock Enable                                                         |
| Input    | Control signal   | LSR            | Local Set/Reset                                                      |
| Input    | Control signal   | CLK            | System Clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast Carry In <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register Outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | For the right most PFU the fast carry chain output <sup>1</sup>      |

#### Table 2-1. Slice Signal Descriptions

1. See Figure 2-2 for connection details.

2. Requires two PFUs.

#### Modes of Operation

Each Slice is capable of four modes of operation: Logic, Ripple, RAM and ROM. The Slice in the PFF is capable of all modes except RAM. Table 2-2 lists the modes and the capability of the Slice blocks.

#### Table 2-2. Slice Modes

|           | Logic              | Ripple                | RAM     | ROM          |
|-----------|--------------------|-----------------------|---------|--------------|
| PFU Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | SP 16x2 | ROM 16x1 x 2 |
| PFF Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | N/A     | ROM 16x1 x 2 |

**Logic Mode:** In this mode, the LUTs in each Slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any logic function with four inputs can be generated by programming this lookup table. Since there are two LUT4s per Slice, a LUT5 can be constructed within one Slice. Larger lookup tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other Slices.

**Ripple Mode:** Ripple mode allows the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each Slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Ripple mode multiplier building block
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Two additional signals: Carry Generate and Carry Propagate are generated per Slice in this mode, allowing fast arithmetic functions to be constructed by concatenating Slices.

**RAM Mode:** In this mode, distributed RAM can be constructed using each LUT block as a 16x1-bit memory. Through the combination of LUTs and Slices, a variety of different memories can be constructed.

#### Table 2-4. PFU Modes of Operation

| Logic                      | Ripple            | RAM <sup>1</sup>           | ROM         |
|----------------------------|-------------------|----------------------------|-------------|
| LUT 4x8 or<br>MUX 2x1 x 8  | 2-bit Add x 4     | SPR16x2 x 4<br>DPR16x2 x 2 | ROM16x1 x 8 |
| LUT 5x4 or<br>MUX 4x1 x 4  | 2-bit Sub x 4     | SPR16x4 x 2<br>DPR16x4 x 1 | ROM16x2 x 4 |
| LUT 6x 2 or<br>MUX 8x1 x 2 | 2-bit Counter x 4 | SPR16x8 x 1                | ROM16x4 x 2 |
| LUT 7x1 or<br>MUX 16x1 x 1 | 2-bit Comp x 4    |                            | ROM16x8 x 1 |

1. These modes are not available in PFF blocks

### Routing

There are many resources provided in the LatticeXP devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with x1 (spans two PFU), x2 (spans three PFU) and x6 (spans seven PFU). The x1 and x2 connections provide fast and efficient connections in horizontal, vertical and diagonal directions. The x2 and x6 resources are buffered allowing both short and long connections routing between PFUs.

The ispLEVER design tool takes the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

### **Clock Distribution Network**

The clock inputs are selected from external I/O, the sysCLOCK<sup>™</sup> PLLs or routing. These clock inputs are fed through the chip via a clock distribution system.

### **Primary Clock Sources**

LatticeXP devices derive clocks from three primary sources: PLL outputs, dedicated clock inputs and routing. LatticeXP devices have two to four sysCLOCK PLLs, located on the left and right sides of the device. There are four dedicated clock inputs, one on each side of the device. Figure 2-5 shows the 20 primary clock sources.

#### Figure 2-17. PIC Diagram



In the LatticeXP family, seven PIOs or four (3.5) PICs are grouped together to provide two LVDS differential pairs, one PIC pair and one single I/O, as shown in Figure 2-18.

Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C"). The PAD Labels "T" and "C" distinguish the two PIOs. Only the PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs.

One of every 14 PIOs (a group of 8 PICs) contains a delay element to facilitate the generation of DQS signals as shown in Figure 2-19. The DQS signal feeds the DQS bus which spans the set of 13 PIOs (8 PICs). The DQS signal from the bus is used to strobe the DDR data from the memory into input register blocks. This interface is designed for memories that support one DQS strobe per eight bits of data.

The exact DQS pins are shown in a dual function in the Logic Signal Connections table in this data sheet. Additional detail is provided in the Signal Descriptions table in this data sheet.

Figure 2-23. Output Register Block



\*Latch is transparent when input is low.

### Figure 2-24. ODDRXB Primitive



### Tristate Register Block

The tristate register block provides the ability to register tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation and an additional latch for DDR operation. Figure 2-25 shows the diagram of the Tristate Register Block.

In SDR mode, ONEG1 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured a Dtype or latch. In DDR mode, ONEG1 is fed into one register on the positive edge of the clock and OPOS1 is latched. A multiplexer running off the same clock selects the correct register for feeding to the output (D0).

Figure 2-25. Tristate Register Block



\*Latch is transparent when input is low.

#### Control Logic Block

The control logic block allows the selection and modification of control signals for use in the PIO block. A clock is selected from one of the clock signals provided from the general purpose routing and a DQS signal provided from the programmable DQS pin. The clock can optionally be inverted.

The clock enable and local reset signals are selected from the routing and optionally inverted. The global tristate signal is passed through this block.

## DDR Memory Support

Implementing high performance DDR memory interfaces requires dedicated DDR register structures in the input (for read operations) and in the output (for write operations). As indicated in the PIO Logic section, the LatticeXP devices provide this capability. In addition to these registers, the LatticeXP devices contain two elements to simplify the design of input structures for read operations: the DQS delay block and polarity control logic.

### DLL Calibrated DQS Delay Block

Source Synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment, however in DDR memories the clock (referred to as DQS) is not free running so this approach cannot be used. The DQS Delay block provides the required clock alignment for DDR memory interfaces.

The DQS signal (selected PIOs only) feeds from the PAD through a DQS delay element to a dedicated DQS routing resource. The DQS signal also feeds the polarity control logic which controls the polarity of the clock to the sync registers in the input register blocks. Figures 2-26 and 2-27 show how the polarity control logic are routed to the PIOs.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration (6-bit bus) signals from two DLLs on opposite sides of the device. Each DLL compensates DQS Delays in its half of the device as shown in Figure 2-27. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

| Table 2-8. Supported | <b>Output Standards</b> |
|----------------------|-------------------------|
|----------------------|-------------------------|

| Output Standard                       | Drive                      | V <sub>CCIO</sub> (Nom.) |
|---------------------------------------|----------------------------|--------------------------|
| Single-ended Interfaces               | •                          |                          |
| LVTTL                                 | 4mA, 8mA, 12mA, 16mA, 20mA | 3.3                      |
| LVCMOS33                              | 4mA, 8mA, 12mA 16mA, 20mA  | 3.3                      |
| LVCMOS25                              | 4mA, 8mA, 12mA 16mA, 20mA  | 2.5                      |
| LVCMOS18                              | 4mA, 8mA, 12mA 16mA        | 1.8                      |
| LVCMOS15                              | 4mA, 8mA                   | 1.5                      |
| LVCMOS12                              | 2mA, 6mA                   | 1.2                      |
| LVCMOS33, Open Drain                  | 4mA, 8mA, 12mA 16mA, 20mA  | —                        |
| LVCMOS25, Open Drain                  | 4mA, 8mA, 12mA 16mA, 20mA  | —                        |
| LVCMOS18, Open Drain                  | 4mA, 8mA, 12mA 16mA        | —                        |
| LVCMOS15, Open Drain                  | 4mA, 8mA                   | —                        |
| LVCMOS12, Open Drain                  | 2mA. 6mA                   | —                        |
| PCI33                                 | N/A                        | 3.3                      |
| HSTL18 Class I, II, III               | N/A                        | 1.8                      |
| HSTL15 Class I, III                   | N/A                        | 1.5                      |
| SSTL3 Class I, II                     | N/A                        | 3.3                      |
| SSTL2 Class I, II                     | N/A                        | 2.5                      |
| SSTL18 Class I                        | N/A                        | 1.8                      |
| Differential Interfaces               | •                          |                          |
| Differential SSTL3, Class I, II       | N/A                        | 3.3                      |
| Differential SSTL2, Class I, II       | N/A                        | 2.5                      |
| Differential SSTL18, Class I          | N/A                        | 1.8                      |
| Differential HSTL18, Class I, II, III | N/A                        | 1.8                      |
| Differential HSTL15, Class I, III     | N/A                        | 1.5                      |
| LVDS                                  | N/A                        | 2.5                      |
| BLVDS <sup>1</sup>                    | N/A                        | 2.5                      |
| LVPECL <sup>1</sup>                   | N/A                        | 3.3                      |

1. Emulated with external resistors.

### Hot Socketing

The LatticeXP devices have been carefully designed to ensure predictable behavior during power-up and powerdown. Power supplies can be sequenced in any order. During power up and power-down sequences, the I/Os remain in tristate until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled to within specified limits, which allows easy integration with the rest of the system. These capabilities make the LatticeXP ideal for many multiple power supply and hot-swap applications.

## Sleep Mode

The LatticeXP "C" devices ( $V_{CC} = 1.8/2.5/3.3V$ ) have a sleep mode that allows standby current to be reduced by up to three orders of magnitude during periods of system inactivity. Entry and exit to Sleep Mode is controlled by the SLEEPN pin.

During Sleep Mode, the FPGA logic is non-operational, registers and EBR contents are not maintained and I/Os are tri-stated. Do not enter Sleep Mode during device programming or configuration operation. In Sleep Mode, power supplies can be maintained in their normal operating range, eliminating the need for external switching of power supplies. Table 2-9 compares the characteristics of Normal, Off and Sleep Modes.

## **DC Electrical Characteristics**

| Symbol            | Parameter                                | Condition                                      | Min.           | Тур. | Max.           | Units |
|-------------------|------------------------------------------|------------------------------------------------|----------------|------|----------------|-------|
| I., I., 1, 2, 4   | Input or I/O Lookago                     | $0 \le V_{IN} \le (V_{CCIO} - 0.2V)$           | —              | _    | 10             | μΑ    |
| 'IL, 'IH          | Input of I/O Leakage                     | $(V_{CCIO} - 0.2V) < V_{IN} \le 3.6V$          | —              | _    | 40             | μΑ    |
| I <sub>PU</sub>   | I/O Active Pull-up Current               | $0 \leq V_{IN} \leq 0.7 \ V_{CCIO}$            | -30            | _    | -150           | μΑ    |
| I <sub>PD</sub>   | I/O Active Pull-down Current             | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{IH}$ (MAX) | 30             | _    | 150            | μΑ    |
| I <sub>BHLS</sub> | Bus Hold Low sustaining current          | $V_{IN} = V_{IL}$ (MAX)                        | 30             | _    | —              | μΑ    |
| I <sub>BHHS</sub> | Bus Hold High sustaining current         | $V_{IN} = 0.7 V_{CCIO}$                        | -30            | _    | —              | μΑ    |
| I <sub>BHLO</sub> | Bus Hold Low Overdrive current           | $0 \le V_{IN} \le V_{IH}$ (MAX)                | —              | _    | 150            | μΑ    |
| I <sub>BHHO</sub> | Bus Hold High Overdrive current          | $0 \le V_{IN} \le V_{IH}$ (MAX)                | —              | _    | -150           | μΑ    |
| V <sub>BHT</sub>  | Bus Hold trip Points                     | $0 \le V_{IN} \le V_{IH}$ (MAX)                | $V_{IL}$ (MAX) | —    | $V_{IH}$ (MIN) | V     |
| C1                | I/O Capacitance <sup>3</sup>             |                                                | _              | 8    | _              | pf    |
| C2                | Dedicated Input Capacitance <sup>3</sup> |                                                | _              | 8    | _              | pf    |

#### **Over Recommended Operating Conditions**

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. Not applicable to SLEEPN/TOE pin.

3. T<sub>A</sub> 25°C, f = 1.0MHz

4. When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30ns in duration or less with a peak current of 6mA can be expected on the high-to-low transition.

# Supply Current (Sleep Mode)<sup>1, 2, 3</sup>

| Symbol            | Symbol Parameter Device    |                      | Typ.⁴ | Max | Units |
|-------------------|----------------------------|----------------------|-------|-----|-------|
|                   |                            | LFXP3C               | 12    | 65  | μΑ    |
| Icc               |                            | LFXP6C               | 14    | 75  | μA    |
|                   | Core Power Supply          | LFXP10C              | 16    | 85  | μΑ    |
|                   |                            | LFXP15C              | 18    | 95  | μΑ    |
|                   |                            | LFXP20C              | 20    | 105 | μA    |
| I <sub>CCP</sub>  | PLL Power Supply (per PLL) | All LFXP 'C' Devices | 1     | 5   | μΑ    |
|                   |                            | LFXP3C               | 2     | 90  | μΑ    |
|                   | Auxiliary Power Supply     | LFXP6C               | 2     | 100 | μA    |
| ICCAUX            |                            | LFXP10C              | 2     | 110 | μΑ    |
|                   |                            | LFXP15C              | 3     | 120 | μΑ    |
|                   |                            | LFXP20C              | 4     | 130 | μA    |
|                   |                            | LFXP3C               | 2     | 20  | μΑ    |
|                   | Bank Power Supply⁵         | LFXP6C               | 2     | 22  | μΑ    |
| I <sub>CCIO</sub> |                            | LFXP10C              | 2     | 24  | μA    |
|                   |                            | LFXP15C              | 3     | 27  | μΑ    |
|                   |                            | LFXP20C              | 4     | 30  | μΑ    |
| I <sub>CCJ</sub>  | VCCJ Power Supply          | All LFXP 'C' Devices | 1     | 5   | μΑ    |

1. Assumes all inputs are configured as LVCMOS and held at the VCCIO or GND.

2. Frequency 0MHz.

3. User pattern: blank.

4.  $T_A=25^{\circ}C$ , power supplies at nominal voltage.

5. Per bank.

# **Derating Logic Timing**

Logic timing provided in the following sections of this data sheet and in the ispLEVER design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best-case process can be much better than the values given in the tables. The ispLEVER design tool from Lattice can provide logic timing numbers at a particular temperature and voltage.

### **Flash Download Time**

| Symbol               | Parar                                                 | neter  | Min. | Тур. | Max. | Units |
|----------------------|-------------------------------------------------------|--------|------|------|------|-------|
| t <sub>REFRESH</sub> | PROGRAMN Low-to-<br>High. Transition to Done<br>High. | LFXP3  | —    | 1.1  | 1.7  | ms    |
|                      |                                                       | LFXP6  | —    | 1.4  | 2.0  | ms    |
|                      |                                                       | LFXP10 | —    | 0.9  | 1.5  | ms    |
|                      |                                                       | LFXP15 | —    | 1.1  | 1.7  | ms    |
|                      |                                                       | LFXP20 | —    | 1.3  | 1.9  | ms    |

# **JTAG Port Timing Specifications**

#### **Over Recommended Operating Conditions**

| Symbol               | Parameter                                                          | Min. | Max. | Units |
|----------------------|--------------------------------------------------------------------|------|------|-------|
| f <sub>MAX</sub>     |                                                                    | _    | 25   | MHz   |
| t <sub>BTCP</sub>    | TCK [BSCAN] clock pulse width                                      | 40   | —    | ns    |
| t <sub>втсрн</sub>   | TCK [BSCAN] clock pulse width high                                 | 20   | _    | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20   | _    | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10   | —    | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8    | —    | ns    |
| t <sub>BTRF</sub>    | TCK [BSCAN] rise/fall time                                         | 50   | —    | ns    |
| t <sub>втсо</sub>    | TAP controller falling edge of clock to valid output               |      | 10   | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              |      | 10   | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               |      | 10   | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8    |      | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 25   | —    | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _    | 25   | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _    | 25   | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | —    | 25   | ns    |
| Timing v.F0.11       | •                                                                  | •    | •    |       |

### Figure 3-12. JTAG Port Timing Waveforms



## PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated<br>with DQS Strobe | PIO within PIC | Polarity   | DDR Strobe (DQS)<br>and Data (DQ) Pins |
|------------------------------------|----------------|------------|----------------------------------------|
| P[Edge] [n_4]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [p_3]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [p_2]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [p-1]                      | A              | True       | DQ                                     |
|                                    |                |            |                                        |
| P[Edge] [n]                        |                |            |                                        |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [n+1]                      | A              | True       | [Edge]DQSn                             |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [n 2]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |
| P[Edge] [n 3]                      | A              | True       | DQ                                     |
|                                    | В              | Complement | DQ                                     |

Notes:

1. "n" is a row/column PIC number.

2. The DDR interface is designed for memories that support one DQS strobe per eight bits of data. In some packages, all the potential DDR data (DQ) pins may not be available.

3. The definition of the PIC numbering is provided in the Signal Names column of the Signal Descriptions table in this data sheet.

# LFXP3 Logic Signal Connections: 100 TQFP

| Pin Number | Pin Function                          | Bank | Differential   | Dual Function  |
|------------|---------------------------------------|------|----------------|----------------|
| 1          | CFG1                                  | 0    | -              | -              |
| 2          | DONE                                  | 0    | -              | -              |
| 3          | PROGRAMN                              | 7    | -              | -              |
| 4          | CCLK                                  | 7    | -              | -              |
| 5          | PL3A                                  | 7    | Т              | LUM0_PLLT_FB_A |
| 6          | PL3B                                  | 7    | С              | LUM0_PLLC_FB_A |
| 7          | VCCIO7                                | 7    | -              | -              |
| 8          | PL5A                                  | 7    | -              | VREF1_7        |
| 9          | PL6B                                  | 7    | -              | VREF2_7        |
| 10         | GNDIO7                                | 7    | -              | -              |
| 11         | PL7A                                  | 7    | T <sup>3</sup> | DQS            |
| 12         | PL7B                                  | 7    | C <sup>3</sup> | -              |
| 13         | PL8A                                  | 7    | Т              | LUM0_PLLT_IN_A |
| 14         | PL8B                                  | 7    | С              | LUM0_PLLC_IN_A |
| 15         | PL9A                                  | 7    | T <sup>3</sup> | -              |
| 16         | PL9B                                  | 7    | C <sup>3</sup> | -              |
| 17         | VCCP0                                 | -    | -              | -              |
| 18         | GNDP0                                 | -    | -              | -              |
| 19         | PL12A                                 | 6    | Т              | PCLKT6_0       |
| 20         | PL12B                                 | 6    | С              | PCLKC6_0       |
| 21         | GNDIO6                                | 6    | -              | -              |
| 22         | VCCIO6                                | 6    | -              | -              |
| 23         | PL18A                                 | 6    | T <sup>3</sup> | -              |
| 24         | PL18B                                 | 6    | C <sup>3</sup> | -              |
| 25         | VCCAUX                                | -    | -              | -              |
| 26         | SLEEPN <sup>1</sup> /TOE <sup>2</sup> | -    | -              | -              |
| 27         | INITN                                 | 5    | -              | -              |
| 28         | VCC                                   | -    | -              | -              |
| 29         | PB2B                                  | 5    | -              | VREF1_5        |
| 30         | PB5B                                  | 5    | -              | VREF2_5        |
| 31         | PB8A                                  | 5    | Т              | -              |
| 32         | PB8B                                  | 5    | С              | -              |
| 33         | GNDIO5                                | 5    | -              | -              |
| 34         | PB9A                                  | 5    | -              | -              |
| 35         | PB10B                                 | 5    | -              | -              |
| 36         | PB11A                                 | 5    | Т              | DQS            |
| 37         | PB11B                                 | 5    | С              | -              |
| 38         | VCCIO5                                | 5    | -              | -              |
| 39         | PB12A                                 | 5    | Т              | -              |
| 40         | PB12B                                 | 5    | С              | -              |
| 41         | PB13A                                 | 5    | Т              | -              |
| 42         | PB13B                                 | 5    | С              | -              |
| 43         | GND                                   | -    | -              | -              |

# LFXP3 & LFXP6 Logic Signal Connections: 208 PQFP

| Din    |              |      | LFXP3               |                | LFXP6        |      |                     |                |  |
|--------|--------------|------|---------------------|----------------|--------------|------|---------------------|----------------|--|
| Number | Pin Function | Bank | Differential        | Dual Function  | Pin Function | Bank | Differential        | Dual Function  |  |
| 1      | CFG1         | 0    | -                   | -              | CFG1         | 0    | -                   | -              |  |
| 2      | DONE         | 0    | -                   | -              | DONE         | 0    | -                   | -              |  |
| 3      | PROGRAMN     | 7    | -                   | -              | PROGRAMN     | 7    | -                   | -              |  |
| 4      | CCLK         | 7    | -                   | -              | CCLK         | 7    | -                   | -              |  |
| 5      | GND          | -    | -                   | -              | GND          | -    | -                   | -              |  |
| 6      | PL2A         | 7    | T <sup>3</sup>      | -              | PL2A         | 7    | T <sup>3</sup>      | -              |  |
| 7      | GNDIO7       | 7    | -                   | -              | GNDIO7       | 7    | -                   | -              |  |
| 8      | PL2B         | 7    | C <sup>3</sup>      | -              | PL2B         | 7    | C <sup>3</sup>      | -              |  |
| 9      | PL3A         | 7    | Т                   | LUM0_PLLT_FB_A | PL3A         | 7    | Т                   | LUM0_PLLT_FB_A |  |
| 10     | PL3B         | 7    | С                   | LUM0_PLLC_FB_A | PL3B         | 7    | С                   | LUM0_PLLC_FB_A |  |
| 11     | PL4A         | 7    | T <sup>3</sup>      | -              | PL4A         | 7    | T <sup>3</sup>      | -              |  |
| 12     | PL4B         | 7    | C <sup>3</sup>      | -              | PL4B         | 7    | C <sup>3</sup>      | -              |  |
| 13     | VCCI07       | 7    | -                   | -              | VCCI07       | 7    | -                   | -              |  |
| 14     | PL5A         | 7    | -                   | VREF1_7        | PL5A         | 7    | -                   | VREF1_7        |  |
| 15     | PL6B         | 7    | -                   | VREF2_7        | PL6B         | 7    | -                   | VREF2_7        |  |
| 16     | GNDIO7       | 7    | -                   | -              | GNDIO7       | 7    | -                   | -              |  |
| 17     | PL7A         | 7    | T <sup>3</sup>      | DQS            | PL7A         | 7    | T <sup>3</sup>      | DQS            |  |
| 18     | PL7B         | 7    | C <sup>3</sup>      | -              | PL7B         | 7    | C <sup>3</sup>      | -              |  |
| 19     | VCC          | -    | -                   | -              | VCC          | -    | -                   | -              |  |
| 20     | PL8A         | 7    | Т                   | LUM0_PLLT_IN_A | PL8A         | 7    | Т                   | LUM0_PLLT_IN_A |  |
| 21     | PL8B         | 7    | C                   | LUM0_PLLC_IN_A | PL8B         | 7    | C                   | LUM0_PLLC_IN_A |  |
| 22     | PL9A         | 7    | T³                  | -              | PL9A         | 7    | T³                  | -              |  |
| 23     | VCCIO7       | 7    | -                   | -              | VCCI07       | 7    | -                   | -              |  |
| 24     | PL9B         | 7    | C <sup>3</sup>      | -              | PL9B         | 7    | C <sup>3</sup>      | -              |  |
| 25     | VCCP0        | -    | -                   | -              | VCCP0        | -    | -                   | -              |  |
| 26     | GNDP0        | -    | -                   | -              | GNDP0        | -    | -                   | -              |  |
| 27     | NC           | -    | -                   | -              | PL15B        | 6    | -                   | -              |  |
| 28     | VCCIO6       | 6    | -                   | -              | VCCIO6       | 6    |                     | -              |  |
| 29     | PL11A        | 6    | l°<br>Q             | -              | PL16A        | 6    | l°<br>Q             | -              |  |
| 30     | PL11B        | 6    | C <sup>3</sup>      | -              | PL16B        | 6    | C <sup>3</sup>      | -              |  |
| 31     | PL12A        | 6    | 1                   | PCLK16_0       | PL17A        | 6    | 1                   | PCLK16_0       |  |
| 32     | PL12B        | 6    | C                   | PCLKC6_0       | PL17B        | 6    | C<br>T <sup>3</sup> | PCLKC6_0       |  |
| 33     | NC           | -    | -                   | -              | PL18A        | 6    |                     | -              |  |
| 34     | NC           | -    | -                   | -              | PL18B        | 6    | U.                  | -              |  |
| 35     |              | -    | -<br>T3             | -              |              | -    | -<br>T3             | -              |  |
| 30     |              | 0    |                     | -              | FL2TA        | 0    |                     | -              |  |
| 37     |              | 0    | U                   | -              |              | 0    | U.                  | -              |  |
| 30     |              | 6    | -                   |                |              | 0    | -                   |                |  |
| 39     | PL14A        | 6    | -                   | VREF1_0        | PL22A        | 0    | -                   | VREF1_0        |  |
| 40     |              | 0    | -                   | VNEF2_0        | VCCICE       | 0    | -                   | VNEF2_0        |  |
| 41     | PI 164       | 6    | -<br>T <sup>3</sup> |                | PI 244       | 6    | -<br>T <sup>3</sup> |                |  |
| 42     |              | 6    | $C^3$               | 000            |              | 6    | $C^3$               | 000            |  |
| 43     |              | 6    | т                   | -              |              | 6    | т                   | -              |  |
| 44     |              | 6    |                     | -              |              | 6    |                     | -              |  |
| 40     |              | 6    | С<br>Т <sup>3</sup> | -              |              | 6    | С<br>Т <sup>3</sup> | -              |  |
| 40     | FLIØA        | Ö    | 1-                  | -              | PL26A        | Ö    | 1-                  | -              |  |

# LFXP6 & LFXP10 Logic Signal Connections: 256 fpBGA (Cont.)

|                |                  |      | LFXP6          |                  |                  |      | LFXP10         |                  |
|----------------|------------------|------|----------------|------------------|------------------|------|----------------|------------------|
| Ball<br>Number | Ball<br>Function | Bank | Differential   | Dual<br>Function | Ball<br>Function | Bank | Differential   | Dual<br>Function |
| R8             | PB16A            | 5    | Т              | -                | PB20A            | 5    | Т              | -                |
| Т9             | PB16B            | 5    | С              | -                | PB20B            | 5    | С              | -                |
| R9             | PB17A            | 4    | Т              | -                | PB21A            | 4    | Т              | -                |
| -              | GNDIO4           | 4    | -              | -                | GNDIO4           | 4    | -              | -                |
| P9             | PB17B            | 4    | С              | -                | PB21B            | 4    | С              | -                |
| T10            | PB18A            | 4    | Т              | PCLKT4_0         | PB22A            | 4    | Т              | PCLKT4_0         |
| T11            | PB18B            | 4    | С              | PCLKC4_0         | PB22B            | 4    | С              | PCLKC4_0         |
| R10            | PB19A            | 4    | Т              | -                | PB23A            | 4    | Т              | -                |
| P10            | PB19B            | 4    | С              | -                | PB23B            | 4    | С              | -                |
| N9             | PB20A            | 4    | -              | -                | PB24A            | 4    | -              | -                |
| M9             | PB21B            | 4    | -              | -                | PB25B            | 4    | -              | -                |
| R12            | PB22A            | 4    | Т              | DQS              | PB26A            | 4    | Т              | DQS              |
| -              | GNDIO4           | 4    | -              | -                | GNDIO4           | 4    | -              | -                |
| T12            | PB22B            | 4    | С              | VREF1_4          | PB26B            | 4    | С              | VREF1_4          |
| P13            | PB23A            | 4    | Т              | -                | PB27A            | 4    | Т              | -                |
| R13            | PB23B            | 4    | С              | -                | PB27B            | 4    | С              | -                |
| M11            | PB24A            | 4    | Т              | -                | PB28A            | 4    | Т              | -                |
| N11            | PB24B            | 4    | С              | -                | PB28B            | 4    | С              | -                |
| N10            | PB25A            | 4    | Т              | -                | PB29A            | 4    | Т              | -                |
| M10            | PB25B            | 4    | С              | -                | PB29B            | 4    | С              | -                |
| T13            | PB26A            | 4    | Т              | -                | PB30A            | 4    | Т              | -                |
| -              | GNDIO4           | 4    | -              | -                | GNDIO4           | 4    | -              | -                |
| P14            | PB26B            | 4    | С              | -                | PB30B            | 4    | С              | -                |
| R11            | PB27A            | 4    | Т              | VREF2_4          | PB31A            | 4    | Т              | VREF2_4          |
| P12            | PB27B            | 4    | С              | -                | PB31B            | 4    | С              | -                |
| T14            | PB28A            | 4    | -              | -                | PB32A            | 4    | -              | -                |
| R14            | PB29B            | 4    | -              | -                | PB33B            | 4    | -              | -                |
| P11            | PB30A            | 4    | Т              | DQS              | PB34A            | 4    | Т              | DQS              |
| N12            | PB30B            | 4    | С              | -                | PB34B            | 4    | С              | -                |
| T15            | PB31A            | 4    | Т              | -                | PB35A            | 4    | Т              | -                |
| -              | GNDIO4           | 4    | -              | -                | GNDIO4           | 4    | -              | -                |
| R15            | PB31B            | 4    | С              | -                | PB35B            | 4    | С              | -                |
| -              | GNDIO3           | 3    | -              | -                | GNDIO3           | 3    | -              | -                |
| P15            | PR26B            | 3    | C <sup>3</sup> | -                | PR34B            | 3    | С              | RLM0_PLLC_FB_A   |
| N15            | PR26A            | 3    | T <sup>3</sup> | -                | PR34A            | 3    | Т              | RLM0_PLLT_FB_A   |
| P16            | PR24B            | 3    | C³             | -                | PR33B            | 3    | C <sup>3</sup> | -                |
| R16            | PR24A            | 3    | T <sup>3</sup> | DQS              | PR33A            | 3    | T <sup>3</sup> | DQS              |
| M15            | PR15B            | 3    | -              | -                | PR32B            | 3    | -              | -                |
| N14            | PR23B            | 3    | -              | VREF1_3          | PR31A            | 3    | -              | VREF1_3          |
| -              | GNDIO3           | 3    | -              | -                | GNDIO3           | 3    | -              | -                |
| M14            | PR25B            | 3    | С              | -                | PR29B            | 3    | С              | -                |
| L13            | PR25A            | 3    | Т              | -                | PR29A            | 3    | Т              | -                |

## LFXP6 & LFXP10 Logic Signal Connections: 256 fpBGA (Cont.)

|                |                  |      | LFXP6        |                  |                  |      | LFXP10       |                  |
|----------------|------------------|------|--------------|------------------|------------------|------|--------------|------------------|
| Ball<br>Number | Ball<br>Function | Bank | Differential | Dual<br>Function | Ball<br>Function | Bank | Differential | Dual<br>Function |
| K10            | GND              | -    | -            | -                | GND              | -    | -            | -                |
| K7             | GND              | -    | -            | -                | GND              | -    | -            | -                |
| K8             | GND              | -    | -            | -                | GND              | -    | -            | -                |
| K9             | GND              | -    | -            | -                | GND              | -    | -            | -                |
| L11            | GND              | -    | -            | -                | GND              | -    | -            | -                |
| L6             | GND              | -    | -            | -                | GND              | -    | -            | -                |
| T1             | GND              | -    | -            | -                | GND              | -    | -            | -                |
| T16            | GND              | -    | -            | -                | GND              | -    | -            | -                |
| D13            | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| D4             | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| E12            | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| E5             | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| M12            | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| M5             | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| N13            | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| N4             | VCC              | -    | -            | -                | VCC              | -    | -            | -                |
| E13            | VCCAUX           | -    | -            | -                | VCCAUX           | -    | -            | -                |
| E4             | VCCAUX           | -    | -            | -                | VCCAUX           | -    | -            | -                |
| M13            | VCCAUX           | -    | -            | -                | VCCAUX           | -    | -            | -                |
| M4             | VCCAUX           | -    | -            | -                | VCCAUX           | -    | -            | -                |
| F7             | VCCIO0           | 0    | -            | -                | VCCIO0           | 0    | -            | -                |
| F8             | VCCIO0           | 0    | -            | -                | VCCIO0           | 0    | -            | -                |
| F10            | VCCIO1           | 1    | -            | -                | VCCIO1           | 1    | -            | -                |
| F9             | VCCIO1           | 1    | -            | -                | VCCIO1           | 1    | -            | -                |
| G11            | VCCIO2           | 2    | -            | -                | VCCIO2           | 2    | -            | -                |
| H11            | VCCIO2           | 2    | -            | -                | VCCIO2           | 2    | -            | -                |
| J11            | VCCIO3           | 3    | -            | -                | VCCIO3           | 3    | -            | -                |
| K11            | VCCIO3           | 3    | -            | -                | VCCIO3           | 3    | -            | -                |
| L10            | VCCIO4           | 4    | -            | -                | VCCIO4           | 4    | -            | -                |
| L9             | VCCIO4           | 4    | -            | -                | VCCIO4           | 4    | -            | -                |
| L7             | VCCIO5           | 5    | -            | -                | VCCIO5           | 5    | -            | -                |
| L8             | VCCIO5           | 5    | -            | -                | VCCIO5           | 5    | -            | -                |
| J6             | VCCIO6           | 6    | -            | -                | VCCIO6           | 6    | -            | -                |
| K6             | VCCIO6           | 6    | -            | -                | VCCIO6           | 6    | -            | -                |
| G6             | VCCIO7           | 7    | -            | -                | VCCIO7           | 7    | -            | -                |
| H6             | VCCIO7           | 7    | -            | -                | VCCIO7           | 7    | -            | -                |

1. Applies to LFXP "C" only.

2. Applies to LFXP "E" only.

3. Supports dedicated LVDS outputs.

# LFXP15 & LFXP20 Logic Signal Connections: 256 fpBGA (Cont.)

|                |                                       |      | LFXP15         |                  |                                       |      | LFXP20         |                  |
|----------------|---------------------------------------|------|----------------|------------------|---------------------------------------|------|----------------|------------------|
| Ball<br>Number | Ball<br>Function                      | Bank | Differential   | Dual<br>Function | Ball<br>Function                      | Bank | Differential   | Dual<br>Function |
| L4             | PL32A                                 | 6    | -              | -                | PL36A                                 | 6    | -              | -                |
| -              | GNDIO6                                | 6    | -              | -                | GNDIO6                                | 6    | -              | -                |
| K4             | PL33A                                 | 6    | Т              | -                | PL37A                                 | 6    | Т              | -                |
| K5             | PL33B                                 | 6    | С              | -                | PL37B                                 | 6    | С              | -                |
| N1             | PL35A                                 | 6    | -              | VREF2_6          | PL39A                                 | 6    | -              | VREF2_6          |
| N2             | PL36B                                 | 6    | -              | -                | PL40B                                 | 6    | -              | -                |
| P1             | PL37A                                 | 6    | T <sup>3</sup> | DQS              | PL41A                                 | 6    | T <sup>3</sup> | DQS              |
| P2             | PL37B                                 | 6    | C³             | -                | PL41B                                 | 6    | C <sup>3</sup> | -                |
| -              | GNDIO6                                | 6    | -              | -                | GNDIO6                                | 6    | -              | -                |
| L5             | PL38A                                 | 6    | Т              | LLM0_PLLT_FB_A   | PL42A                                 | 6    | Т              | LLM0_PLLT_FB_A   |
| M6             | PL38B                                 | 6    | С              | LLM0_PLLC_FB_A   | PL42B                                 | 6    | С              | LLM0_PLLC_FB_A   |
| M3             | PL39A                                 | 6    | T <sup>3</sup> | -                | PL43A                                 | 6    | T <sup>3</sup> | -                |
| N3             | PL39B                                 | 6    | C <sup>3</sup> | -                | PL43B                                 | 6    | C <sup>3</sup> | -                |
| -              | GNDIO6                                | 6    | -              | -                | GNDIO6                                | 6    | -              | -                |
| P4             | SLEEPN <sup>1</sup> /TOE <sup>2</sup> | -    | -              | -                | SLEEPN <sup>1</sup> /TOE <sup>2</sup> | -    | -              | -                |
| P3             | INITN                                 | 5    | -              | -                | INITN                                 | 5    | -              | -                |
| -              | GNDIO5                                | 5    | -              | -                | GNDIO5                                | 5    | -              | -                |
| -              | GNDIO5                                | 5    | -              | -                | GNDIO5                                | 5    | -              | -                |
| -              | GNDIO5                                | 5    | -              | -                | GNDIO5                                | 5    | -              | -                |
| R4             | PB11A                                 | 5    | Т              | -                | PB15A                                 | 5    | Т              | -                |
| N5             | PB11B                                 | 5    | С              | -                | PB15B                                 | 5    | С              | -                |
| P5             | PB12A                                 | 5    | Т              | VREF1_5          | PB16A                                 | 5    | Т              | VREF1_5          |
| -              | GNDIO5                                | 5    | -              | -                | GNDIO5                                | 5    | -              | -                |
| R1             | PB12B                                 | 5    | С              | -                | PB16B                                 | 5    | С              | -                |
| N6             | PB13A                                 | 5    | -              | -                | PB17A                                 | 5    | -              | -                |
| M7             | PB14B                                 | 5    | -              | -                | PB18B                                 | 5    | -              | -                |
| R2             | PB15A                                 | 5    | Т              | DQS              | PB19A                                 | 5    | Т              | DQS              |
| T2             | PB15B                                 | 5    | С              | -                | PB19B                                 | 5    | С              | -                |
| R3             | PB16A                                 | 5    | Т              | -                | PB20A                                 | 5    | Т              | -                |
| Т3             | PB16B                                 | 5    | С              | -                | PB20B                                 | 5    | С              | -                |
| T4             | PB17A                                 | 5    | Т              | -                | PB21A                                 | 5    | Т              | -                |
| R5             | PB17B                                 | 5    | С              | VREF2_5          | PB21B                                 | 5    | С              | VREF2_5          |
| N7             | PB18A                                 | 5    | Т              | -                | PB22A                                 | 5    | Т              | -                |
| -              | GNDIO5                                | 5    | -              | -                | GNDIO5                                | 5    | -              | -                |
| M8             | PB18B                                 | 5    | С              | -                | PB22B                                 | 5    | С              | -                |
| T5             | PB19A                                 | 5    | Т              | -                | PB23A                                 | 5    | Т              | -                |
| P6             | PB19B                                 | 5    | С              | -                | PB23B                                 | 5    | С              | -                |
| T6             | PB20A                                 | 5    | Т              | -                | PB24A                                 | 5    | Т              | -                |
| R6             | PB20B                                 | 5    | С              | -                | PB24B                                 | 5    | С              | -                |
| P7             | PB21A                                 | 5    | -              | -                | PB25A                                 | 5    | -              | -                |
| N8             | PB22B                                 | 5    | -              | -                | PB26B                                 | 5    | -              | -                |
| R7             | PB23A                                 | 5    | Т              | DQS              | PB27A                                 | 5    | Т              | DQS              |

# LFXP10, LFXP15 & LFXP20 Logic Signal Connections: 388 fpBGA

|                |                  | L    | FXP1                | )              |                  | L    | _FXP1               | 5              | LFXP20           |      |                     |                |
|----------------|------------------|------|---------------------|----------------|------------------|------|---------------------|----------------|------------------|------|---------------------|----------------|
| Ball<br>Number | Ball<br>Function | Bank | Diff.               | Dual Function  | Ball<br>Function | Bank | Diff.               | Dual Function  | Ball<br>Function | Bank | Diff.               | Dual Function  |
| F4             | PROGRAMN         | 7    | -                   | -              | PROGRAMN         | 7    | -                   | -              | PROGRAMN         | 7    | -                   | -              |
| G4             | CCLK             | 7    | -                   | -              | CCLK             | 7    | -                   | -              | CCLK             | 7    | -                   | -              |
| -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              |
| D2             | PL2A             | 7    | T <sup>3</sup>      | -              | PL6A             | 7    | T <sup>3</sup>      | -              | PL6A             | 7    | T <sup>3</sup>      | -              |
| D1             | PL2B             | 7    | C <sup>3</sup>      | -              | PL6B             | 7    | C <sup>3</sup>      | -              | PL6B             | 7    | C <sup>3</sup>      | -              |
| -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              |
| E2             | PL3A             | 7    | Т                   | LUM0_PLLT_FB_A | PL7A             | 7    | Т                   | LUM0_PLLT_FB_A | PL7A             | 7    | Т                   | LUM0_PLLT_FB_A |
| E3             | PL3B             | 7    | С                   | LUM0_PLLC_FB_A | PL7B             | 7    | С                   | LUM0_PLLC_FB_A | PL7B             | 7    | С                   | LUM0_PLLC_FB_A |
| F3             | PL4A             | 7    | T <sup>3</sup>      | -              | PL8A             | 7    | T <sup>3</sup>      | -              | PL8A             | 7    | T <sup>3</sup>      | -              |
| F2             | PL4B             | 7    | C <sup>3</sup>      | -              | PL8B             | 7    | C <sup>3</sup>      | -              | PL8B             | 7    | C <sup>3</sup>      | -              |
| H4             | PL5A             | 7    | -                   | -              | PL9A             | 7    | -                   | -              | PL9A             | 7    | -                   | -              |
| H3             | PL6B             | 7    | -                   | VREF1_7        | PL10B            | 7    | -                   | VREF1_7        | PL10B            | 7    | -                   | VREF1_7        |
| G3             | PL7A             | 7    | T <sup>3</sup>      | DQS            | PL11A            | 7    | T <sup>3</sup>      | DQS            | PL11A            | 7    | T <sup>3</sup>      | DQS            |
| G2             | PL7B             | 7    | C <sup>3</sup>      | -              | PL11B            | 7    | C <sup>3</sup>      | -              | PL11B            | 7    | C <sup>3</sup>      | -              |
| -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              |
| F1             | PL8A             | 7    | Т                   | -              | PL12A            | 7    | Т                   | -              | PL12A            | 7    | Т                   | -              |
| E1             | PL8B             | 7    | С                   | -              | PL12B            | 7    | С                   | -              | PL12B            | 7    | С                   | -              |
| J4             | PL9A             | 7    | T <sup>3</sup>      | -              | PL13A            | 7    | T <sup>3</sup>      | -              | PL13A            | 7    | T <sup>3</sup>      | -              |
| K4             | PL9B             | 7    | C <sup>3</sup>      | -              | PL13B            | 7    | C <sup>3</sup>      | -              | PL13B            | 7    | C <sup>3</sup>      | -              |
| G1             | PL11A            | 7    | T <sup>3</sup>      | -              | PL15A            | 7    | T <sup>3</sup>      | -              | PL15A            | 7    | T <sup>3</sup>      | -              |
| H2             | PL11B            | 7    | C <sup>3</sup>      | -              | PL15B            | 7    | C <sup>3</sup>      | -              | PL15B            | 7    | C <sup>3</sup>      | -              |
| -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              | GNDIO7           | 7    | -                   | -              |
| J2             | PL12A            | 7    | т                   | LUM0 PLLT IN A | PL16A            | 7    | т                   | LUM0 PLLT IN A | PL16A            | 7    | т                   | LUM0 PLLT IN A |
| H1             | PL12B            | 7    | С                   | LUM0 PLLC IN A | PL16B            | 7    | С                   | LUM0 PLLC IN A | PL16B            | 7    | С                   | LUM0 PLLC IN A |
| J1             | PL13A            | 7    | T <sup>3</sup>      |                | PL17A            | 7    | T <sup>3</sup>      |                | PL17A            | 7    | T <sup>3</sup>      |                |
| K2             | PL13B            | 7    | C <sup>3</sup>      | -              | PL17B            | 7    | C <sup>3</sup>      | -              | PL17B            | 7    | C <sup>3</sup>      | -              |
| КЗ             | PL14A            | 7    | _                   | VREF2 7        | PL18A            | 7    | -                   | VREF2 7        | PL18A            | 7    | -                   | VREF2 7        |
| J3             | PL15B            | 7    | -                   | -              | PL19B            | 7    | -                   | -              | PL19B            | 7    | -                   | -              |
| K1             | PL16A            | 7    | T <sup>3</sup>      | DQS            | PL20A            | 7    | T <sup>3</sup>      | DQS            | PL20A            | 7    | T <sup>3</sup>      | DQS            |
| -              | GNDIO7           | 7    | -                   |                | GNDIO7           | 7    | -                   |                | GNDIO7           | 7    | -                   |                |
| L2             | PL16B            | 7    | C <sup>3</sup>      | -              | PL20B            | 7    | C <sup>3</sup>      | -              | PL20B            | 7    | C <sup>3</sup>      | -              |
| 13             | PI 17A           | 7    | T                   | -              | PI 21A           | 7    | T                   | -              | PI 21A           | 7    | T                   | -              |
| 14             | PI 17B           | 7    | C                   | -              | PI 21B           | 7    | C                   | -              | PI 21B           | 7    | C                   | -              |
| 11             | PI 18A           | 7    | T <sup>3</sup>      | -              | PI 22A           | 7    | т <sup>3</sup>      | -              | PI 22A           | 7    | T <sup>3</sup>      | -              |
| <br>M1         | PI 18B           | 7    | C <sup>3</sup>      | -              | PI 22B           | 7    | C <sup>3</sup>      | -              | PI 22B           | 7    | C <sup>3</sup>      | -              |
| M2             | VCCP0            | -    | -                   | -              | VCCP0            | -    | -                   | -              | VCCP0            | -    | -                   | _              |
| N1             | GNDP0            | -    | -                   | -              | GNDP0            | -    | -                   | -              | GNDP0            | -    | -                   | _              |
| M3             | PI 19A           | 6    | T <sup>3</sup>      | _              | PI 23A           | 6    | T <sup>3</sup>      | _              | PI 27A           | 6    | T <sup>3</sup>      | _              |
| M4             | PI 19B           | 6    | С <sup>3</sup>      | _              | PL23B            | 6    | C <sup>3</sup>      | _              | PI 27B           | 6    | C <sup>3</sup>      | _              |
| P1             | PL 20A           | 6    | т                   | PCI KT6 0      | PI 24A           | 6    | т                   | PCI KT6 0      | PI 284           | 6    | т                   | PCLKT6 0       |
|                | GNDIO6           | 6    |                     | -              |                  | 6    |                     | -              | GNDIO6           | 6    | -                   | -              |
| N2             | PI 20B           | 6    | C                   |                | PI 24B           | 6    | C                   |                | PI 28B           | 6    | C                   | PCLKC6 0       |
| R1             |                  | 6    | т <sup>3</sup>      | -              |                  | 6    | т <sup>3</sup>      |                | PI 20A           | 6    | т <sup>3</sup>      | 102100_0       |
| P2             | PI 21R           | 6    | C.3                 |                | PI 25R           | 6    | C <sup>3</sup>      |                | PI 29R           | 6    | C3                  | -              |
| N2             | PI 2210          | 6    | -                   |                | PI 26A           | 6    | -                   | -              | PI 204           | 6    | -                   | -              |
| N/A            |                  | 6    | -                   | VREE1 6        |                  | 6    |                     |                |                  | 6    | -                   |                |
| T1             |                  | 6    | -<br>Т <sup>3</sup> |                |                  | 6    | -<br>т <sup>3</sup> |                | DI 22A           | 6    | -<br>Т <sup>3</sup> |                |
| - 11<br>- P2   |                  | 6    | C <sup>3</sup>      | 000            |                  | 6    | C <sup>3</sup>      | 000            | PLOZA            | 6    | C <sup>3</sup>      | 000            |
| rī2            |                  | 0    | 0-                  | -              |                  | 0    | U <sup>2</sup>      | -              |                  | 0    | 0-                  | -              |
| -              | GINDIO6          | 6    | -                   | -              | GNDIO6           | 0    | -                   | -              | GINDIO6          | 0    | -                   | -              |

# LFXP10, LFXP15 & LFXP20 Logic Signal Connections: 388 fpBGA (Cont.)

|                |                  | L    | LFXP10 | )             |                  | L    | FXP15 | 5             | LFXP20           |      |       |               |
|----------------|------------------|------|--------|---------------|------------------|------|-------|---------------|------------------|------|-------|---------------|
| Ball<br>Number | Ball<br>Function | Bank | Diff.  | Dual Function | Ball<br>Function | Bank | Diff. | Dual Function | Ball<br>Function | Bank | Diff. | Dual Function |
| A7             | PT13A            | 0    | Т      | DI            | PT18A            | 0    | Т     | DI            | PT22A            | 0    | Т     | DI            |
| B7             | PT12B            | 0    | С      | -             | PT17B            | 0    | С     | -             | PT21B            | 0    | С     | -             |
| C6             | PT12A            | 0    | Т      | CSN           | PT17A            | 0    | Т     | CSN           | PT21A            | 0    | Т     | CSN           |
| C10            | PT11B            | 0    | С      | -             | PT16B            | 0    | С     | -             | PT20B            | 0    | С     | -             |
| C9             | PT11A            | 0    | Т      | -             | PT16A            | 0    | Т     | -             | PT20A            | 0    | Т     | -             |
| A6             | PT10B            | 0    | С      | VREF2_0       | PT15B            | 0    | С     | VREF2_0       | PT19B            | 0    | С     | VREF2_0       |
| B6             | PT10A            | 0    | Т      | DQS           | PT15A            | 0    | Т     | DQS           | PT19A            | 0    | Т     | DQS           |
| A5             | PT9B             | 0    | -      | -             | PT14B            | 0    | -     | -             | PT18B            | 0    | -     | -             |
| B5             | PT8A             | 0    | -      | -             | PT13A            | 0    | -     | -             | PT17A            | 0    | -     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             |
| C5             | PT7B             | 0    | С      | -             | PT12B            | 0    | С     | -             | PT16B            | 0    | С     | -             |
| A4             | PT7A             | 0    | Т      | -             | PT12A            | 0    | Т     | -             | PT16A            | 0    | Т     | -             |
| D9             | PT6B             | 0    | С      | -             | PT11B            | 0    | С     | -             | PT15B            | 0    | С     | -             |
| D8             | PT6A             | 0    | Т      | -             | PT11A            | 0    | Т     | -             | PT15A            | 0    | Т     | -             |
| B4             | PT5B             | 0    | С      | -             | PT10B            | 0    | С     | -             | PT14B            | 0    | С     | -             |
| A2             | PT5A             | 0    | Т      | -             | PT10A            | 0    | Т     | -             | PT14A            | 0    | Т     | -             |
| A3             | PT4B             | 0    | С      | -             | PT9B             | 0    | С     | -             | PT13B            | 0    | С     | -             |
| B3             | PT4A             | 0    | Т      | -             | PT9A             | 0    | Т     | -             | PT13A            | 0    | Т     | -             |
| C4             | PT3B             | 0    | С      | -             | PT8B             | 0    | С     | -             | PT12B            | 0    | С     | -             |
| C3             | PT3A             | 0    | Т      | -             | PT8A             | 0    | Т     | -             | PT12A            | 0    | Т     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             |
| C2             | -                | -    | -      | -             | PT7B             | 0    | С     | -             | PT11B            | 0    | С     | -             |
| D3             | PT2A             | 0    | -      | -             | PT7A             | 0    | Т     | DQS           | PT11A            | 0    | Т     | DQS           |
| D7             | -                | -    | -      | -             | PT6B             | 0    | -     | -             | PT10B            | 0    | -     | -             |
| D6             | -                | -    | -      | -             | PT5A             | 0    | -     | -             | PT9A             | 0    | -     | -             |
| E4             | -                | -    | -      | -             | PT4B             | 0    | С     | -             | PT8B             | 0    | С     | -             |
| D4             | -                | -    | -      | -             | PT4A             | 0    | Т     | -             | PT8A             | 0    | Т     | -             |
| D5             | -                | -    | -      | -             | PT3B             | 0    | -     | -             | PT7B             | 0    | -     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             |
| -              | GNDIO0           | 0    | -      | -             | GNDIO0           | 0    | -     | -             | GNDIO0           | 0    | -     | -             |
| C1             | CFG0             | 0    | -      | -             | CFG0             | 0    | -     | -             | CFG0             | 0    | -     | -             |
| B2             | CFG1             | 0    | -      | -             | CFG1             | 0    | -     | -             | CFG1             | 0    | -     | -             |
| B1             | DONE             | 0    | -      | -             | DONE             | 0    | -     | -             | DONE             | 0    | -     | -             |
| A1             | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| A22            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| AB1            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| AB22           | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| H10            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| H11            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| H12            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| H13            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| H14            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| J10            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| J11            | GND              | - 1  | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| J12            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| J13            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| J14            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| J9             | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| K10            | GND              | -    | -      | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| L              |                  | 1    | I      | 1             |                  |      | L     |               |                  | 1    | L     | 1             |

# LFXP10, LFXP15 & LFXP20 Logic Signal Connections: 388 fpBGA (Cont.)

|                |                  | L    | FXP10 | )             |                  | I    | FXP15 | 5             | LFXP20           |      |       |               |
|----------------|------------------|------|-------|---------------|------------------|------|-------|---------------|------------------|------|-------|---------------|
| Ball<br>Number | Ball<br>Function | Bank | Diff. | Dual Function | Ball<br>Function | Bank | Diff. | Dual Function | Ball<br>Function | Bank | Diff. | Dual Function |
| K11            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| K12            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| K13            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| K14            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| K9             | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| L10            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| L11            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| L12            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| L13            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| L14            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| L9             | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| M10            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| M11            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| M12            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| M13            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| M14            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| M9             | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| N10            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| N11            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| N12            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| N13            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| N14            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| N9             | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| P10            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| P11            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| P12            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| P13            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| P14            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| P9             | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| R10            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| R11            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| R12            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| R13            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| R14            | GND              | -    | -     | -             | GND              | -    | -     | -             | GND              | -    | -     | -             |
| H9             | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| J15            | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| J8             | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| K15            | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| K8             | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| L15            | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| L8             | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| M15            | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| M8             | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| N15            | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| N8             | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| P15            | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| P8             | VCC              | -    | -     | -             | VCC              | -    | -     | -             | VCC              | -    | -     | -             |
| R9             | VCC              | -    | -     | -             | VCC              | † -  | -     | -             | VCC              | -    | -     | -             |
| G16            | VCCAUX           | -    | -     | -             | VCCAUX           | -    | -     | -             | VCCAUX           | -    | -     | -             |
| L              |                  | ۱    |       | 1             |                  | t    |       |               |                  |      |       |               |

### Lead-free Packaging

Commercial I/Os Part Number Voltage Grade Package Pins Temp. LUTs LFXP3C-3QN208C PQFP 136 1.8/2.5/3.3V -3 208 COM 3.1K LFXP3C-4QN208C 136 1.8/2.5/3.3V PQFP 208 COM -4 3.1K LFXP3C-5QN208C 136 -5 PQFP 208 COM 1.8/2.5/3.3V 3.1K LFXP3C-3TN144C COM 100 1.8/2.5/3.3V -3 TQFP 144 3.1K LFXP3C-4TN144C COM 100 1.8/2.5/3.3V -4 TQFP 144 3.1K LFXP3C-5TN144C 100 1.8/2.5/3.3V -5 TQFP 144 COM 3.1K LFXP3C-3TN100C 62 1.8/2.5/3.3V TQFP 100 COM 3.1K -3 LFXP3C-4TN100C TQFP 100 COM 62 1.8/2.5/3.3V -4 3.1K LFXP3C-5TN100C 62 -5 TQFP 100 COM 1.8/2.5/3.3V 3.1K

| Part Number    | l/Os | Voltage      | Grade | Package | Pins | Temp. | LUTs |
|----------------|------|--------------|-------|---------|------|-------|------|
| LFXP6C-3FN256C | 188  | 1.8/2.5/3.3V | -3    | fpBGA   | 256  | COM   | 5.8K |
| LFXP6C-4FN256C | 188  | 1.8/2.5/3.3V | -4    | fpBGA   | 256  | COM   | 5.8K |
| LFXP6C-5FN256C | 188  | 1.8/2.5/3.3V | -5    | fpBGA   | 256  | COM   | 5.8K |
| LFXP6C-3QN208C | 142  | 1.8/2.5/3.3V | -3    | PQFP    | 208  | COM   | 5.8K |
| LFXP6C-4QN208C | 142  | 1.8/2.5/3.3V | -4    | PQFP    | 208  | COM   | 5.8K |
| LFXP6C-5QN208C | 142  | 1.8/2.5/3.3V | -5    | PQFP    | 208  | COM   | 5.8K |
| LFXP6C-3TN144C | 100  | 1.8/2.5/3.3V | -3    | TQFP    | 144  | COM   | 5.8K |
| LFXP6C-4TN144C | 100  | 1.8/2.5/3.3V | -4    | TQFP    | 144  | COM   | 5.8K |
| LFXP6C-5TN144C | 100  | 1.8/2.5/3.3V | -5    | TQFP    | 144  | COM   | 5.8K |

| Part Number     | l/Os | Voltage      | Grade | Package | Pins | Temp. | LUTs |
|-----------------|------|--------------|-------|---------|------|-------|------|
| LFXP10C-3FN388C | 244  | 1.8/2.5/3.3V | -3    | fpBGA   | 388  | COM   | 9.7K |
| LFXP10C-4FN388C | 244  | 1.8/2.5/3.3V | -4    | fpBGA   | 388  | COM   | 9.7K |
| LFXP10C-5FN388C | 244  | 1.8/2.5/3.3V | -5    | fpBGA   | 388  | COM   | 9.7K |
| LFXP10C-3FN256C | 188  | 1.8/2.5/3.3V | -3    | fpBGA   | 256  | COM   | 9.7K |
| LFXP10C-4FN256C | 188  | 1.8/2.5/3.3V | -4    | fpBGA   | 256  | COM   | 9.7K |
| LFXP10C-5FN256C | 188  | 1.8/2.5/3.3V | -5    | fpBGA   | 256  | COM   | 9.7K |

| Part Number     | I/Os | Voltage      | Grade | Package | Pins | Temp. | LUTs  |
|-----------------|------|--------------|-------|---------|------|-------|-------|
| LFXP15C-3FN484C | 300  | 1.8/2.5/3.3V | -3    | fpBGA   | 484  | COM   | 15.5K |
| LFXP15C-4FN484C | 300  | 1.8/2.5/3.3V | -4    | fpBGA   | 484  | COM   | 15.5K |
| LFXP15C-5FN484C | 300  | 1.8/2.5/3.3V | -5    | fpBGA   | 484  | COM   | 15.5K |
| LFXP15C-3FN388C | 268  | 1.8/2.5/3.3V | -3    | fpBGA   | 388  | COM   | 15.5K |
| LFXP15C-4FN388C | 268  | 1.8/2.5/3.3V | -4    | fpBGA   | 388  | COM   | 15.5K |
| LFXP15C-5FN388C | 268  | 1.8/2.5/3.3V | -5    | fpBGA   | 388  | COM   | 15.5K |
| LFXP15C-3FN256C | 188  | 1.8/2.5/3.3V | -3    | fpBGA   | 256  | COM   | 15.5K |
| LFXP15C-4FN256C | 188  | 1.8/2.5/3.3V | -4    | fpBGA   | 256  | COM   | 15.5K |
| LFXP15C-5FN256C | 188  | 1.8/2.5/3.3V | -5    | fpBGA   | 256  | COM   | 15.5K |



# LatticeXP Family Data Sheet Revision History

November 2007

### **Revision History**

Data Sheet DS1001

| Date           | Version | Section                             | Change Summary                                                                                                                                                                                                                 |
|----------------|---------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2005  | 01.0    | _                                   | Initial release.                                                                                                                                                                                                               |
| April 2005     | 01.1    | Architecture                        | EBR memory support section updated with clarification.                                                                                                                                                                         |
| May 2005       | 01.2    | Introduction                        | Added TransFR Reconfiguration to Features section.                                                                                                                                                                             |
|                |         | Architecture                        | Added TransFR section.                                                                                                                                                                                                         |
| June 2005      | 01.3    | Pinout Information                  | Added pinout information for LFXP3, LFXP6, LFXP15 and LFXP20.                                                                                                                                                                  |
| July 2005      | 02.0    | Introduction                        | Updated XP6, XP15 and XP20 EBR SRAM Bits and Block numbers.                                                                                                                                                                    |
|                |         | Architecture                        | Updated Per Quadrant Primary Clock Selection figure.                                                                                                                                                                           |
|                |         |                                     | Added Typical I/O Behavior During Power-up section.                                                                                                                                                                            |
|                |         |                                     | Updated Device Configuration section under Configuration and Testing.                                                                                                                                                          |
|                |         | DC and Switching                    | Clarified Hot Socketing Specification                                                                                                                                                                                          |
|                |         | Characteristics                     | Updated Supply Current (Standby) Table                                                                                                                                                                                         |
|                |         |                                     | Updated Initialization Supply Current Table                                                                                                                                                                                    |
|                |         |                                     | Added Programming and Erase Flash Supply Current table                                                                                                                                                                         |
|                |         |                                     | Added LVDS Emulation section. Updated LVDS25E Output Termination<br>Example figure and LVDS25E DC Conditions table.                                                                                                            |
|                |         |                                     | Updated Differential LVPECL diagram and LVPECL DC Conditions table.                                                                                                                                                            |
|                |         |                                     | Deleted 5V Tolerant Input Buffer section. Updated RSDS figure and RSDS DC Conditions table.                                                                                                                                    |
|                |         |                                     | Updated sysCONFIG Port Timing Specifications                                                                                                                                                                                   |
|                |         |                                     | Updated JTAG Port Timing Specifications. Added Flash Download Time table.                                                                                                                                                      |
|                |         | Pinout Information                  | Updated Signal Descriptions table.                                                                                                                                                                                             |
|                |         |                                     | Updated Logic Signal Connections Dual Function column.                                                                                                                                                                         |
|                |         | Ordering Information                | Added lead-free ordering part numbers.                                                                                                                                                                                         |
| July 2005      | 02.1    | DC and Switching<br>Characteristics | Clarification of Flash Programming Junction Temperature                                                                                                                                                                        |
| August 2005    | 02.2    | Introduction                        | Added Sleep Mode feature.                                                                                                                                                                                                      |
|                |         | Architecture                        | Added Sleep Mode section.                                                                                                                                                                                                      |
|                |         | DC and Switching                    | Added Sleep Mode Supply Current Table                                                                                                                                                                                          |
|                |         | Characteristics                     | Added Sleep Mode Timing section                                                                                                                                                                                                |
|                |         | Pinout Information                  | Added SLEEPN and TOE signal names, descriptions and footnotes.                                                                                                                                                                 |
|                |         |                                     | Added SLEEPN and TOE to pinout information and footnotes.                                                                                                                                                                      |
|                |         |                                     | Added footnote 3 to Logic Signal Connections tables for clarification on emulated LVDS output.                                                                                                                                 |
| September 2005 | 03.0    | Architecture                        | Added clarification of PCI clamp.                                                                                                                                                                                              |
|                |         |                                     | Added clarification to SLEEPN Pin Characteristics section.                                                                                                                                                                     |
|                |         | DC and Switching<br>Characteristics | DC Characteristics, added footnote 4 for clarification. Updated Supply<br>Current (Sleep Mode), Supply Current (Standby), Initialization Supply<br>Current, and Programming and Erase Flash Supply Current typical<br>numbers. |

© 2007 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.