

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | Н8/300Н                                                                        |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 16MHz                                                                          |
| Connectivity               | I²C, SCI                                                                       |
| Peripherals                | PWM, WDT                                                                       |
| Number of I/O              | 29                                                                             |
| Program Memory Size        | 32KB (32K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 2K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                      |
| Data Converters            | A/D 8x10b                                                                      |
| Oscillator Type            | External                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-LQFP                                                                        |
| Supplier Device Package    | 64-LFQFP (10x10)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/hd64f3664fpiv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.3 Data Formats

The H8/300H CPU can process 1-bit, 4-bit (BCD), 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data.

### 2.3.1 General Register Data Formats

| Data Type      | General Register | Data Format                                                                                                      |
|----------------|------------------|------------------------------------------------------------------------------------------------------------------|
| 1-bit data     | RnH              | 7 6 5 4 3 2 1 0 Don't care                                                                                       |
| 1-bit data     | RnL              | 7         0           Don't care         7         6         5         4         3         2         1         0 |
| 4-bit BCD data | RnH              | 7 4 3 0<br>Upper Lower Don't care                                                                                |
| 4-bit BCD data | RnL              | 7     4     3     0       Don't care     Upper     Lower                                                         |
| Byte data      | RnH              | 7 0<br>Don't care<br>MSB LSB                                                                                     |
| Byte data      | RnL              | Don't care                                                                                                       |

Figure 2.5 shows the data formats in general registers.

Figure 2.5 General Register Data Formats (1)



| Instruction  | Size*     | Function                                                                                                                                                                                                               |
|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRAPA        | _         | Starts trap-instruction exception handling.                                                                                                                                                                            |
| RTE          | _         | Returns from an exception-handling routine.                                                                                                                                                                            |
| SLEEP        | _         | Causes a transition to a power-down state.                                                                                                                                                                             |
| LDC          | B/W       | $(EAs) \rightarrow CCR$<br>Moves the source operand contents to the CCR. The CCR size is one<br>byte, but in transfer from memory, data is read by word access.                                                        |
| STC          | B/W       | $CCR \rightarrow (EAd), EXR \rightarrow (EAd)$<br>Transfers the CCR contents to a destination location. The condition<br>code register size is one byte, but in transfer to memory, data is written<br>by word access. |
| ANDC         | В         | CCR $\land$ #IMM $\rightarrow$ CCR, EXR $\land$ #IMM $\rightarrow$ EXR<br>Logically ANDs the CCR with immediate data.                                                                                                  |
| ORC          | В         | CCR $\lor$ #IMM $\rightarrow$ CCR, EXR $\lor$ #IMM $\rightarrow$ EXR<br>Logically ORs the CCR with immediate data.                                                                                                     |
| XORC         | В         | CCR $\oplus$ #IMM $\rightarrow$ CCR, EXR $\oplus$ #IMM $\rightarrow$ EXR<br>Logically XORs the CCR with immediate data.                                                                                                |
| NOP          | _         | $PC + 2 \rightarrow PC$<br>Only increments the program counter.                                                                                                                                                        |
| Noto * Defer | to the on | arand size                                                                                                                                                                                                             |

### Table 2.8 System Control Instructions

Note: \* Refers to the operand size.

B: Byte

W: Word

### (2) Bit Manipulation in a Register Containing a Write-Only Bit

Example 3: BCLR instruction executed designating port 5 control register PCR5

P57 and P56 are input pins, with a low-level signal input at P57 and a high-level signal input at P56. P55 to P50 are output pins that output low-level signals. An example of setting the P50 pin as an input pin by the BCLR instruction is shown below. It is assumed that a high-level signal will be input to this input pin.

Prior to executing BCLR

|              | P57          | P56           | P55          | P54          | P53          | P52          | P51          | P50          |
|--------------|--------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|
| Input/output | Input        | Input         | Output       | Output       | Output       | Output       | Output       | Output       |
| Pin state    | Low<br>level | High<br>level | Low<br>level | Low<br>level | Low<br>level | Low<br>level | Low<br>level | Low<br>level |
| PCR5         | 0            | 0             | 1            | 1            | 1            | 1            | 1            | 1            |
| PDR5         | 1            | 0             | 0            | 0            | 0            | 0            | 0            | 0            |

BCLR instruction executed

BCLR #0, @PCR5

The BCLR instruction is executed for PCR5.

After executing BCLR

|              | P57          | P56           | P55          | P54          | P53          | P52          | P51          | P50           |
|--------------|--------------|---------------|--------------|--------------|--------------|--------------|--------------|---------------|
| Input/output | Output       | Output        | Output       | Output       | Output       | Output       | Output       | Input         |
| Pin state    | Low<br>level | High<br>level | Low<br>level | Low<br>level | Low<br>level | Low<br>level | Low<br>level | High<br>Ievel |
| PCR5         | 1            | 1             | 1            | 1            | 1            | 1            | 1            | 0             |
| PDR5         | 1            | 0             | 0            | 0            | 0            | 0            | 0            | 0             |

Description on operation

When the BCLR instruction is executed, first the CPU reads PCR5. Since PCR5 is a write-only register, the CPU reads a value of H'FF, even though the PCR5 value is actually H'3F.

Next, the CPU clears bit 0 in the read data to 0, changing the data to H'FE.

Finally, H'FE is written to PCR5 and BCLR instruction execution ends.



Figure 3.4 Port Mode Register Setting and Interrupt Request Flag Clearing Procedure



# 4.2 **Operation**

When the ABIF and ABIE bits in ABRKSR are set to 1, the address break function generates an interrupt request to the CPU. The ABIF bit in ABRKSR is set to 1 by the combination of the address set in BAR, the data set in BDR, and the conditions set in ABRKCR. When the interrupt request is accepted, interrupt exception handling starts after the instruction being executed ends. The address break interrupt is not masked because of the I bit in CCR of the CPU.

Figures 4.2 show the operation examples of the address break interrupt setting.



Figure 4.2 Address Break Interrupt Operation Example (1)



# 5.4 Usage Notes

#### 5.4.1 Note on Resonators

Resonator characteristics are closely related to board design and should be carefully evaluated by the user, referring to the examples shown in this section. Resonator circuit constants will differ depending on the resonator element, stray capacitance in its interconnecting circuit, and other factors. Suitable constants should be determined in consultation with the resonator element manufacturer. Design the circuit so that the resonator element never receives voltages exceeding its maximum rating.

#### 5.4.2 Notes on Board Design

When using a crystal resonator (ceramic resonator), place the resonator and its load capacitors as close as possible to the  $OSC_1$  and  $OSC_2$  pins. Other signal lines should be routed away from the resonator circuit to prevent induction from interfering with correct oscillation (see figure 5.11).



Figure 5.11 Example of Incorrect Board Design

#### Section 9 I/O Ports

## • P14/IRQ0 Pin

| Register      | PMR1 | PCR1  |                |
|---------------|------|-------|----------------|
| Bit Name      | IRQ0 | PCR14 | Pin Function   |
| Setting value | 0    | 0     | P14 input pin  |
|               |      | 1     | P14 output pin |
|               | 1    | Х     | IRQ0 input pin |

## [Legend]

X: Don't care.

#### • P12 Pin

| Register      | PCR1  |                |
|---------------|-------|----------------|
| Bit Name      | PCR12 | Pin Function   |
| Setting value | 0     | P12 input pin  |
|               | 1     | P12 output pin |

### • P11 Pin

| Register      | PCR1  |                |
|---------------|-------|----------------|
| Bit Name      | PCR11 | Pin Function   |
| Setting value | 0     | P11 input pin  |
|               | 1     | P11 output pin |

#### • P10/TMOW Pin

| Register      | PMR1 | PCR1  |                 |
|---------------|------|-------|-----------------|
| Bit Name      | TMOW | PCR10 | Pin Function    |
| Setting value | 0    | 0     | P10 input pin   |
|               |      | 1     | P10 output pin  |
|               | 1    | Х     | TMOW output pin |

[Legend]

X: Don't care.

Port 7 has the following registers.

- Port control register 7 (PCR7) •
- Port data register 7 (PDR7) •

#### 9.4.1 Port Control Register 7 (PCR7)

PCR7 selects inputs/outputs in bit units for pins to be used as general I/O ports of port 7.

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                           |
|-----|----------|------------------|-----|-----------------------------------------------------------------------|
| 7   | _        |                  | —   | Reserved                                                              |
| 6   | PCR76    | 0                | W   | Setting a PCR7 bit to 1 makes the corresponding pin an                |
| 5   | PCR75    | 0                | W   | output port, while clearing the bit to 0 makes the pin an             |
| 4   | PCR74    | 0                | W   | has priority for deciding input/output direction of the P76/TMOV pin. |
| 3   | _        | _                | _   | Reserved                                                              |
| 2   |          |                  |     |                                                                       |
| 1   |          |                  |     |                                                                       |
| 0   | _        |                  |     |                                                                       |

#### 9.4.2 Port Data Register 7 (PDR7)

PDR7 is a general I/O port data register of port 7.

|     |          | Initial |     |                                                                                                                                           |
|-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value   | R/W | Description                                                                                                                               |
| 7   |          | 1       | —   | Reserved                                                                                                                                  |
|     |          |         |     | This bit is always read as 1.                                                                                                             |
| 6   | P76      | 0       | R/W | PDR7 stores output data for port 7 pins.                                                                                                  |
| 5   | P75      | 0       | R/W | PDR7 is read while PCR7 bits are set to 1, the value                                                                                      |
| 4   | P74      | 0       | R/W | stored in PDR7 is read. If PDR7 is read while PCR7 bits are cleared to 0, the pin states are read regardless of the value stored in PDR7. |
| 3   | _        | 1       | _   | Reserved                                                                                                                                  |
| 2   |          | 1       | _   | These bits are always read as 1.                                                                                                          |
| 1   | _        | 1       | _   |                                                                                                                                           |
| 0   |          | 1       | —   |                                                                                                                                           |



# **10.3** Register Descriptions

Timer A has the following registers.

- Timer mode register A (TMA)
- Timer counter A (TCA)

#### 10.3.1 Timer Mode Register A (TMA)

TMA selects the operating mode, the divided clock output, and the input clock.

|     | Bit  | Initial |     |                                                                           |
|-----|------|---------|-----|---------------------------------------------------------------------------|
| Bit | Name | Value   | R/W | Description                                                               |
| 7   | TMA7 | 0       | R/W | Clock Output Select 7 to 5                                                |
| 6   | TMA6 | 0       | R/W | These bits select the clock output at the TMOW pin.                       |
| 5   | TMA5 | 0       | R/W | 000: φ/32                                                                 |
|     |      |         |     | 001: φ/16                                                                 |
|     |      |         |     | 010: φ/8                                                                  |
|     |      |         |     | 011: φ/4                                                                  |
|     |      |         |     | 100:                                                                      |
|     |      |         |     | 101:                                                                      |
|     |      |         |     | 110:                                                                      |
|     |      |         |     | 111:                                                                      |
|     |      |         |     | For details on clock outputs, see section 10.4.3, Clock Output.           |
| 4   |      | 1       |     | Reserved                                                                  |
|     |      |         |     | This bit is always read as 1.                                             |
| 3   | TMA3 | 0       | R/W | Internal Clock Select 3                                                   |
|     |      |         |     | This bit selects the operating mode of the timer A.                       |
|     |      |         |     | 0: Functions as an interval timer to count the outputs of prescaler S.    |
|     |      |         |     | 1: Functions as a clock-time base to count the outputs<br>of prescaler W. |



### 12.3.4 Timer Status Register W (TSRW)

TSRW shows the status of interrupt requests.

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                       |  |  |
|-----|----------|------------------|-----|-------------------------------------------------------------------|--|--|
| 7   | OVF      | 0                | R/W | Timer Overflow Flag                                               |  |  |
|     |          |                  |     | [Setting condition]                                               |  |  |
|     |          |                  |     | When TCNT overflows from H'FFFF to H'0000                         |  |  |
|     |          |                  |     | [Clearing condition]                                              |  |  |
|     |          |                  |     | Read OVF when OVF = 1, then write 0 in OVF                        |  |  |
| 6   | _        | 1                | _   | Reserved                                                          |  |  |
| 5   |          | 1                |     | These bits are always read as 1.                                  |  |  |
| 4   | —        | 1                | —   |                                                                   |  |  |
| 3   | IMFD     | 0                | R/W | Input Capture/Compare Match Flag D                                |  |  |
|     |          |                  |     | [Setting conditions]                                              |  |  |
|     |          |                  |     | • TCNT = GRD when GRD functions as an output                      |  |  |
|     |          |                  |     | compare register                                                  |  |  |
|     |          |                  |     | • The TCNT value is transferred to GRD by an input                |  |  |
|     |          |                  |     | capture signal when GRD functions as an input                     |  |  |
|     |          |                  |     | capture register                                                  |  |  |
|     |          |                  |     |                                                                   |  |  |
|     |          |                  |     | Read IMFD when IMFD = 1, then write 0 in IMFD                     |  |  |
| 2   | IMFC     | 0                | R/W | Input Capture/Compare Match Flag C                                |  |  |
|     |          |                  |     | [Setting conditions]                                              |  |  |
|     |          |                  |     | • TCNT = GRC when GRC functions as an output<br>compare register  |  |  |
|     |          |                  |     | • The TCNT value is transferred to GRC by an input                |  |  |
|     |          |                  |     | capture signal when GRC functions as an input<br>capture register |  |  |
|     |          |                  |     | [Clearing condition]                                              |  |  |
|     |          |                  |     | Read IMFC when IMFC = 1, then write 0 in IMFC                     |  |  |

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | RIE      | 0                | R/W | Receive Interrupt Enable                                                                                                                                                                                                                                                                                                                                                |
|     |          |                  |     | When this bit is set to 1, RXI and ERI interrupt requests are enabled.                                                                                                                                                                                                                                                                                                  |
| 5   | TE       | 0                | R/W | Transmit Enable                                                                                                                                                                                                                                                                                                                                                         |
|     |          |                  |     | When this bit is set to 1, transmission is enabled.                                                                                                                                                                                                                                                                                                                     |
| 4   | RE       | 0                | R/W | Receive Enable                                                                                                                                                                                                                                                                                                                                                          |
|     |          |                  |     | When this bit is set to 1, reception is enabled.                                                                                                                                                                                                                                                                                                                        |
| 3   | MPIE     | 0                | R/W | Multiprocessor Interrupt Enable (enabled only when the MP bit in SMR is 1 in asynchronous mode)                                                                                                                                                                                                                                                                         |
|     |          |                  |     | When this bit is set to 1, receive data in which the multiprocessor bit is 0 is skipped, and setting of the RDRF, FER, and OER status flags in SSR is prohibited. On receiving data in which the multiprocessor bit is 1, this bit is automatically cleared and normal reception is resumed. For details, refer to section 14.6, Multiprocessor Communication Function. |
| 2   | TEIE     | 0                | R/W | Transmit End Interrupt Enable                                                                                                                                                                                                                                                                                                                                           |
|     |          |                  |     | When this bit is set to 1, the TEI interrupt request is enabled.                                                                                                                                                                                                                                                                                                        |
| 1   | CKE1     | 0                | R/W | Clock Enable 0 and 1                                                                                                                                                                                                                                                                                                                                                    |
| 0   | CKE0     | 0                | R/W | Selects the clock source.                                                                                                                                                                                                                                                                                                                                               |
|     |          |                  |     | Asynchronous mode:                                                                                                                                                                                                                                                                                                                                                      |
|     |          |                  |     | 00: Internal baud rate generator                                                                                                                                                                                                                                                                                                                                        |
|     |          |                  |     | 01: Internal baud rate generator<br>Outputs a clock of the same frequency as the bit<br>rate from the SCK3 pin.                                                                                                                                                                                                                                                         |
|     |          |                  |     | <ol> <li>External clock<br/>Inputs a clock with a frequency 16 times the bit<br/>rate from the SCK3 pin.</li> </ol>                                                                                                                                                                                                                                                     |
|     |          |                  |     | 11:Reserved                                                                                                                                                                                                                                                                                                                                                             |
|     |          |                  |     | Clocked synchronous mode:                                                                                                                                                                                                                                                                                                                                               |
|     |          |                  |     | 00: Internal clock (SCK3 pin functions as clock output)                                                                                                                                                                                                                                                                                                                 |
|     |          |                  |     | 01: Reserved                                                                                                                                                                                                                                                                                                                                                            |
|     |          |                  |     | 10: External clock (SCK3 pin functions as clock input)                                                                                                                                                                                                                                                                                                                  |
|     |          |                  |     | 11: Reserved                                                                                                                                                                                                                                                                                                                                                            |



Figure 15.9 Example of Slave Transmit Mode Operation Timing (MLS = 0)



Figure 15.10 I<sup>2</sup>C Bus Data Format (Serial Format)

#### 15.4.6 Clock Synchronous Serial Format

Serial format is a non-addressing format that has no acknowledge bit. Figure 15.10 shows this format.

RENESAS





Figure 17.1 Block Diagram of EEPROM



#### 17.4.9 Read Operation

There are three read operations; current address read, random address read, and sequential read. Read operations are initiated in the same way as write operations with the exception of R/W = 1.

1. Current Address Read

The internal address counter maintains the (n+1) address that is made by the last address (n) accessed during the last read or write operation, with incremented by one. Current address read accesses the (n+1) address kept by the internal address counter.

After receiving in the order of a start condition and the slave address +  $R/\overline{W}$  code (R/W = 1), the EEPROM outputs the 1-byte data of the (n+1) address from the most significant bit following acknowledgement "0". If the EEPROM receives in the order of acknowledgement "1" and a following stop condition, the EEPROM stops the read operation and is turned to a standby state.

In case the EEPROM has accessed the last address H'01FF at previous read operation, the current address will roll over and returns to zero address. In case the EEPROM has accessed the last address of the page at previous write operation, the current address will roll over within page addressing and returns to the first address in the same page.

The current address is valid while power is on. The current address after power on will be undefined. After power is turned on, define the address by the random address read operation described below is necessary.

The current address read operation is shown in figure 17.5.



Figure 17.5 Current Address Read Operation

RENESAS

# Section 19 List of Registers

The register list gives information on the on-chip I/O register addresses, how the register bits are configured, and the register states in each operating mode. The information is given as shown below.

- 1. Register addresses (address order)
- Registers are listed from the lower allocation addresses.
- Registers are classified by functional modules.
- The data bus width is indicated.
- The number of access states is indicated.
- 2. Register bits
- Bit configurations of the registers are described in the same order as the register addresses.
- Reserved bits are indicated by in the bit name column.
- When registers consist of 16 bits, bits are described from the MSB side.
- 3. Register states in each operating mode
- Register states are described in the same order as the register addresses.
- The register states described here are for the basic operating modes. If there is a specific reset for an on-chip peripheral module, refer to the section on that on-chip peripheral module.



# **19.3** Register States in Each Operating Mode

| Register<br>Name | Reset       | Active | Sleep | Subactive   | Subsleep    | Standby     | Module  |
|------------------|-------------|--------|-------|-------------|-------------|-------------|---------|
| TMRW             | Initialized | _      | _     | _           | _           | _           | Timer W |
| TCRW             | Initialized | _      | _     | _           | _           | _           | -       |
| TIERW            | Initialized | _      | _     | _           | _           | _           | -       |
| TSRW             | Initialized | _      | _     | _           | _           | _           | _       |
| TIOR0            | Initialized | _      | _     | _           | _           | _           | _       |
| TIOR1            | Initialized | _      | _     | _           | _           | _           | _       |
| TCNT             | Initialized | _      | _     | _           | _           | _           | _       |
| GRA              | Initialized | _      | _     | _           | _           | _           | -       |
| GRB              | Initialized | _      | _     | _           | _           | _           | -       |
| GRC              | Initialized | _      | _     | _           | _           | _           | _       |
| GRD              | Initialized | _      | _     | _           | _           | _           | _       |
| FLMCR1           | Initialized | _      | _     | Initialized | Initialized | Initialized | ROM     |
| FLMCR2           | Initialized | _      | _     | _           | _           | _           | _       |
| FLPWCR           | Initialized | _      | _     | _           | _           | _           | _       |
| EBR1             | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| FENR             | Initialized | _      | _     | _           | _           | _           | _       |
| TCRV0            | Initialized | _      | _     | Initialized | Initialized | Initialized | Timer V |
| TCSRV            | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| TCORA            | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| TCORB            | Initialized | _      | _     | Initialized | Initialized | Initialized | -       |
| TCNTV            | Initialized | _      | _     | Initialized | Initialized | Initialized | -       |
| TCRV1            | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| ТМА              | Initialized | _      | _     | _           | _           | _           | Timer A |
| TCA              | Initialized | _      | _     | _           | _           | _           | _       |
| SMR              | Initialized | _      | _     | Initialized | Initialized | Initialized | SCI3    |
| BRR              | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| SCR3             | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| TDR              | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| SSR              | Initialized | _      | _     | Initialized | Initialized | Initialized | _       |
| RDR              | Initialized | —      | —     | Initialized | Initialized | Initialized | -       |
|                  |             |        |       |             |             |             |         |

#### Number of Execution States A.3

The status of execution for each instruction of the H8/300H CPU and the method of calculating the number of states required for instruction execution are shown below. Table A.4 shows the number of cycles of each type occurring in each instruction, such as instruction fetch and data read/write. Table A.3 shows the number of states required for each cycle. The total number of states required for execution of an instruction can be calculated by the following expression:

Execution states =  $I \times S_1 + J \times S_1 + K \times S_{\kappa} + L \times S_1 + M \times S_{M} + N \times S_{N}$ 

**Examples:** When instruction is fetched from on-chip ROM, and an on-chip RAM is accessed.

BSET #0, @FF00

From table A.4:

I = L = 2, J = K = M = N = 0

From table A.3:  $S_{1} = 2$ ,  $S_{1} = 2$ 

Number of states required for execution  $= 2 \times 2 + 2 \times 2 = 8$ 

When instruction is fetched from on-chip ROM, branch address is read from on-chip ROM, and on-chip RAM is used for stack area.

JSR @@ 30

From table A.4:

I = 2, J = K = 1, L = M = N = 0

From table A.3:

$$\mathbf{S}_{\mathrm{I}}=\mathbf{S}_{\mathrm{J}}=\mathbf{S}_{\mathrm{K}}=2$$

Number of states required for execution =  $2 \times 2 + 1 \times 2 + 1 \times 2 = 8$ 

REJ09B0142-0600



Figure B.3 Port 1 Block Diagram (P12, P11)



| Product Type |          |                     | Product Code | Model Marking      | Package Code     |
|--------------|----------|---------------------|--------------|--------------------|------------------|
| H8/3660      | Mask ROM | Standard<br>product | HD6433660FP  | HD6433660 (***) FP | LQFP-64 (FP-64E) |
|              | version  |                     | HD6433660H   | HD6433660 (***) H  | QFP-64 (FP-64A)  |
|              |          |                     | HD6433660FX  | HD6433660 (***) FX | LQFP-48 (FP-48F) |
|              |          |                     | HD6433660FY  | HD6433660 (***) FY | LQFP-48 (FP-48B) |
|              |          |                     | HD6433660BP  | HD6433660 (***) BP | SDIP-42 (DP-42S) |

[Legend]

(\*\*\*): ROM code



# Appendix D Package Dimensions

The package dimensions that are shows in the Renesas Semiconductor Packages Data Book have priority.



Figure D.1 FP-64E Package Dimensions

