Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | HCS12X | | Core Size | 16-Bit | | Speed | 80MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, SCI, SPI | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 91 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 12K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.35V ~ 5.5V | | Data Converters | A/D 16x10b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 112-LQFP | | Supplier Device Package | 112-LQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s12xdg128mal | | Sec | tion Number | Title | Page | |-------|---------------------------|--------------------------------|------| | | 12.4.7 Low Power Mode Opt | ions | 537 | | | | Chapter 13 | | | | Periodic In | nterrupt Timer (S12PIT24B4C | V1) | | 13.1 | Introduction | | 541 | | | 13.1.1 Glossary | | 541 | | | 13.1.2 Features | | 541 | | | | | | | | | | | | | | | | | | • 1 | inition | | | 13.4 | | | | | | | | | | | 1 | | | | 12.5 | | mation | | | 13.3 | * * | | | | | 1 | | | | | | | | | | Televie Ting Cioning | | | | | | Chapter 14 | | | | Voltage | e Regulator (S12VREG3V3V5) | | | 14.1 | Introduction | | 555 | | | 14.1.1 Features | | | | | | | | | | | | | | 14.2 | | | | | | | Power Input Pins | | | | | gulator Reference Supply Pins | | | | | tor Output1 (Core Logic) Pins | | | | | - Regulator Output2 (PLL) Pins | | | 1.1.0 | | Regulator Enable Pin | | | 14.3 | | inition | | | | | | | | 1 / / | | | | | 14.4 | * | | | | | | | | | | | ) | | | | | (No | | | | | VR) | | | | | TRL) | | | | 1o Regulator Control (C1 | , | | MC9S12XDP512 Data Sheet, Rev. 2.21 Freescale Semiconductor Figure 1-3. S12X CPU & BDM Global Address Mapping MC9S12XDP512 Data Sheet, Rev. 2.21 ### 1.2.3.62 PS5 / MOSI0 — Port S I/O Pin 5 PS5 is a general-purpose input or output pin. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the serial peripheral interface 0 (SPI0). #### 1.2.3.63 PS4 / MISO0 — Port S I/O Pin 4 PS4 is a general-purpose input or output pin. It can be configured as master input (during master mode) or slave output pin (during slave mode) MOSI of the serial peripheral interface 0 (SPI0). ### 1.2.3.64 PS3 / TXD1 — Port S I/O Pin 3 PS3 is a general-purpose input or output pin. It can be configured as the transmit pin TXD of serial communication interface 1 (SCI1). ### 1.2.3.65 PS2 / RXD1 — Port S I/O Pin 2 PS2 is a general-purpose input or output pin. It can be configured as the receive pin RXD of serial communication interface 1 (SCI1). ### 1.2.3.66 PS1 / TXD0 — Port S I/O Pin 1 PS1 is a general-purpose input or output pin. It can be configured as the transmit pin TXD of serial communication interface 0 (SCI0). ### 1.2.3.67 PS0 / RXD0 — Port S I/O Pin 0 PS0 is a general-purpose input or output pin. It can be configured as the receive pin RXD of serial communication interface 0 (SCI0). # 1.2.3.68 PT[7:0] / IOC[7:0] — Port T I/O Pins [7:0] PT[7:0] are general-purpose input or output pins. They can be configured as input capture or output compare pins IOC[7:0] of the enhanced capture timer (ECT). # 1.2.4 Power Supply Pins MC9S12XDP512RMV2 power and ground pins are described below. ### NOTE All V<sub>SS</sub> pins must be connected together in the application. # 1.2.4.1 $V_{DDX1}$ , $V_{DDX2}$ , $V_{SSX1}$ , $V_{SSX2}$ — Power and Ground Pins for I/O Drivers External power and ground for I/O drivers. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. Bypass requirements depend on how heavily the MCU pins are loaded. MC9S12XDP512 Data Sheet, Rev. 2.21 ### **Table 2-5. PLLCTL Field Descriptions (continued)** | Field | Description | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>PRE | RTI Enable during Pseudo Stop Bit — PRE enables the RTI during pseudo stop mode. Write anytime. 0 RTI stops running during pseudo stop mode. 1 RTI continues running during pseudo stop mode. Note: If the PRE bit is cleared the RTI dividers will go static while pseudo stop mode is active. The RTI dividers will not initialize like in wait mode with RTIWAI bit set. | | 1<br>PCE | COP Enable during Pseudo Stop Bit — PCE enables the COP during pseudo stop mode. Write anytime. O COP stops running during pseudo stop mode COP continues running during pseudo stop mode Note: If the PCE bit is cleared, the COP dividers will go static while pseudo stop mode is active. The COP dividers will not initialize like in wait mode with COPWAI bit set. | | 0<br>SCME | Self Clock Mode Enable Bit Normal modes: Write once Special modes: Write anytime SCME can not be cleared while operating in self clock mode (SCM = 1). 0 Detection of crystal clock failure causes clock monitor reset (see Section 2.5.2, "Clock Monitor Reset"). 1 Detection of crystal clock failure forces the MCU in self clock mode (see Section 2.4.2.2, "Self Clock Mode"). | # 2.3.2.8 CRG RTI Control Register (RTICTL) This register selects the timeout period for the real time interrupt. Figure 2-11. CRG RTI Control Register (RTICTL) Read: Anytime Write: Anytime ### **NOTE** A write to this register initializes the RTI counter. ### **Table 2-6. RTICTL Field Descriptions** | Field | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RTDEC | Decimal or Binary Divider Select Bit — RTDEC selects decimal or binary based prescaler values. 0 Binary based divider value. See Table 2-7 1 Decimal based divider value. See Table 2-8 | | 6–4<br>RTR[6:4] | Real Time Interrupt Prescale Rate Select Bits — These bits select the prescale rate for the RTI. See Table 2-7 and Table 2-8. | | 3–0<br>RTR[3:0] | Real Time Interrupt Modulus Counter Select Bits — These bits select the modulus counter target value to provide additional granularity. Table 2-7 and Table 2-8 show all possible divide values selectable by the RTICTL register. The source clock for the RTI is OSCCLK. | MC9S12XDP512 Data Sheet, Rev. 2.21 ### 6.8.1.8 Dyadic Addressing (DYA) In this mode the result of an operation between two registers is stored in one of the registers used as operands. RD = RD \* RS is the general register to register format, with register RD being the first operand and RS the second. RD and RS can be any of the 8 general purpose registers R0 ... R7. If R0 is used as the destination register, only the condition code flags are updated. This addressing mode is used only for shift operations with a variable shift value ### Examples: ``` LSL R4,R5 ; R4 = R4 << R5 LSR R4,R5 ; R4 = R4 >> R5 ``` ## 6.8.1.9 Triadic Addressing (TRI) In this mode the result of an operation between two or three registers is stored into a third one. RD = RS1 \* RS2 is the general format used in the order RD, RS1, RS1, RS1, RS2 can be any of the 8 general purpose registers R0 ... R7. If R0 is used as the destination register RD, only the condition code flags are updated. This addressing mode is used for all arithmetic and logical operations. ### Examples: ``` ADC R5,R6,R7 ; R5 = R6 + R7 + Carry SUB R5,R6,R7 ; R5 = R6 - R7 ``` ### 6.8.1.10 Relative Addressing 9-Bit Wide (REL9) A 9-bit signed word address offset is included in the instruction word. This addressing mode is used for conditional branch instructions. ### Examples: ``` BCC REL9 ; PC = PC + 2 + (REL9 << 1) BEQ REL9 ; PC = PC + 2 + (REL9 << 1) ``` # 6.8.1.11 Relative Addressing 10-Bit Wide (REL10) An 11-bit signed word address offset is included in the instruction word. This addressing mode is used for the unconditional branch instruction. #### Examples: ``` BRA REL10 ; PC = PC + 2 + (REL10 \ll 1) ``` # 6.8.1.12 Index Register plus Immediate Offset (IDO5) (RS, #offset5) provides an unsigned offset from the base register. ### Examples: ``` LDB R4,(R1, #offset) ; loads a byte from R1+offset into R4 STW R4,(R1, #offset) ; stores R4 as a word to R1+offset ``` MC9S12XDP512 Data Sheet, Rev. 2.21 Freescale Semiconductor 211 **CSR** ### **Logical Shift Right with Carry** **CSR** ### **Operation** n = RS or IMM4 Shifts the bits in register RD n positions to the right. The higher n bits of the register RD become filled with the carry flag. The carry flag will be updated to the bit contained in RD[n-1] before the shift for n > 0. n can range from 0 to 16. In immediate address mode, n is determined by the operand IMM4. n is considered to be 16 in IMM4 is equal to 0. In dyadic address mode, *n* is determined by the content of RS. *n* is considered to be 16 if the content of RS is greater than 15. ### **CCR Effects** | N | Z | V | С | |---|---|---|---| | Δ | Δ | Δ | Δ | N: Set if bit 15 of the result is set; cleared otherwise. Z: Set if the result is \$0000; cleared otherwise. V: Set if a two's complement overflow resulted from the operation; cleared otherwise. RD[15]<sub>old</sub> ^ RD[15]<sub>new</sub> C: Set if n > 0 and RD[n-1] = 1; if n = 0 unaffected. ### **Code and CPU Cycles** | Source Form | Address<br>Mode | | Machine Code | | | | | | | Cycles | | | | | |---------------|-----------------|---|--------------|---|---|---|----|------|---|--------|---|---|---|---| | CSR RD, #IMM4 | IMM4 | 0 | 0 | 0 | 0 | 1 | RD | IMM4 | | 1 | 0 | 1 | 1 | Р | | CSR RD, RS | DYA | 0 | 0 | 0 | 0 | 1 | RD | RS | 1 | 0 | 0 | 1 | 1 | Р | # **STB** # Store Byte to Memory (Low Byte) # **STB** ### Operation $RS.L \Rightarrow M[RB, \#OFFS5]$ $RS.L \Rightarrow M[RB, RI]$ $RS.L \Rightarrow M[RB, RI]; RI+1 \Rightarrow RI;$ $RI-1 \Rightarrow RI; RS.L \Rightarrow M[RB, RI]^1$ Stores the low byte of register RD to memory. ### **CCR Effects** N Z V C N: Not affected. Z: Not affected. V: Not affected. C: Not affected. ### **Code and CPU Cycles** | Source Form | Address<br>Mode | | Machine Code | | | | | | | | Cycles | | |-----------------------|-----------------|---|-----------------------|---|---|---|----|----|----|---|--------|----| | STB RS, (RB, #OFFS5), | IDO5 | 0 | 0 1 0 1 0 RS RB OFFS5 | | | | | Pw | | | | | | STB RS, (RB, RI) | IDR | 0 | 1 | 1 | 1 | 0 | RS | RB | RI | 0 | 0 | Pw | | STB RS, (RB, RI+) | IDR+ | 0 | 1 | 1 | 1 | 0 | RS | RB | RI | 0 | 1 | Pw | | STB RS, (RB, -RI) | -IDR | 0 | 1 | 1 | 1 | 0 | RS | RB | RI | 1 | 0 | Pw | <sup>1.</sup> If the same general purpose register is used as index (RI) and source register (RS), the unmodified content of the source register is written to the memory: RS.L ⇒ M[RB, RS-1]; RS-1 ⇒ RS # 6.8.6 Instruction Coding Table 6-17 summarizes all XGATE instructions in the order of their machine coding. Table 6-17. Instruction Set Summary (Sheet 1 of 3) | Functionality | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------------|----|----|----|----|----|----|------|------|------|----|----|---|---|---|---|---| | Return to Scheduler and Others | | | | | | | | | | | | | | | | | | BRK | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | NOP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RTS | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SIF | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Semaphore Instructions | | | | | | | | | | | | | | | | | | CSEM IMM3 | 0 | 0 | 0 | 0 | 0 | | IMM3 | 3 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | CSEM RS | 0 | 0 | 0 | 0 | 0 | | RS | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | | SSEM IMM3 | 0 | 0 | 0 | 0 | 0 | | IMM3 | 3 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | SSEM RS | 0 | 0 | 0 | 0 | 0 | | RS | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | Single Register Instructions | | | | | | | | | | | | | | | | | | SEX RD | 0 | 0 | 0 | 0 | 0 | | RD | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | PAR RD | 0 | 0 | 0 | 0 | 0 | | RD | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | JAL RD | 0 | 0 | 0 | 0 | 0 | | RD | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | SIF RS | 0 | 0 | 0 | 0 | 0 | | RS | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | Special Move instructions | | | | | | | | | | • | | | • | • | | | | TFR RD,CCR | 0 | 0 | 0 | 0 | 0 | | RD | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | TFR CCR,RS | 0 | 0 | 0 | 0 | 0 | | RS | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | TFR RD,PC | 0 | 0 | 0 | 0 | 0 | | RD | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | Shift instructions Dyadic | | | | | | | | | | | | | | | | | | BFFO RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 0 | 0 | 0 | | ASR RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 0 | 0 | 1 | | CSL RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 0 | 1 | 0 | | CSR RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 0 | 1 | 1 | | LSL RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 1 | 0 | 0 | | LSR RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 1 | 0 | 1 | | ROL RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 1 | 1 | 0 | | ROR RD, RS | 0 | 0 | 0 | 0 | 1 | | RD | | | RS | | 1 | 0 | 1 | 1 | 1 | | Shift instructions immediate | | | | | | | | | | | | | | | | | | ASR RD, #IMM4 | 0 | 0 | 0 | 0 | 1 | | RD | | | IM | | | 1 | 0 | 0 | 1 | | CSL RD, #IMM4 | 0 | 0 | 0 | 0 | 1 | RD | | | IM | M4 | | 1 | 0 | 1 | 0 | | | CSR RD, #IMM4 | 0 | 0 | 0 | 0 | 1 | RD | | | IM | | | 1 | 0 | 1 | 1 | | | LSL RD, #IMM4 | 0 | 0 | 0 | 0 | 1 | | RD | | IMM4 | | | 1 | 1 | 0 | 0 | | | LSR RD, #IMM4 | 0 | 0 | 0 | 0 | 1 | | RD | | IMM4 | | | 1 | 1 | 0 | 1 | | | ROL RD, #IMM4 | 0 | 0 | 0 | 0 | 1 | RD | | IMM4 | | 1 | 1 | 1 | 0 | | | | | ROR RD, #IMM4 | 0 | 0 | 0 | 0 | 1 | RD | | | | IM | M4 | | 1 | 1 | 1 | 1 | ### **NOTE** The user is responsible for ensuring that the MSCAN is not active when initialization mode is entered. The recommended procedure is to bring the MSCAN into sleep mode (SLPRQ=1 and SLPAK=1) before setting the INITRQ bit in the CANCTL0 register. Otherwise, the abort of an on-going message can cause an error condition and can impact other CAN bus devices. In initialization mode, the MSCAN is stopped. However, interface registers remain accessible. This mode is used to reset the CANCTLO, CANRFLG, CANRIER, CANTFLG, CANTIER, CANTARQ, CANTAAK, and CANTBSEL registers to their default values. In addition, the MSCAN enables the configuration of the CANBTRO, CANBTRO bit timing registers; CANIDAC; and the CANIDAR, CANIDMR message filters. See Section 10.3.2.1, "MSCAN Control Register 0 (CANCTLO)," for a detailed description of the initialization mode. Figure 10-47. Initialization Request/Acknowledge Cycle Due to independent clock domains within the MSCAN, INITRQ must be synchronized to all domains by using a special handshake mechanism. This handshake causes additional synchronization delay (see Section Figure 10-47., "Initialization Request/Acknowledge Cycle"). If there is no message transfer ongoing on the CAN bus, the minimum delay will be two additional bus clocks and three additional CAN clocks. When all parts of the MSCAN are in initialization mode, the INITAK flag is set. The application software must use INITAK as a handshake indication for the request (INITRQ) to go into initialization mode. #### NOTE The CPU cannot clear INITRQ before initialization mode (INITRQ = 1 and INITAK = 1) is active. ### 10.4.5.6 MSCAN Power Down Mode The MSCAN is in power down mode (Table 10-36) when • CPU is in stop mode # Chapter 15 Background Debug Module (S12XBDMV2) ### 15.1 Introduction This section describes the functionality of the background debug module (BDM) sub-block of the HCS12X core platform. The background debug module (BDM) sub-block is a single-wire, background debug system implemented in on-chip hardware for minimal CPU intervention. All interfacing with the BDM is done via the BKGD pin. The BDM has enhanced capability for maintaining synchronization between the target and host while allowing more flexibility in clock rates. This includes a sync signal to determine the communication rate and a handshake signal to indicate when an operation is complete. The system is backwards compatible to the BDM of the S12 family with the following exceptions: - TAGGO command no longer supported by BDM - External instruction tagging feature now part of DBG module - BDM register map and register content extended/modified - Global page access functionality - Enabled but not active out of reset in emulation modes - CLKSW bit set out of reset in emulation mode. - Family ID readable from firmware ROM at global address 0x7FFF0F (value for HCS12X devices is 0xC1) ### 15.1.1 Features The BDM includes these distinctive features: - Single-wire communication with host development system - Enhanced capability for allowing more flexibility in clock rates - SYNC command to determine communication rate - GO\_UNTIL command - Hardware handshake protocol to increase the performance of the serial communication - Active out of reset in special single chip mode - Nine hardware commands using free cycles, if available, for minimal CPU intervention - Hardware commands not requiring active BDM - 14 firmware commands execute from the standard BDM firmware lookup table ### 17.5.3.4 ROM Control in Emulation Expanded Mode In emulation expanded mode the external bus will be connected to the emulator and to the application. If the ROMON bit is set, the internal FLASH provides the data. If the EROMON bit is set as well the emulator observes all CPU internal actions, otherwise the emulator provides the data and traces all CPU actions (see Figure 1-30). When the ROMON bit is cleared, the application memory provides the data and the emulator will observe the CPU internal actions (see Figure 1-31). Figure 17-30. ROMON = 1 in Emulation Expanded Mode | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | | | |-----------------------------|-----------------------------|-----------------------|--------|-------|-------------|-------------|-------|-------|-------|--|--|--|--|--| | ECLKCTL | R<br>W | NECLK | NCLKX2 | 0 | 0 | 0 | 0 | EDIV1 | EDIV0 | | | | | | | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | IRQCR | R<br>W | IRQE | IRQEN | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | Non-PIM<br>Address<br>Range | R<br>W | Non-PIM Address Range | | | | | | | | | | | | | | PORTK | R<br>W | PK7 | PK6 | PK5 | PK4 | PK3 | PK2 | PK1 | PK0 | | | | | | | DDRK | R<br>W | DDRK7 | DDRK6 | DDRK5 | DDRK4 | DDRK3 | DDRK2 | DDRK1 | DDRK0 | | | | | | | Non-PIM<br>Address<br>Range | R<br>W | | | | Non-PIM Add | dress Range | | | | | | | | | | PTT | R<br>W | PTT7 | PTT6 | PTT5 | PTT4 | PTT3 | PTT2 | PTT1 | PTT0 | | | | | | | PTIT | R<br>W | PTIT7 | PTIT6 | PTIT5 | PTIT4 | PTIT3 | PTIT2 | PTIT1 | PTIT0 | | | | | | | DDRT | R<br>W | DDRT7 | DDRT6 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 | | | | | | | RDRT | R<br>W | RDRT7 | RDRT6 | RDRT5 | RDRT4 | RDRT3 | RDRT2 | RDRT1 | RDRT0 | | | | | | | PERT | R<br>W | PERT7 | PERT6 | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 | | | | | | | PPST | R<br>W | PPST7 | PPST6 | PPST5 | PPST4 | PPST3 | PPST2 | PPST1 | PPST0 | | | | | | | | = Unimplemented or Reserved | | | | | | | | | | | | | | Figure 22-2. PIM Register Summary (Sheet 2 of 6) MC9S12XDP512 Data Sheet, Rev. 2.21 # 22.3.2.24 Port S Input Register (PTIS) | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------------|-----------------------------|-------|-------|-------|-------|-------|-------|-------|--|--| | R | PTIS7 | PTIS6 | PTIS5 | PTIS4 | PTIS3 | PTIS2 | PTIS1 | PTIS0 | | | | W | | | | | | | | | | | | Reset <sup>1</sup> | _ | _ | _ | _ | _ | _ | _ | _ | | | | | = Unimplemented or Reserved | | | | | | | | | | Figure 22-26. Port S Input Register (PTIS) Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the buffered state of the associated pins. This also can be used to detect overload or short circuit conditions on output pins. <sup>1</sup> These registers are reset to zero. Two bus clock cycles after reset release the register values are updated with the associated pin values. ### 22.3.2.32 Port M Data Direction Register (DDRM) Figure 22-34. Port M Data Direction Register (DDRM) Read: Anytime. Write: Anytime. This register configures each port M pin as either input or output. The CAN/SCI3 forces the I/O state to be an output for each port line associated with an enabled output (TXCAN[3:0], TXD3). TheyAlso forces the I/O state to be an input for each port line associated with an enabled input (RXCAN[3:0], RXD3). In those cases the data direction bits will not change. The DDRM bits revert to controlling the I/O direction of a pin when the associated peripheral module is disabled. Table 22-33. DDRM Field Descriptions | Field | Description | |-----------|----------------------------------------------------------------------------------------------------------------------| | 7–0 | Data Direction Port M | | DDRM[7:0] | 0 Associated pin is configured as input. | | | 1 Associated pin is configured as output. | | | Note: Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read | | | on PTM or PTIM registers, when changing the DDRM register. | Valid pulse, interrupt flag set uncertain Figure 23-77. Interrupt Glitch Filter on Port P, H, and J (PPS = 0) Mode **Pulse** STOP1 **STOP** Unit Ignored Bus clocks $t_{\text{pulse}} \leq t_{\text{pign}}$ $t_{\text{pulse}} \leq 3$ Uncertain $3 < t_{\text{pulse}} < 4$ Bus clocks $t_{pign} < t_{pulse} < t_{pval}$ Valid Bus clocks $t_{\text{pulse}} \ge 4$ $t_{pulse} \ge t_{pval}$ Table 23-69. Pulse Detection Criteria 1. These values include the spread of the oscillator frequency over temperature, voltage and process. Figure 23-78. Pulse Illustration A valid edge on an input is detected if 4 consecutive samples of a passive level are followed by 4 consecutive samples of an active level directly or indirectly. The filters are continuously clocked by the bus clock in run and wait mode. In stop mode, the clock is generated by an RC-oscillator in the port integration module. To maximize current saving the RC oscillator runs only if the following condition is true on any pin individually: Sample count $\leq$ 4 and interrupt enabled (PIE = 1) and interrupt flag not set (PIF = 0). # 23.0.9 Expanded Bus Pin Functions All peripheral ports T, S, M, P, H, J, AD0, and AD1 start up as general purpose inputs after reset. Depending on the external mode pin condition, the external bus interface related ports A, B, C, D, E, and K start up as general purpose inputs on reset or are configured for their alternate functions. Port S pins 7–4 are associated with the SPI0. The SPI0 pin configuration is determined by several status bits in the SPI0 module. *Refer to SPI section for details*. When not used with the SPI0, these pins can be used as general purpose I/O. Port S bits 3–0 are associated with the SCI1 and SCI0. The SCI ports associated with transmit pins 3 and 1 are configured as outputs if the transmitter is enabled. The SCI ports associated with receive pins 2 and 0 are configured as inputs if the receiver is enabled. *Refer to SCI section for details*. When not used with the SCI, these pins can be used as general purpose I/O. If the data direction bits of the associated I/O pins are set to logic level "1", a read returns the value of the port register, otherwise the buffered pin input state is read. ### 24.0.5.20 Port S Input Register (PTIS) Figure 24-22. Port S Input Register (PTIS) 1. These registers are reset to zero. Two bus clock cycles after reset release the register values are updated with the associated pin values. Read: Anytime. Write: Never, writes to this register have no effect. This register always reads back the buffered state of the associated pins. This also can be used to detect overload or short circuit conditions on output pins. # 24.0.5.21 Port S Data Direction Register (DDRS) Figure 24-23. Port S Data Direction Register (DDRS) Read: Anytime. Write: Anytime. This register configures each port S pin as either input or output. If SPI0 is enabled, the SPI0 determines the pin direction. Refer to SPI section for details. ### 24.0.5.65 Port AD1 Pull Up Enable Register 1 (PER1AD1) Figure 24-67. Port AD1 Pull Up Enable Register 1 (PER1AD1) Read: Anytime. Write: Anytime. This register activates a pull-up device on the respective PAD[7:0] pin if the port is used as input. This bit has no effect if the port is used as output. Out of reset no pull-up device is enabled. Table 24-59. PER1AD1 Field Descriptions | Field | Description | |---------------------|---------------------------------------------------------------------------------------------------| | 7–0<br>PER1AD1[7:0] | Pull Device Enable Port AD1 Register 1 0 Pull-up device is disabled. 1 Pull-up device is enabled. | ### **Functional Description** Each pin except PE0, PE1, and BKGD can act as general purpose I/O. In addition each pin can act as an output from the external bus interface module or a peripheral module or an input to the external bus interface module or a peripheral module. A set of configuration registers is common to all ports with exceptions in the expanded bus interface and ATD ports (Table 24-60). All registers can be written at any time; however a specific configuration might not become active. Example: Selecting a pull-up device This device does not become active while the port is used as a push-pull output. Table 24-60. Register Availability per Port<sup>1</sup> | Port | Data | Data<br>Direction | Input | Reduced<br>Drive | Pull<br>Enable | Polarity<br>Select | Wired-OR<br>Mode | Interrupt<br>Enable | Interrupt<br>Flag | |------|------|-------------------|-------|------------------|----------------|--------------------|------------------|---------------------|-------------------| | Α | yes | yes | _ | yes | yes | _ | _ | _ | _ | | В | yes | yes | _ | | | _ | _ | _ | _ | | Е | yes | yes | _ | | | _ | _ | _ | _ | | K | yes | yes | _ | | | _ | _ | _ | _ | | Т | yes | yes | yes | yes | yes | _ | _ | _ | _ | | S | yes _ | _ | | М | yes _ | _ | | Р | yes | yes | yes | yes | yes | yes | _ | yes | yes | | Н | yes | yes | yes | yes | yes | yes | _ | yes | yes | ### 25.3.2.1 EEPROM Clock Divider Register (ECLKDIV) The ECLKDIV register is used to control timed events in program and erase algorithms. Figure 25-4. EEPROM Clock Divider Register (ECLKDIV) All bits in the ECLKDIV register are readable, bits 6–0 are write once and bit 7 is not writable. Table 25-2. ECLKDIV Field Descriptions | Field | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>EDIVLD | Clock Divider Loaded 0 Register has not been written. 1 Register has been written to since the last reset. | | 6<br>PRDIV8 | Enable Prescalar by 8 0 The oscillator clock is directly fed into the ECLKDIV divider. 1 Enables a Prescalar by 8, to divide the oscillator clock before feeding into the clock divider. | | 5:0<br>EDIV[5:0] | Clock Divider Bits — The combination of PRDIV8 and EDIV[5:0] effectively divides the EEPROM module input oscillator clock down to a frequency of 150 kHz – 200 kHz. The maximum divide ratio is 512. Please refer to Section 25.4.1.1, "Writing the ECLKDIV Register" for more information. | ### 25.3.2.2 RESERVED1 This register is reserved for factory testing and is not accessible. Figure 25-5. RESERVED1 All bits read 0 and are not writable. ### 25.3.2.3 RESERVED2 This register is reserved for factory testing and is not accessible. region are shown in the EEPROM memory map. The default protection setting is stored in the EEPROM configuration field as described in Table 26-1. **Table 26-1. EEPROM Configuration Field** | Global Address | Size<br>(bytes) | Description | |-----------------------|-----------------|----------------------------------------------------------------------------------------| | 0x13_FFFC | 1 | Reserved | | 0x13_FFFD | 1 | EEPROM Protection byte Refer to Section 26.3.2.5, "EEPROM Protection Register (EPROT)" | | 0x13_FFFE - 0x13_FFFF | 2 | Reserved | In Figure A-10 the timing diagram for slave mode with transmission format CPHA = 1 is depicted. Figure A-10. SPI Slave Timing (CPHA = 1) In Table A-27 the timing characteristics for slave mode are listed. Table A-27. SPI Slave Mode Timing Characteristics | Num | С | Characteristic | Symbol | Min | Тур | Max | Unit | |-----|---|-----------------------------------------|-------------------|-----|-----|-------------------------------------|------------------| | 1 | D | SCK frequency | f <sub>sck</sub> | DC | _ | 1/4 | f <sub>bus</sub> | | 1 | D | SCK period | t <sub>sck</sub> | 4 | _ | ∞ | t <sub>bus</sub> | | 2 | D | Enable lead time | t <sub>lead</sub> | 4 | _ | _ | t <sub>bus</sub> | | 3 | D | Enable lag time | t <sub>lag</sub> | 4 | _ | _ | t <sub>bus</sub> | | 4 | D | Clock (SCK) high or low time | t <sub>wsck</sub> | 4 | _ | _ | t <sub>bus</sub> | | 5 | D | Data setup time (inputs) | t <sub>su</sub> | 8 | _ | _ | ns | | 6 | D | Data hold time (inputs) | t <sub>hi</sub> | 8 | _ | _ | ns | | 7 | D | Slave access time (time to data active) | t <sub>a</sub> | _ | _ | 20 | ns | | 8 | D | Slave MISO disable time | t <sub>dis</sub> | _ | _ | 22 | ns | | 9 | D | Data valid after SCK edge | t <sub>vsck</sub> | _ | _ | $29 + 0.5 \cdot t_{\text{bus}}^{1}$ | ns | | 10 | D | Data valid after SS fall | t <sub>vss</sub> | _ | _ | $29 + 0.5 \cdot t_{\text{bus}}^{1}$ | ns | | 11 | D | Data hold time (outputs) | t <sub>ho</sub> | 20 | _ | _ | ns | | 12 | D | Rise and fall time inputs | t <sub>rfi</sub> | _ | _ | 8 | ns | | 13 | D | Rise and fall time outputs | t <sub>rfo</sub> | _ | _ | 8 | ns | $<sup>^{1}~~0.5~</sup>t_{\hbox{\scriptsize bus}}$ added due to internal synchronization delay