Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details Product Status Active Core Processor PIC Core Size 8-Bit Speed 20MHz Connectivity - Peripherals POR, WDT Number of I/O 12 Program Memory Size 768B (512 x 12) Program Memory Type FLASH EEPROM Size - RAM Size 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Core Processor PIC Core Size 8-Bit Speed 20MHz Connectivity - Peripherals POR, WDT Number of I/O 12 Program Memory Size 768B (512 x 12) Program Memory Type FLASH EEPROM Size - RAM Size 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Core Size 8-Bit Speed 20MHz Connectivity - Peripherals POR, WDT Number of I/O 12 Program Memory Size 768B (512 x 12) Program Memory Type FLASH EEPROM Size - RAM Size 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Speed 20MHz Connectivity - Peripherals POR, WDT Number of I/O 12 Program Memory Size 768B (512 x 12) Program Memory Type FLASH EEPROM Size - RAM Size 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Connectivity Peripherals POR, WDT Number of I/O 12 Program Memory Size Program Memory Type FLASH EEPROM Size RAM Size Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters Oscillator Type External Operating Temperature Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Sumber of I/O POR, WDT 12 ABB (512 x 12) ( | | | Peripherals Number of I/O 12 Program Memory Size 768B (512 x 12) Program Memory Type FLASH EEPROM Size - RAM Size 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters Oscillator Type External Operating Temperature 40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package | | | Number of I/O Program Memory Size 768B (512 x 12) Program Memory Type FLASH EEPROM Size - Supply (Vcc/Vdd) 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Sternal Operating Temperature 40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Program Memory Size 768B (512 x 12) Program Memory Type FLASH EEPROM Size - 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Coscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-DIP | | | Program Memory Type FLASH EEPROM Size - RAM Size 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | EEPROM Size - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Coscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | RAM Size 25 x 8 Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Voltage - Supply (Vcc/Vdd) 2V ~ 5.5V Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Data Converters - Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Oscillator Type External Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Operating Temperature -40°C ~ 85°C (TA) Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Mounting Type Through Hole Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Package / Case 18-DIP (0.300", 7.62mm) Supplier Device Package 18-PDIP | | | Supplier Device Package 18-PDIP | | | | | | | | | Purchase URL https://www.e-xfl.com/product-detail/microchip-technology/pic16f54-i-p | | NOTES: # 4.0 OSCILLATOR CONFIGURATIONS ## 4.1 Oscillator Types The PIC16F5X devices can be operated in four different oscillator modes. The user can program two Configuration bits (FOSC1:FOSC0) to select one of these four modes: LP: Low-power Crystal • XT: Crystal/Resonator • HS: High-speed Crystal/Resonator RC: Resistor/Capacitor # 4.2 Crystal Oscillator/Ceramic Resonators In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 4-1). The PIC16F5X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency outside of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source drive the OSC1/CLKIN pin (Figure 4-2). FIGURE 4-1: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION) **Note 1:** See Capacitor Selection tables for recommended values of C1 and C2. **2:** A series resistor (RS) may be required. 3: RF varies with the Oscillator mode chosen (approx. value = 10 M $\Omega$ ). FIGURE 4-2: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION) TABLE 4-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS | Osc<br>Type | Resonator Freq. | Cap. Range<br>C1 | Cap. Range<br>C2 | | | | | | |-------------|-----------------|------------------|------------------|--|--|--|--|--| | XT | 455 kHz | 68-100 pF | 68-100 pF | | | | | | | | 2.0 MHz | 15-33 pF | 15-33 pF | | | | | | | | 4.0 MHz | 10-22 pF | 10-22 pF | | | | | | | HS | 8.0 MHz | 10-22 pF | 10-22 pF | | | | | | | | 16.0 MHz | 10 pF | 10 pF | | | | | | These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components. TABLE 4-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc<br>Type | Crystal<br>Freq. | Cap.Range<br>C1 | Cap. Range<br>C2 | |-------------|-----------------------|-----------------|------------------| | LP | 32 kHz <sup>(1)</sup> | 15 pF | 15 pF | | XT | 100 kHz | 15-30 pF | 200-300 pF | | | 200 kHz | 15-30 pF | 100-200 pF | | | 455 kHz | 15-30 pF | 15-100 pF | | | 1 MHz | 15-30 pF | 15-30 pF | | | 2 MHz | 15 pF | 15 pF | | | 4 MHz | 15 pF | 15 pF | | HS | 4 MHz | 15 pF | 15 pF | | | 8 MHz | 15 pF | 15 pF | | | 20 MHz | 15 pF | 15 pF | Note 1: For VDD > 4.5V, C1 = C2 $\approx$ 30 pF is recommended. These values are for design guidance only. Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specifications. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components. # Note 1: This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device. 2: The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the Oscillator mode may be required. TABLE 5-3: RESET CONDITIONS FOR ALL REGISTERS | Register | Address | Power-on Reset | MCLR or WDT Reset | |----------------------|---------|----------------|-------------------| | W | N/A | xxxx xxxx | uuuu uuuu | | TRIS | N/A | 1111 1111 | 1111 1111 | | OPTION | N/A | 11 1111 | 11 1111 | | INDF | 00h | xxxx xxxx | uuuu uuuu | | TMR0 | 01h | xxxx xxxx | uuuu uuuu | | PCL | 02h | 1111 1111 | 1111 1111 | | STATUS | 03h | 0001 1xxx | 000q quuu | | FSR <sup>(1)</sup> | 04h | 111x xxxx | 111u uuuu | | FSR <sup>(2)</sup> | 04h | 1xxx xxxx | 1uuu uuuu | | FSR <sup>(3)</sup> | 04h | xxxx xxxx | uuuu uuuu | | PORTA | 05h | xxxx | uuuu | | PORTB | 06h | xxxx xxxx | uuuu uuuu | | PORTC <sup>(4)</sup> | 07h | xxxx xxxx | uuuu uuuu | | PORTD <sup>(5)</sup> | 08h | xxxx xxxx | uuuu uuuu | | PORTE <sup>(5)</sup> | 09h | xxxx | uuuu | **Legend:** u = unchanged, x = unknown, - = unimplemented, read as '0', q = see tables in Table 5-1 for possible values. Note 1: PIC16F54 only. **2:** PIC16F57 only. 3: PIC16F59 only. **4:** General purpose register file on PIC16F54. 5: General purpose register file on PIC16F54 and PIC16F57. FIGURE 5-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT # 8.0 SPECIAL FEATURES OF THE CPU What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC16F5X family of microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. These features are: - Oscillator Selection - Reset - · Power-on Reset - · Device Reset Timer - Watchdog Timer (WDT) - Sleep - · Code protection - · User ID locations - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) The PIC16F5X family has a Watchdog Timer which can be shut off only through Configuration bit WDTE. It runs off of its own RC oscillator for added reliability. There is an 18 ms delay provided by the Device Reset Timer (DRT), intended to keep the chip in Reset until the crystal oscillator is stable. With this timer on-chip, most applications need no external Reset circuitry. The Sleep mode is designed to offer a very low-current Power-down mode. The user can wake-up from Sleep through external Reset or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of Configuration bits are used to select various options. ## 8.1 Configuration Bits Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type; one bit is the Watchdog Timer enable bit; one bit is for code protection for the PIC16F5X devices (Register 8-1). #### REGISTER 8-1: CONFIGURATION WORD FOR PIC16F5X | _ | _ | _ | _ | _ | _ | _ | _ | CP | WDTE | FOSC1 | FOSC0 | ı | |--------|---|---|---|---|---|---|---|----|------|-------|-------|---| | hit 11 | | | | | | | | | | | hit ∩ | | bit 11-4: Unimplemented: Read as '1' bit 3: **CP:** Code Protection bit. 1 = Code protection off0 = Code protection on bit 2: WDTE: Watchdog Timer Enable bit 1 = WDT enabled0 = WDT disabled bit 1-0: FOSC1:FOSC0: Oscillator Selection bits 00 = LP oscillator 01 = XT oscillator 10 = HS oscillator 11 = RC oscillator **Note 1:** Refer to the PIC16F54, PIC16F57 and PIC16F59 Programming Specifications to determine how to access the Configuration Word. These documents can be found on the Microchip web site at www.microchip.com. Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = bit is set'0' = bit is clearedx = bit is unknown #### 8.2 Watchdog Timer (WDT) The Watchdog Timer (WDT) is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins have been stopped, for example, by execution of a SLEEP instruction. During normal operation or Sleep, a WDT Reset or Wake-up Reset generates a device Reset. The $\overline{\text{TO}}$ bit (STATUS<4>) will be cleared upon a Watchdog Timer Reset (Section 3.3 "STATUS Register"). The WDT can be permanently disabled by programming the Configuration bit WDTE as a '0' (Section 8.1 "Configuration Bits"). Refer to the PIC16F54 and PIC16F57 Programming Specifications to determine how to access the Configuration Word. These documents can be found on the Microchip web site at www.microchip.com. #### 8.2.1 WDT PERIOD An 8-bit counter is available as a prescaler for the Timer0 module (**Section 7.2 "Prescaler"**), or as a postscaler for the Watchdog Timer (WDT), respectively. For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa. The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio (Section 3.4 "Option Register"). The WDT has a nominal time-out period of 18 ms (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the Option register. Thus time-out, a period of a nominal 2.3 seconds, can be realized. These periods vary with temperature, VDD and part-to-part process variations (see Device Characterization). Under worst case conditions (VDD = Min., Temperature = Max., WDT prescaler = 1:128), it may take several seconds before a WDT time-out occurs. # 8.2.2 WDT PROGRAMMING CONSIDERATIONS The CLRWDT instruction clears the WDT and the prescaler, if assigned to the WDT, and prevents it from timing out and generating a device Reset. The SLEEP instruction resets the WDT and the prescaler, if assigned to the WDT. This gives the maximum Sleep time before a WDT Wake-up Reset. FIGURE 8-1: WATCHDOG TIMER BLOCK DIAGRAM TABLE 8-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on MCLR and WDT Reset | |---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------------|-----------------------------| | N/A | OPTION | _ | _ | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 11 1111 | 11 1111 | Legend: Shaded cells not used by Watchdog Timer, - = unimplemented, read as '0', u = unchanged TABLE 9-2: INSTRUCTION SET SUMMARY | Mnemonic, | | Description | Cycles | 12-l | Bit Opc | ode | Status | Notes | |-----------|---------|------------------------------|------------------|------|---------|------|--------------------------------|---------| | Opera | nds | Description | | MSb | | LSb | Affected | Notes | | ADDWF | f, d | Add W and f | 1 | 0001 | 11df | ffff | C,DC,Z | 1, 2, 4 | | ANDWF | f, d | AND W with f | 1 | 0001 | 01df | ffff | Z | 2, 4 | | CLRF | f | Clear f | 1 | 0000 | 011f | ffff | Z | 4 | | CLRW | _ | Clear W | 1 | 0000 | 0100 | 0000 | Z | | | COMF | f, d | Complement f | 1 | 0010 | 01df | ffff | Z | | | DECF | f, d | Decrement f | 1 | 0000 | 11df | ffff | Z | 2, 4 | | DECFSZ | f, d | Decrement f, Skip if 0 | 1 <sup>(2)</sup> | 0010 | 11df | ffff | None | 2, 4 | | INCF | f, d | Increment f | 1 | 0010 | 10df | ffff | Z | 2, 4 | | INCFSZ | f, d | Increment f, Skip if 0 | 1 <sup>(2)</sup> | 0011 | 11df | ffff | None | 2, 4 | | IORWF | f, d | Inclusive OR W with f | 1 | 0001 | 00df | ffff | Z | 2, 4 | | MOVF | f, d | Move f | 1 | 0010 | 00df | ffff | Z | 2, 4 | | MOVWF | f | Move W to f | 1 | 0000 | 001f | ffff | None | 1, 4 | | NOP | _ | No Operation | 1 | 0000 | 0000 | 0000 | None | | | RLF | f, d | Rotate left f through Carry | 1 | 0011 | 01df | ffff | С | 2, 4 | | RRF | f, d | Rotate right f through Carry | 1 | 0011 | 00df | ffff | С | 2,4 | | SUBWF | f, d | Subtract W from f | 1 | 0000 | 10df | ffff | C,DC,Z | 1, 2, 4 | | SWAPF | f, d | Swap f | 1 | 0011 | 10df | ffff | None | 2, 4 | | XORWF | f, d | Exclusive OR W with f | 1 | 0001 | 10df | ffff | Z | 2, 4 | | BIT-ORIEN | TED FIL | E REGISTER OPERATIONS | | | | | | | | BCF | f, b | Bit Clear f | 1 | 0100 | bbbf | ffff | None | 2, 4 | | BSF | f, b | Bit Set f | 1 | 0101 | bbbf | ffff | None | 2, 4 | | BTFSC | f, b | Bit Test f, Skip if Clear | 1(2) | 0110 | bbbf | ffff | None | | | BTFSS | f, b | Bit Test f, Skip if Set | 1(2) | 0111 | bbbf | ffff | None | | | LITERAL A | ND CON | ITROL OPERATIONS | | | | | | | | ANDLW | k | AND literal with W | 1 | 1110 | kkkk | kkkk | Ζ | | | CALL | k | Subroutine Call | 2 | 1001 | kkkk | kkkk | None | 1 | | CLRWDT | _ | Clear Watchdog Timer | 1 | 0000 | 0000 | 0100 | TO, PD | | | GOTO | k | Unconditional branch | 2 | 101k | kkkk | kkkk | None | | | IORLW | k | Inclusive OR Literal with W | 1 | 1101 | kkkk | kkkk | Z | | | MOVLW | k | Move Literal to W | 1 | 1100 | kkkk | kkkk | None | | | OPTION | _ | Load OPTION register | 1 | 0000 | 0000 | 0010 | None | | | RETLW | k | Return, place Literal in W | 2 | 1000 | kkkk | kkkk | None | | | SLEEP | _ | Go into Standby mode | 1 | 0000 | 0000 | 0011 | $\overline{TO}, \overline{PD}$ | | | TRIS | f | Load TRIS register | 1 | 0000 | 0000 | Offf | None | 3 | | XORLW | k | Exclusive OR Literal to W | 1 | 1111 | kkkk | kkkk | Z | | - **Note 1:** The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for GOTO (see **Section 3.5 "Program Counter"** for more on program counter). - 2: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. - **3:** The instruction TRIS f, where f = 5, 6 or 7 causes the contents of the W register to be written to the tri-state latches of PORTA, B or C, respectively. A '1' forces the pin to a high-impedance state and disables the output buffers. - **4:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0). | GOTO | Unconditional Branch | | | | | | | | | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Syntax: | [ label ] GOTO k | | | | | | | | | | Operands: | $0 \le k \le 511$ | | | | | | | | | | Operation: | $k \rightarrow PC < 8:0>$ ;<br>STATUS<6:5> $\rightarrow PC < 10:9>$ | | | | | | | | | | Status Affected: | None | | | | | | | | | | Encoding: | 101k kkkk kkkk | | | | | | | | | | Description: | GOTO is an unconditional branch. The 9-bit immediate value is loaded into PC bits <8:0>. The upper bits of PC are loaded from STATUS<6:5>. GOTO is a two-cycle instruction. | | | | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 2 | | | | | | | | | | Example: GOTO THERE | | | | | | | | | | | After Instruction PC = address (THERE) | | | | | | | | | | | INCF | Increment f | |---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] INCF f, d | | Operands: | $0 \le f \le 31$<br>$d \in [0,1]$ | | Operation: | $(f) + 1 \rightarrow (dest)$ | | Status Affected: | Z | | Encoding: | 0010 10df ffff | | Description: | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. | | Words: | 1 | | Cycles: | 1 | | Example: | INCF CNT, 1 | | Before Instru<br>CNT<br>Z<br>After Instruct<br>CNT<br>Z | = 0xFF<br>= 0 | | INCFSZ | Increment f, Skip if 0 | | | | | | | | |-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Syntax: | [ label ] INCFSZ f, d | | | | | | | | | Operands: | $0 \le f \le 31$<br>$d \in [0,1]$ | | | | | | | | | Operation: | (f) + 1 $\rightarrow$ (dest), skip if result = 0 | | | | | | | | | Status Affected: | None | | | | | | | | | Encoding: | 0011 11df ffff | | | | | | | | | Description: | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '0', then the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction. | | | | | | | | | Words: | 1 | | | | | | | | | Cycles: | 1(2) | | | | | | | | | Example: | HERE INCFSZ CNT, 1 GOTO LOOP | | | | | | | | | | CONTINUE • | | | | | | | | | Before Instruct PC After Instruct CNT if CNT PC if CNT PC | = address (HERE) | | | | | | | | | | | | | | | | | | | SUBWF | Subtract W from f | SWAPF | Swap Nibbles in f | |--------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] SUBWF f, d | Syntax: | [ label] SWAPF f, d | | Operands: | $0 \le f \le 31$<br>$d \in [0,1]$ | Operands: | $0 \le f \le 31$<br>$d \in [0,1]$ | | Operation: | $ (f) - (W) \rightarrow (dest) $ | Operation: | $(f<3:0>) \rightarrow (dest<7:4>);$<br>$(f<7:4>) \rightarrow (dest<3:0>)$ | | Status Affected: | C, DC, Z | Status Affected: | None | | Encoding: | 0000 10df ffff | Encoding: | 0011 10df ffff | | Description: | Subtract (2's complement method)<br>the W register from register 'f'. If 'd' | Description: | The upper and lower nibbles of | | | is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | Boompton | register 'f' are exchanged. If 'd' is '0', the result is placed in W register. If 'd' is '1', the result is | | Words: | 1 | | placed in register 'f'. | | Cycles: | 1 | Words: | 1 | | Example 1: | SUBWF REG1, 1 | Cycles: | 1 | | Before Instru | uction | Example: | SWAPF REG1, 0 | | REG1<br>W<br>C | = 3<br>= 2<br>= ? | Before Instru<br>REG1<br>After Instruc | = 0xA5 | | After Instruct | | REG1<br>W | = 0xA5 | | REG1<br>W | = 1<br>= 2 | VV | = 0x5A | | C | = 1 ; result is positive | | | | Example 2: | | TRIS | Load TRIS Register | | Before Instru | | Syntax: | [label] TRIS f | | REG1<br>W | = 2<br>= 2 | Operands: | f = 5, 6, 7, 8 or 9 | | Č | = ? | • | | | After Instruc | tion | Operation: | (W) → TRIS register f | | REG1 | = 0 | Status Affected: | None | | W | = 2 | Encoding: | 0000 0000 Offf | | C | = 1 ; result is zero | Description: | TRIS register 'f' $(f = 5, 6 \text{ or } 7)$ is | | Example 3:<br>Before Ins | truction | | loaded with the contents of the W | | REG1 | = 1 | | register. | | W | = 2 | Words: | 1 | | С | = ? | Cycles: | 1 | | After Instruc | | Example: | TRIS PORTB | | REG1 | = 0xFF | Before Instru | uction | | W | = 2 | W | = 0xA5 | | С | = 0 ; result is negative | After Instruc<br>TRISB | tion<br>= 0xA5 | ## 11.2 DC Characteristics: PIC16F5X (Extended) | | | | Standard Operating Conditions (unless otherwise specified)<br>Operating Temperature $-40$ °C $\leq$ Ta $\leq$ +125°C for extended | | | | | |--------------|------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----------------------------------------------------------------------| | Param<br>No. | Sym. | Characteristic/Device | Min. | Тур† | Max. | Units | Conditions | | D001 | Vdd | Supply Voltage | 2.0 | _ | 5.5 | V | | | D002 | Vdr | RAM Data Retention Voltage <sup>(1)</sup> | _ | 1.5* | _ | V | Device in Sleep mode | | D003 | VPOR | VDD Start Voltage to ensure<br>Power-on Reset | _ | Vss | _ | V | See Section 5.1 "Power-on Reset (POR)" for details on Power-on Reset | | D004 | SVDD | VDD Rise Rate to ensure<br>Power-on Reset | 0.05* | _ | _ | V/ms | See Section 5.1 "Power-on Reset (POR)" for details on Power-on Reset | | D010 | IDD | Supply Current <sup>(2)</sup> | | | • | | | | | | | _ | 170 | 450 | μА | FOSC = 4 MHz, $VDD = 2.0V$ , XT or RC mode <sup>(3)</sup> | | | | | _ | 0.4 | 2.0 | mA | FOSC = 10 MHz, VDD = 3.0V, HS mode | | | | | _ | 1.7 | 7.0 | mA | FOSC = 20 MHz, VDD = 5.0V, HS mode | | | | | _ | 15 | 40 | μΑ | FOSC = 32 kHz, VDD = 2.0V, LP mode, | | | | | | | | | WDT disabled | | D020 | IPD | Power-down Current <sup>(2)</sup> | | | | | | | | | | _ | 1.0 | 15.0 | μΑ | VDD = 2.0V, WDT enabled | | | | | _ | 0.5 | 8.0 | μΑ | VDD = 2.0V, WDT disabled | - \* These parameters are characterized but not tested. - † Data in "Typ" column is based on characterization results at 25°C. This data is for design guidance only and is not tested. - Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature, also have an impact on the current consumption. - a) The test conditions for all IDD measurements in Active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified. - b) For standby current measurements, the conditions are the same, except that the device is in Sleep mode. The Power-down Current in Sleep mode does not depend on the oscillator type. - 3: Does not include current through REXT. The current through the resistor can be estimated by the formula: IR = VDD/2REXT (mA) with REXT in $k\Omega$ . #### 11.3 DC Characteristics PIC16F5X | DC CHARACTERISTICS | | | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | |--------------------|-------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|-------|--------------------------------------| | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | | VIL | Input Low Voltage | | | | | | | D030 | | I/O Ports | Vss | _ | 0.8V | V | 4.5V <vdd 5.5v<="" td="" ≤=""></vdd> | | | | I/O Ports | Vss | _ | 0.15 VDD | V | VDD ≤ 4.5V | | | | MCLR (Schmitt Trigger) | Vss | _ | 0.15 VDD | V | | | | | T0CKI (Schmitt Trigger) | Vss | _ | 0.15 VDD | V | | | | | OSC1 (Schmitt Trigger) | Vss | _ | 0.15 VDD | V | RC mode <sup>(3)</sup> | | | | OSC1 | Vss | _ | 0.3 VDD | V | HS mode | | | | | Vss | _ | 0.3 | V | XT mode | | | | | Vss | _ | 0.3 | V | LP mode | | | VIH | Input High Voltage | | | | | | | D040 | | I/O ports | 2.0 | _ | Vdd | V | 4.5V < VDD ≤ 5.5V | | | | I/O ports | 0.25 Vdd + 0.8 | _ | VDD | V | VDD ≤ 4.5V | | | | MCLR (Schmitt Trigger) | 0.85 VDD | _ | VDD | V | | | | | T0CKI (Schmitt Trigger) | 0.85 VDD | _ | Vdd | V | | | | | OSC1 (Schmitt Trigger) | 0.85 VDD | _ | Vdd | V | RC mode <sup>(3)</sup> | | | | OSC1 | 0.7 VDD | _ | Vdd | V | HS mode | | | | | 1.6 | _ | Vdd | V | XT mode | | | | | 1.6 | _ | VDD | V | LP mode | | | lıL | Input Leakage Current( | 1, 2) | | | | | | D060 | | I/O ports | _ | _ | ±1.0 | μΑ | $Vss \leq Vpin \leq Vdd$ , | | | | | | | | | pin at high-impedance | | | | MCLR | _ | _ | ±5.0 | μA | VSS ≤ VPIN ≤ VDD | | | | T0CKI | _ | _ | ±5.0 | μA | Vss ≤ Vpin ≤ Vdd | | | | OSC1 | _ | _ | ±5.0 | μΑ | VSS ≤ VPIN ≤ VDD, | | | | | | | | | XT, HS and LP modes | | | Vol | Output Low Voltage | | | | 1 | , | | D080 | | I/O ports | _ | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V | | D083 | | OSC2/CLKOUT | _ | _ | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V | | | | (RC mode) | | | | | | | | Vон | Output High Voltage <sup>(2)</sup> | High Voltage <sup>(2)</sup> | | | | | | D090 | | I/O ports <sup>(2)</sup> | VDD - 0.7 | _ | _ | V | IOH = -3.0 mA, VDD = 4.5V | | D092 | | OSC2/CLKOUT | VDD - 0.7 | _ | _ | V | IOH = -1.3 mA, VDD = 4.5V | | | | (RC mode) | | | | | | | | * The | oo paramatara ara abara | | | 1 | | 1 | <sup>\*</sup> These parameters are characterized but not tested. - 2: Negative current is defined as coming out of the pin. - **3:** For the RC mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16F5X be driven with external clock in RC mode. <sup>†</sup> Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested. Note 1: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltage. NOTES: ## 18-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-007B ## 20-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |--------------------------|----------|------|-------------|------|--| | Dimension | n Limits | MIN | NOM | MAX | | | Number of Pins | N | | 20 | | | | Pitch | е | | 0.65 BSC | | | | Overall Height | Α | 1 | _ | 2.00 | | | Molded Package Thickness | A2 | 1.65 | 1.75 | 1.85 | | | Standoff | A1 | 0.05 | _ | _ | | | Overall Width | Е | 7.40 | 7.80 | 8.20 | | | Molded Package Width | E1 | 5.00 | 5.30 | 5.60 | | | Overall Length | D | 6.90 | 7.20 | 7.50 | | | Foot Length | L | 0.55 | 0.75 | 0.95 | | | Footprint | L1 | | 1.25 REF | | | | Lead Thickness | С | 0.09 | _ | 0.25 | | | Foot Angle | ф | 0° | 4° | 8° | | | Lead Width | b | 0.22 | _ | 0.38 | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-072B ## 28-Lead Plastic Dual In-Line (P) - 600 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | | |----------------------------|------------------|----------|--------|-------|--| | | Dimension Limits | MIN | NOM | MAX | | | Number of Pins | N | | 28 | | | | Pitch | е | .100 BSC | | | | | Top to Seating Plane | А | _ | _ | .250 | | | Molded Package Thickness | A2 | .125 | _ | .195 | | | Base to Seating Plane | A1 | .015 | _ | _ | | | Shoulder to Shoulder Width | E | .590 | _ | .625 | | | Molded Package Width | E1 | .485 | _ | .580 | | | Overall Length | D | 1.380 | _ | 1.565 | | | Tip to Seating Plane | L | .115 | _ | .200 | | | Lead Thickness | С | .008 | _ | .015 | | | Upper Lead Width | b1 | .030 | - | .070 | | | Lower Lead Width | b | .014 | _ | .022 | | | Overall Row Spacing § | eB | _ | _ | .700 | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-079B ## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|------------------|------|-------------|------| | 1 | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | | 28 | | | Pitch | е | | 1.27 BSC | | | Overall Height | А | - | - | 2.65 | | Molded Package Thickness | A2 | 2.05 | - | _ | | Standoff § | A1 | 0.10 | _ | 0.30 | | Overall Width | E | | 10.30 BSC | | | Molded Package Width | E1 | | 7.50 BSC | | | Overall Length | D | | 17.90 BSC | | | Chamfer (optional) | h | 0.25 | - | 0.75 | | Foot Length | L | 0.40 | - | 1.27 | | Footprint | L1 | | 1.40 REF | | | Foot Angle Top | ф | 0° | - | 8° | | Lead Thickness | С | 0.18 | - | 0.33 | | Lead Width | b | 0.31 | - | 0.51 | | Mold Draft Angle Top | α | 5° | _ | 15° | | Mold Draft Angle Bottom | β | 5° | - | 15° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-052B ## 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1 mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | |--------------------------|-----------|-------------|-----------|------| | Dimensi | on Limits | MIN | NOM | MAX | | Number of Leads | | | 44 | | | Lead Pitch | е | | 0.80 BSC | | | Overall Height | Α | _ | _ | 1.20 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | _ | 0.15 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | | 1.00 REF | | | Foot Angle | ф | 0° | 3.5° | 7° | | Overall Width | Е | | 12.00 BSC | | | Overall Length | D | 12.00 BSC | | | | Molded Package Width | E1 | | 10.00 BSC | | | Molded Package Length | D1 | | 10.00 BSC | | | Lead Thickness | С | 0.09 | - | 0.20 | | Lead Width | b | 0.30 | 0.37 | 0.45 | | Mold Draft Angle Top | α | 11° | 12° | 13° | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-076B # APPENDIX A: DATA SHEET REVISION HISTORY ## **Revision D (04/2007)** Changed PICmicro to PIC; Replaced Dev. Tool Section; Updated Package Marking Information and replaced Package Drawings (Rev. AP) #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. #### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com то. ## **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | RE: | Reader Response | Total Pages Sent | | | | | |-----|----------------------------------------------------------------------------|---------------------------------------------------------|--|--|--|--| | | n: Name Company Address | | | | | | | | Telephone: ()lication (optional): | | | | | | | | uld you like a reply?YN | 17 - A DOMAGA D | | | | | | | ice: PIC16F5X | Literature Number: DS41213D | | | | | | | estions: What are the best features of this de | ocument? | | | | | | 2. | How does this document meet your | hardware and software development needs? | | | | | | 3. | Do you find the organization of this document easy to follow? If not, why? | | | | | | | 4. | What additions to the document do | you think would enhance the structure and subject? | | | | | | 5. | What deletions from the document of | could be made without affecting the overall usefulness? | | | | | | 6. | Is there any incorrect or misleading | information (what and where)? | | | | | | 7. | How would you improve this docum | ent? | | | | | | | | | | | | |