



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | PIC                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 20MHz                                                                   |
| Connectivity               | -                                                                       |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 3KB (2K x 12)                                                           |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 134 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                               |
| Data Converters            | -                                                                       |
| Oscillator Type            | External                                                                |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-TQFP                                                                 |
| Supplier Device Package    | 44-TQFP (10x10)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f59-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, PS logo, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

## Pin Diagrams





FIGURE 2-1: PIC16F5X SERIES BLOCK DIAGRAM

## 3.2 Data Memory Organization

Data memory is composed of registers or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR).

The Special Function Registers include the TMR0 register, the Program Counter (PC), the STATUS register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Purpose Registers are used to control the I/O port configuration and prescaler options.

The General Purpose Registers are used for data and control information under command of the instructions.

For the PIC16F54, the register file is composed of 7 Special Function Registers and 25 General Purpose Registers (Figure 3-3).

For the PIC16F57, the register file is composed of 8 Special Function Registers, 8 General Purpose Registers and 64 additional General Purpose Registers that may be addressed using a banking scheme (Figure 3-4).

For the PIC16F59, the register file is composed of 10 Special Function Registers, 6 General Purpose Registers and 128 additional General Purpose Registers that may be addressed using a banking scheme (Figure 3-5).

#### 3.2.1 GENERAL PURPOSE REGISTER FILE

The register file is accessed either directly or indirectly through the File Select Register (FSR). The FSR register is described in **Section 3.7 "Indirect Data Addressing; INDF and FSR Registers"**.

| FIGURE 3-3:  | PIC16F54 REGISTER FILE<br>MAP |
|--------------|-------------------------------|
| File Address |                               |



### FIGURE 3-4: PIC16F57 REGISTER FILE MAP



#### 3.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFR) are registers used by the CPU and peripheral functions to control the operation of the device (Table 3-1).

The Special Function Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

| Address | Name                      | Bit 7               | Bit 6                                          | Bit 5       | Bit 4    | Bit 3    | Bit 2     | Bit 1    | Bit 0  | Value on<br>Power-on<br>Reset | Details<br>on Page |
|---------|---------------------------|---------------------|------------------------------------------------|-------------|----------|----------|-----------|----------|--------|-------------------------------|--------------------|
| N/A     | TRIS                      | I/O Cor             | trol Reg                                       | isters (T   | RISA, T  | RISB, TI | RISC, TF  | RISD, TI | RISE)  | 1111 1111                     | 29                 |
| N/A     | OPTION                    | Contair<br>prescal  | is contro<br>er                                | l bits to o | configur | e Timer( | ) and Tin | ner0/WE  | T      | 11 1111                       | 18                 |
| 00h     | INDF                      | Uses co<br>register | ontents c<br>)                                 | of FSR to   | addres   | s data m | nemory (  | not a ph | ysical | xxxx xxxx                     | 20                 |
| 01h     | TMR0                      | Timer0              | Module                                         | Register    |          |          |           |          |        | xxxx xxxx                     | 34                 |
| 02h     | PCL <sup>(1)</sup>        | Low or              | der 8 bits                                     | of PC       |          |          |           |          |        | 1111 1111                     | 19                 |
| 03h     | STATUS                    | PA2                 | PA1                                            | PA0         | TO       | PD       | Z         | DC       | С      | 0001 1xxx                     | 17                 |
| 04h     | FSR <sup>(3)</sup>        | Indirect            | Indirect data memory Address Pointer 111x xxxx |             |          |          |           |          |        | 111x xxxx                     | 20                 |
| 04h     | FSR <sup>(4)</sup>        | Indirect            | Indirect data memory Address Pointer           |             |          |          |           |          |        | 20                            |                    |
| 04h     | FSR <sup>(5)</sup>        | Indirect            | Indirect data memory Address Pointer           |             |          |          |           |          | 20     |                               |                    |
| 05h     | PORTA <sup>(6)</sup>      |                     | —                                              |             |          | RA3      | RA2       | RA1      | RA0    | xxxx                          | 29                 |
| 06h     | PORTB                     | RB7                 | RB6                                            | RB5         | RB4      | RB3      | RB2       | RB1      | RB0    | xxxx xxxx                     | 29                 |
| 07h     | PORTC <sup>(2)</sup>      | RC7                 | RC6                                            | RC5         | RC4      | RC3      | RC2       | RC1      | RC0    | xxxx xxxx                     | 29                 |
| 08h     | PORTD <sup>(7)</sup>      | RD7                 | RD6                                            | RD5         | RD4      | RD3      | RD2       | RD1      | RD0    | xxxx xxxx                     | 29                 |
| 09h     | PORTE <sup>(6), (7)</sup> | RE7                 | RE6                                            | RE5         | RE4      | _        | —         | _        | —      | xxxx                          | 29                 |

| TABLE 3-1: | SPECIAL FUNCTION REGISTER | SUMMARY |
|------------|---------------------------|---------|
|            |                           |         |

**Legend:** Shaded cells = unimplemented or unused, - = unimplemented, read as '0' (if applicable), x = unknown, u = unchanged

**Note 1:** The upper byte of the Program Counter is not directly accessible. See **Section 3.5 "Program Counter"** for an explanation of how to access these bits.

- 2: File address 07h is a General Purpose Register on the PIC16F54.
- **3:** PIC16F54 only.
- 4: PIC16F57 only.
- 5: PIC16F59 only.
- 6: Unimplemented bits are read as '0's.
- 7: File address 08h and 09h are General Purpose Registers on the PIC16F54 and PIC16F57.

## 4.0 OSCILLATOR CONFIGURATIONS

## 4.1 Oscillator Types

The PIC16F5X devices can be operated in four different oscillator modes. The user can program two Configuration bits (FOSC1:FOSC0) to select one of these four modes:

- LP: Low-power Crystal
- XT: Crystal/Resonator
- HS: High-speed Crystal/Resonator
- RC: Resistor/Capacitor

## 4.2 Crystal Oscillator/Ceramic Resonators

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 4-1). The PIC16F5X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency outside of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source drive the OSC1/CLKIN pin (Figure 4-2).

#### FIGURE 4-1: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION)



FIGURE 4-2: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)



## TABLE 4-1:CAPACITOR SELECTION FOR<br/>CERAMIC RESONATORS

| Osc<br>Type | Resonator<br>Freq. | Cap. Range<br>C1 | Cap. Range<br>C2 |
|-------------|--------------------|------------------|------------------|
| XT          | 455 kHz            | 68-100 pF        | 68-100 pF        |
|             | 2.0 MHz            | 15-33 pF         | 15-33 pF         |
|             | 4.0 MHz            | 10-22 pF         | 10-22 pF         |
| HS          | 8.0 MHz            | 10-22 pF         | 10-22 pF         |
|             | 16.0 MHz           | 10 pF            | 10 pF            |

These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

#### TABLE 4-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR

| Osc<br>Type | Crystal<br>Freq.      | Cap.Range<br>C1 | Cap. Range<br>C2 |
|-------------|-----------------------|-----------------|------------------|
| LP          | 32 kHz <sup>(1)</sup> | 15 pF           | 15 pF            |
| XT          | 100 kHz               | 15-30 pF        | 200-300 pF       |
|             | 200 kHz               | 15-30 pF        | 100-200 pF       |
|             | 455 kHz               | 15-30 pF        | 15-100 pF        |
|             | 1 MHz                 | 15-30 pF        | 15-30 pF         |
|             | 2 MHz                 | 15 pF           | 15 pF            |
|             | 4 MHz                 | 15 pF           | 15 pF            |
| HS          | 4 MHz                 | 15 pF           | 15 pF            |
|             | 8 MHz                 | 15 pF           | 15 pF            |
|             | 20 MHz                | 15 pF           | 15 pF            |

Note 1: For VDD > 4.5V, C1 = C2  $\approx$  30 pF is recommended.

These values are for design guidance only. Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specifications. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

2: The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the Oscillator mode may be required.

Note 1: This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device.

## 5.0 RESET

The PIC16F5X devices may be reset in one of the following ways:

- Power-on Reset (POR)
- MCLR Reset (normal operation)
- MCLR Wake-up Reset (from Sleep)
- WDT Reset (normal operation)
- WDT Wake-up Reset (from Sleep)

Table 5-1 shows these Reset conditions for the PCL and STATUS registers.

Some registers are not affected in any Reset condition. Their status is unknown on POR and unchanged in any other Reset. Most other registers are reset to a "Reset state" on Power-on Reset (POR), MCLR or WDT Reset. A MCLR or WDT wake-up from Sleep also results in a device Reset and not a continuation of operation before Sleep. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits (STATUS <4:3>) are set or cleared depending on the different Reset conditions (Table 5-1). These bits may be used to determine the nature of the Reset.

Table 5-3 lists a full description of Reset states of all registers. Figure 5-1 shows a simplified block diagram of the on-chip Reset circuit.

#### TABLE 5-1:STATUS BITS AND THEIR SIGNIFICANCE

| Condition                     | то | PD |
|-------------------------------|----|----|
| Power-on Reset                | 1  | 1  |
| MCLR Reset (normal operation) | u  | u  |
| MCLR Wake-up (from Sleep)     | 1  | 0  |
| WDT Reset (normal operation)  | 0  | 1  |
| WDT Wake-up (from Sleep)      | 0  | 0  |

**Legend:** u = unchanged, x = unknown, — = unimplemented read as '0'.

#### TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH RESET

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR | <u>Value</u> on<br>MCLR and<br>WDT Reset |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------|------------------------------------------|
| 03h     | STATUS | PA2   | PA1   | PA0   | TO    | PD    | Z     | DC    | С     | 0001 1xxx       | 000q quuu                                |

**Legend:** u = unchanged, x = unknown, q = see Table 5-1 for possible values.

## 6.0 I/O PORTS

As with any other register, the I/O registers can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin's Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance), since the I/O control registers (TRISA, TRISB, TRISC, TRISD and TRISE) are all set.

## 6.1 PORTA

PORTA is a 4-bit I/O register. Only the low order 4 bits are used (PORTA<3:0>). The high order 4 bits (PORTA<7:4>) are unimplemented and read as '0's.

## 6.2 PORTB

PORTB is an 8-bit I/O register (PORTB<7:0>).

## 6.3 PORTC

PORTC is an 8-bit I/O register (PORTC<7:0>) for the PIC16F57 and PIC16F59.

PORTC is a General Purpose Register for the PIC16F54.

## 6.4 PORTD

PORTD is an 8-bit I/O register (PORTD<7:0>) for the PIC16F59.

PORTD is a General Purpose Register for the PIC16F54 and PIC16F57.

## 6.5 PORTE

PORTE is an 4-bit I/O register for the PIC16F59. Only the high order 4 bits are used (PORTE<7:4>). The low order 4 bits (PORTE<3:0>) are unimplemented and read as '0's.

PORTE is a General Purpose Register for the PIC16F54 and PIC16F57.

## 6.6 TRIS Registers

The output driver control registers are loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a High-Impedance (Input) mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer.

| Note: | A read of the ports reads the pins, not the    |
|-------|------------------------------------------------|
|       | output data latches. That is, if an output     |
|       | driver on a pin is enabled and driven high,    |
|       | but the external system is holding it low, a   |
|       | read of the port will indicate that the pin is |
|       | low.                                           |

The TRIS registers are "write-only" and are set (output drivers disabled) upon Reset.

## 6.7 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 6-1. All ports may be used for both input and output operation. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit (in TRISA, TRISB, TRISC, TRISD and TRISE) must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin can be programmed individually as input or output.

FIGURE 6-1:

#### EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN



### TABLE 6-1: SUMMARY OF PORT REGISTERS

| Address | Name                 | Bit 7   | Bit 6     | Bit 5      | Bit 4    | Bit 3    | Bit 2   | Bit 1   | Bit 0  | Value on<br>Power-on<br>Reset | <u>Value</u> on<br>MCLR and<br>WDT Reset |
|---------|----------------------|---------|-----------|------------|----------|----------|---------|---------|--------|-------------------------------|------------------------------------------|
| N/A     | TRIS                 | I/O Con | ntrol Reg | isters (Tl | RISA, TF | RISB, TR | ISC, TR | ISD and | TRISE) | 1111 1111                     | 1111 1111                                |
| 05h     | PORTA                |         |           | _          |          | RA3      | RA2     | RA1     | RA0    | xxxx                          | uuuu                                     |
| 06h     | PORTB                | RB7     | RB6       | RB5        | RB4      | RB3      | RB2     | RB1     | RB0    | xxxx xxxx                     | uuuu uuuu                                |
| 07h     | PORTC <sup>(1)</sup> | RC7     | RC6       | RC5        | RC4      | RC3      | RC2     | RC1     | RC0    | xxxx xxxx                     | uuuu uuuu                                |
| 08h     | PORTD <sup>(2)</sup> | RD7     | RD6       | RD5        | RD4      | RD3      | RD2     | RD1     | RD0    | xxxx xxxx                     | uuuu uuuu                                |
| 09h     | PORTE <sup>(2)</sup> | RE7     | RE6       | RE5        | RE4      | —        |         |         | _      | xxxx                          | uuuu                                     |

**Legend:** Shaded cells = unimplemented, read as '0', - = unimplemented, read as '0', x = unknown, u = unchanged

Note 1: File address 07h is a General Purpose Register on the PIC16F54.

2: File address 08h and 09h are General Purpose Registers on the PIC16F54 and PIC16F57.

## 7.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 7.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock is the Timer0 input. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-4). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

## 7.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-4 shows the delay from the external clock edge to the timer incrementing.





## 7.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer (WDT), respectively (Section 8.2.1 "WDT Period"). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all '0's.

## 9.0 INSTRUCTION SET SUMMARY

Each PIC16F5X instruction is a 12-bit word divided into an opcode, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC16F5X instruction set summary in Table 9-2 groups the instructions into byteoriented, bit-oriented, and literal and control operations. Table 9-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers in that bank is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8- or 9-bit constant or literal value.

| TABLE 9-1: | OPCODE FIELD |
|------------|--------------|
|            | DESCRIPTIONS |

| Field         | Description                               |
|---------------|-------------------------------------------|
| i ieiu        |                                           |
| f             | Register file address (0x00 to 0x1F)      |
| W             | Working register (accumulator)            |
| b             | Bit address within an 8-bit file register |
| k             | Literal field, constant data or label     |
| x             | Don't care location (= 0 or 1)            |
|               | The assembler will generate code with     |
|               | x = 0. It is the recommended form of use  |
|               | for compatibility with all Microchip      |
|               | software tools.                           |
| d             | Destination select;                       |
|               | d = 0 (store result in W)                 |
|               | d = 1 (store result in file register 'f') |
|               | Default is d = 1                          |
| label         | Label name                                |
| TOS           | Top-of-Stack                              |
| PC            | Program Counter                           |
| WDT           | Watchdog Timer Counter                    |
| TO            | Time-out bit                              |
| PD            | Power-down bit                            |
| dest          | Destination, either the W register or the |
|               | specified register file location          |
| [ ]           | Options                                   |
| ( )           | Contents                                  |
| $\rightarrow$ | Assigned to                               |
| < >           | Register bit field                        |
| E             | In the set of                             |
| italics       | User defined term                         |

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time would be 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time would be 2  $\mu$ s.

Figure 9-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

### FIGURE 9-1: GENERAL FORMAT FOR INSTRUCTIONS

| Byte-oriented file register operations                                                |                                                                                                                                          |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| <u>11 6 5</u>                                                                         | 4 0                                                                                                                                      |  |  |  |  |  |  |
| OPCODE d                                                                              | f (FILE #)                                                                                                                               |  |  |  |  |  |  |
| d = 0 for destination W<br>d = 1 for destination f<br>f = 5-bit file register address |                                                                                                                                          |  |  |  |  |  |  |
| Bit-oriented file register op                                                         | erations                                                                                                                                 |  |  |  |  |  |  |
| 11 8 7                                                                                | <b>5 4</b> 0                                                                                                                             |  |  |  |  |  |  |
| OPCODE b (E                                                                           | IT #) f (FILE #)                                                                                                                         |  |  |  |  |  |  |
| b = 3-bit bit address<br>f = 5-bit file register a<br>Literal and control operati     | <ul> <li>b = 3-bit bit address</li> <li>f = 5-bit file register address</li> <li>Literal and control operations (except GOTO)</li> </ul> |  |  |  |  |  |  |
| <u>11 8</u>                                                                           | 7 0                                                                                                                                      |  |  |  |  |  |  |
| OPCODE                                                                                | k (literal)                                                                                                                              |  |  |  |  |  |  |
| k = 8-bit immediate value                                                             |                                                                                                                                          |  |  |  |  |  |  |
| Literal and control operations - GOTO instruction                                     |                                                                                                                                          |  |  |  |  |  |  |
| <u>11 9</u>                                                                           | 8 0                                                                                                                                      |  |  |  |  |  |  |
| OPCODE                                                                                | k (literal)                                                                                                                              |  |  |  |  |  |  |
| k = 9-bit immediate v                                                                 | alue                                                                                                                                     |  |  |  |  |  |  |

# PIC16F5X

| IORLW                                                                                                                                | Inclusive OR literal with W    |                       |      |                           |  |
|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------|------|---------------------------|--|
| Syntax:                                                                                                                              | [ label ]                      | IORLW                 | k    |                           |  |
| Operands:                                                                                                                            | $0 \le k \le 2$                | 55                    |      |                           |  |
| Operation:                                                                                                                           | (W) .OR                        | $(k) \rightarrow (N)$ | /)   |                           |  |
| Status Affected:                                                                                                                     | Z                              |                       |      |                           |  |
| Encoding:                                                                                                                            | 1101                           | kkkk                  | kkkk |                           |  |
| Description: The contents of the W register an<br>OR'ed with the eight-bit literal 'k'<br>The result is placed in the W<br>register. |                                |                       |      | ster are<br>ral 'k'.<br>N |  |
| Words:                                                                                                                               | 1                              |                       |      |                           |  |
| Cycles:                                                                                                                              | 1                              |                       |      |                           |  |
| Example:                                                                                                                             | IORLW                          | 0x35                  |      |                           |  |
| Before Instru<br>W =<br>After Instruct<br>W =                                                                                        | iction<br>0x9A<br>tion<br>0xBF |                       |      |                           |  |
| Z =                                                                                                                                  | 0                              |                       |      |                           |  |

| IORWF            | Inclusive OR W with f               |                                |                                      |                                           |                       |  |
|------------------|-------------------------------------|--------------------------------|--------------------------------------|-------------------------------------------|-----------------------|--|
| Syntax:          | [ labe                              | /]                             | IORWF                                | f, d                                      |                       |  |
| Operands:        | $0 \le f \le d \in [0]$             | ≤ 31<br>),1]                   |                                      |                                           |                       |  |
| Operation:       | (W).C                               | R.                             | $(f) \rightarrow (de)$               | st)                                       |                       |  |
| Status Affected: | : Z                                 |                                |                                      |                                           |                       |  |
| Encoding:        | 000                                 | 1                              | 00df                                 | ffff                                      |                       |  |
| Description.     | regist<br>place<br>the re<br>regist | er 'f<br>d in<br>sult<br>er 'f | ". If 'd' is<br>the W re<br>is place | '0', the re<br>gister. If 'c<br>d back in | sult is<br>l' is '1', |  |
| Words:           | 1                                   |                                |                                      |                                           |                       |  |
| Cycles:          | 1                                   |                                |                                      |                                           |                       |  |
| Example:         | IORW                                | F                              |                                      | RESULT,                                   | 0                     |  |
| Before Instru    | ction                               |                                |                                      |                                           |                       |  |
| RESULT           | - =                                 | 0x                             | 13                                   |                                           |                       |  |
| W                | =                                   | 0x                             | 91                                   |                                           |                       |  |
| After Instruct   | ion                                 |                                |                                      |                                           |                       |  |
| RESULT           | =                                   | 0x                             | 13                                   |                                           |                       |  |
| W                | =                                   | 0x                             | 93                                   |                                           |                       |  |
| Z                | =                                   | 0                              |                                      |                                           |                       |  |

| MOVF                 | Move f                                                                                                                                                                                                                                                       |  |  |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:              | [ <i>label</i> ] MOVF f, d                                                                                                                                                                                                                                   |  |  |  |  |  |
| Operands:            | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \ [0,1] \end{array}$                                                                                                                                                                                             |  |  |  |  |  |
| Operation:           | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                     |  |  |  |  |  |
| Status Affected:     | Z                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Encoding:            | 0010 00df ffff                                                                                                                                                                                                                                               |  |  |  |  |  |
| Description:         | The contents of register 'f' is<br>moved to destination 'd'. If 'd' is '0',<br>destination is the W register. If 'd'<br>is '1', the destination is file<br>register 'f'. 'd' is '1' is useful to test<br>a file register since Status flag Z is<br>affected. |  |  |  |  |  |
| Words:               | 1                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Cycles:              | 1                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Example:             | MOVF FSR, 0                                                                                                                                                                                                                                                  |  |  |  |  |  |
| After Instruc<br>W = | tion<br>= value in FSR register                                                                                                                                                                                                                              |  |  |  |  |  |

| MOVLW                 | Move Literal to W             |                            |                   |     |  |  |  |
|-----------------------|-------------------------------|----------------------------|-------------------|-----|--|--|--|
| Syntax:               | [ label ]                     | MOVLW                      | k                 |     |  |  |  |
| Operands:             | $0 \le k \le 2$               | 55                         |                   |     |  |  |  |
| Operation:            | $k \rightarrow (W)$           |                            |                   |     |  |  |  |
| Status Affected:      | None                          |                            |                   |     |  |  |  |
| Encoding:             | 1100                          | kkkk                       | kkkk              |     |  |  |  |
| Description:          | The eigh<br>into the V        | t-bit litera<br>V register | l 'k' is loa<br>: | ded |  |  |  |
| Words:                | 1                             |                            |                   |     |  |  |  |
| Cycles:               | 1                             |                            |                   |     |  |  |  |
| Example:              | MOVLW                         | 0x5A                       |                   |     |  |  |  |
| After Instruct<br>W = | After Instruction<br>W = 0x5A |                            |                   |     |  |  |  |

| MOVWF                                                           | Move W                                         | to f                                 |      |  |  |
|-----------------------------------------------------------------|------------------------------------------------|--------------------------------------|------|--|--|
| Syntax:                                                         | [ label ]                                      | MOVWF                                | f    |  |  |
| Operands:                                                       | $0 \le f \le 31$                               |                                      |      |  |  |
| Operation:                                                      | $(W) \rightarrow (f)$                          | )                                    |      |  |  |
| Status Affected:                                                | None                                           |                                      |      |  |  |
| Encoding:                                                       | 0000                                           | 001f                                 | ffff |  |  |
| Description:                                                    | Move data from the W register to register 'f'. |                                      |      |  |  |
| Words:                                                          | 1                                              |                                      |      |  |  |
| Cycles:                                                         | 1                                              |                                      |      |  |  |
| Example:                                                        | MOVWF                                          | TEMP_RE                              | G    |  |  |
| Before Instruc<br>TEMP_R<br>W<br>After Instructi<br>TEMP_R<br>W | ction<br>EG =<br>on<br>EG =<br>=               | 0xFF<br>0x4F<br>0x4F<br>0x4F<br>0x4F |      |  |  |

#### No Operation

NOP

| Syntax:          | [ label ] | NOP    |      |
|------------------|-----------|--------|------|
| Operands:        | None      |        |      |
| Operation:       | No opera  | ation  |      |
| Status Affected: | None      |        |      |
| Encoding:        | 0000      | 0000   | 0000 |
| Description:     | No opera  | ation. |      |
| Words:           | 1         |        |      |
| Cycles:          | 1         |        |      |
| Example:         | NOP       |        |      |

| OPTION             | Load OPTION Register |             |                 |  |  |
|--------------------|----------------------|-------------|-----------------|--|--|
| Syntax:            | [label] OPTION       |             |                 |  |  |
| Operands:          | None                 |             |                 |  |  |
| Operation:         | $(W) \rightarrow C$  | OPTION      |                 |  |  |
| Status Affected:   | None                 |             |                 |  |  |
| Encoding:          | 0000                 | 0000        | 0010            |  |  |
| Description:       | The con              | tent of the | e W register is |  |  |
|                    | loaded i             | nto the O   | ption register. |  |  |
| Words:             | 1                    |             |                 |  |  |
| Cycles:            | 1                    |             |                 |  |  |
| Example:           | OPTION               |             |                 |  |  |
| Before Instruction |                      |             |                 |  |  |
| W                  | = 0x                 | :07         |                 |  |  |
| After Instructi    | on                   |             |                 |  |  |
| OPTION             | = 0x                 | :07         |                 |  |  |

| RETLW                                             | Return with Literal in W                                                                                                                                                            |  |  |  |  |  |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                                           | [ <i>label</i> ] RETLW k                                                                                                                                                            |  |  |  |  |  |
| Operands:                                         | $0 \le k \le 255$                                                                                                                                                                   |  |  |  |  |  |
| Operation:                                        | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC                                                                                                                                        |  |  |  |  |  |
| Status Affected:                                  | None                                                                                                                                                                                |  |  |  |  |  |
| Encoding:                                         | 1000 kkkk kkkk                                                                                                                                                                      |  |  |  |  |  |
| Description:                                      | The W register is loaded with the<br>eight-bit literal 'k'. The program<br>counter is loaded from the top of<br>the stack (the return address). This<br>is a two-cycle instruction. |  |  |  |  |  |
| Words:                                            | 1                                                                                                                                                                                   |  |  |  |  |  |
| Cycles:                                           | 2                                                                                                                                                                                   |  |  |  |  |  |
| Example:                                          | CALL TABLE;W contains<br>;table offset<br>;value.<br>• ;W now has table<br>• :value.                                                                                                |  |  |  |  |  |
| TABLE                                             | •                                                                                                                                                                                   |  |  |  |  |  |
|                                                   | ADDWF PC ;W = offset<br>RETLW k1 ;Begin table<br>RETLW k2 ;<br>•<br>•                                                                                                               |  |  |  |  |  |
|                                                   | RETLW kn ; End of table                                                                                                                                                             |  |  |  |  |  |
| Before Instru<br>W                                | uction<br>= 0x07                                                                                                                                                                    |  |  |  |  |  |
| After Instruc                                     | tion<br>– value of k8                                                                                                                                                               |  |  |  |  |  |
| TABLE<br>Before Instru<br>W<br>After Instruc<br>W | <pre>,value.<br/>,value.<br/>ADDWF PC ;W = offset<br/>RETLW k1 ;Begin table<br/>RETLW k2 ;<br/>RETLW kn ; End of table<br/>uction<br/>= 0x07<br/>tion<br/>= value of k8</pre>       |  |  |  |  |  |



## PIC16F5X

|                  |            | Standard Operating Conditions (unless otherwise specified)                                                                       |      |        |        |       |               |
|------------------|------------|----------------------------------------------------------------------------------------------------------------------------------|------|--------|--------|-------|---------------|
|                  | JIERISTICS | Operating Temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |      |        |        |       |               |
| Parameter<br>No. | Sym.       | Characteristic                                                                                                                   | Min. | Тур†   | Max.   | Units | Conditions    |
| -                | Fosc       | External CLKIN Frequency <sup>(1)</sup>                                                                                          | DC   |        | 4.0    | MHz   | XT Osc mode   |
|                  |            |                                                                                                                                  | DC   | —      | 20     | MHz   | HS Osc mode   |
|                  |            |                                                                                                                                  | DC   | —      | 200    | kHz   | LP Osc mode   |
|                  |            | Oscillator Frequency <sup>(1)</sup>                                                                                              | DC   | —      | 4.0    | MHz   | RC Osc mode   |
|                  |            |                                                                                                                                  | 0.1  | —      | 4.0    | MHz   | XT Osc mode   |
|                  |            |                                                                                                                                  | 4.0  | —      | 20     | MHz   | HS Osc mode   |
|                  |            |                                                                                                                                  | 5.0  | —      | 200    | kHz   | LP Osc mode   |
| 1                | Tosc       | External CLKIN Period <sup>(1)</sup>                                                                                             | 250  | —      |        | ns    | XT Osc mode   |
|                  |            |                                                                                                                                  | 50   | —      | —      | ns    | HS Osc mode   |
|                  |            |                                                                                                                                  | 5.0  | —      | _      | μs    | LP Osc mode   |
|                  |            | Oscillator Period <sup>(1)</sup>                                                                                                 | 250  | —      | —      | ns    | RC Osc mode   |
|                  |            |                                                                                                                                  | 250  | —      | 10,000 | ns    | XT Osc mode   |
|                  |            |                                                                                                                                  | 50   | —      | 250    | ns    | HS Osc mode   |
|                  |            |                                                                                                                                  | 5.0  | —      | _      | μs    | LP Osc mode   |
| 2                | TCY        | Instruction Cycle Time <sup>(2)</sup>                                                                                            | —    | 4/Fosc | _      | —     |               |
| 3                | TosL, TosH | Clock in (OSC1) Low or High                                                                                                      | 50*  | —      | —      | ns    | XT oscillator |
|                  |            | Time                                                                                                                             | 20*  | —      | —      | ns    | HS oscillator |
|                  |            |                                                                                                                                  | 2.0* | —      | _      | μs    | LP oscillator |
| 4                | TosR, TosF | Clock in (OSC1) Rise or Fall                                                                                                     | _    |        | 25*    | ns    | XT oscillator |
|                  |            | Time                                                                                                                             | —    | —      | 5*     | ns    | HS oscillator |
|                  |            |                                                                                                                                  | —    | —      | 50*    | ns    | LP oscillator |

#### TABLE 11-1: EXTERNAL CLOCK TIMING REQUIREMENTS

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

2: Instruction cycle period (TCY) equals four times the input oscillator time base period.





| Param<br>No. | Sym.     | Characteristic                                                | Min.         | Тур† | Max. | Units |
|--------------|----------|---------------------------------------------------------------|--------------|------|------|-------|
| 10           | TosH2CKL | OSC1↑ to CLKOUT↓ <sup>(1)</sup>                               | —            | 15   | 30** | ns    |
| 11           | TosH2CKH | OSC1↑ to CLKOUT↑ <sup>(1)</sup>                               | —            | 15   | 30** | ns    |
| 12           | ТскR     | CLKOUT rise time <sup>(1)</sup>                               | —            | 5.0  | 15** | ns    |
| 13           | ТскF     | CLKOUT fall time <sup>(1)</sup>                               | —            | 5.0  | 15** | ns    |
| 14           | TcĸL2ıoV | CLKOUT↓ to Port out valid <sup>(1)</sup>                      | —            | —    | 40** | ns    |
| 15           | ТюV2скН  | Port in valid before CLKOUT <sup>(1)</sup>                    | 0.25 Tcy+30* | —    | —    | ns    |
| 16           | TckH2iol | Port in hold after CLKOUT↑ <sup>(1)</sup>                     | 0*           | —    | —    | ns    |
| 17           | TosH2IoV | OSC1 <sup>↑</sup> (Q1 cycle) to Port out valid <sup>(2)</sup> | —            | —    | 100* | ns    |
| 18           | TosH2ıol | OSC1↑ (Q2 cycle) to Port input invalid<br>(I/O in hold time)  | TBD          | —    | —    | ns    |
| 19           | TioV2osH | Port input valid to OSC1↑<br>(I/O in setup time)              | TBD          | —    | —    | ns    |
| 20           | TIOR     | Port output rise time <sup>(2, 3)</sup>                       | —            | 10   | 25** | ns    |
| 20           | TIOR     | Port output rise time <sup>(2, 4)</sup>                       | —            | 10   | 50** | ns    |
| 21           | TIOF     | Port output fall time <sup>(2, 3)</sup>                       | —            | 10   | 25** | ns    |
| 21           | TIOF     | Port output fall time <sup>(2, 4)</sup>                       |              | 10   | 50** | ns    |

TABLE 11-2: CLKOUT AND I/O TIMING REQUIREMENTS – PIC16F5X

**Legend:** TBD = To Be Determined.

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Measurements are taken in RC mode where CLKOUT output is 4 x Tosc.

2: Please refer to Figure 11-2 for load conditions.

3: PIC16F54/57 only.

4: PIC16F59 only.



#### FIGURE 11-5: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING -- PIC16F5X

#### TABLE 11-3: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER – PIC16F5X

| AC CH        | ARACTI | ERISTICS                                         | Standard Operating<br>Operating Temperate |            |            | rating Conditions (unless otherwise sperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for indust $-40^{\circ}C \le TA \le +125^{\circ}C$ for exter |                                                  |  |
|--------------|--------|--------------------------------------------------|-------------------------------------------|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
| Param<br>No. | Sym.   | Characteristic                                   | Min.                                      | Тур†       | Max.       | Units                                                                                                                                             | Conditions                                       |  |
| 30           | TMCL   | MCLR Pulse Width (low)                           | 2000*                                     | —          | —          | ns                                                                                                                                                | Vdd = 5.0V                                       |  |
| 31           | Twdt   | Watchdog Timer Time-out Period<br>(No Prescaler) | 9.0*<br>9.0*                              | 18*<br>18* | 30*<br>40* | ms                                                                                                                                                | VDD = 5.0V (industrial)<br>VDD = 5.0V (extended) |  |
| 32           | Tdrt   | Device Reset Timer Period                        | 9.0*<br>9.0*                              | 18*<br>18* | 30*<br>40* | ms                                                                                                                                                | VDD = 5.0V (industrial)<br>VDD = 5.0V (extended) |  |
| 34           | Tioz   | I/O high-impedance from MCLR                     | 100*                                      | 300*       | 2000*      | ns                                                                                                                                                |                                                  |  |

\* These parameters are characterized but not tested.

† Data in the Typical ("Typ") column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



For the most current package drawings, please see the Microchip Packaging Specification located at

#### 18-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

http://www.microchip.com/packaging

INCHES Units **Dimension Limits** MIN NOM MAX Number of Pins 18 Ν Pitch .100 BSC е Top to Seating Plane .210 А \_ \_ Molded Package Thickness A2 .115 .130 .195 Base to Seating Plane A1 .015 \_ Shoulder to Shoulder Width Е .300 .310 .325 Molded Package Width .240 .250 .280 E1 **Overall Length** D .880 .900 .920 .130 Tip to Seating Plane .115 .150 L Lead Thickness .008 .010 .014 С Upper Lead Width b1 .045 .060 .070 Lower Lead Width b .014 .018 .022 Overall Row Spacing § .430 eВ

#### Notes:

Note:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-007B



For the most current package drawings, please see the Microchip Packaging Specification located at

### 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

|                          | Units     |          | MILLIMETERS |       |  |
|--------------------------|-----------|----------|-------------|-------|--|
| Dimensi                  | on Limits | MIN      | NOM         | MAX   |  |
| Number of Pins           | Ν         | 28       |             |       |  |
| Pitch                    | е         | 0.65 BSC |             |       |  |
| Overall Height           | А         | -        | -           | 2.00  |  |
| Molded Package Thickness | A2        | 1.65     | 1.75        | 1.85  |  |
| Standoff                 | A1        | 0.05     | -           | -     |  |
| Overall Width            | E         | 7.40     | 7.80        | 8.20  |  |
| Molded Package Width     | E1        | 5.00     | 5.30        | 5.60  |  |
| Overall Length           | D         | 9.90     | 10.20       | 10.50 |  |
| Foot Length              | L         | 0.55     | 0.75        | 0.95  |  |
| Footprint                | L1        | 1.25 REF |             |       |  |
| Lead Thickness           | С         | 0.09     | -           | 0.25  |  |
| Foot Angle               | φ         | 0°       | 4°          | 8°    |  |
| Lead Width               | b         | 0.22     | -           | 0.38  |  |

Note:

Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Habour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Fuzhou** Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Shunde Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Gumi** Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Penang** Tel: 60-4-646-8870 Fax: 60-4-646-5086

Philippines - Manila Tel: 63-2-634-9065

Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820