Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D. t. il. | | |----------------------------|------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | HCS12 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, SCI, SPI | | Peripherals | LCD, Motor control PWM, POR, PWM, WDT | | Number of I/O | 50 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 6x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s12hy64j0mlh | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | 9.5 | Initialization/Application Information | . 364 | |------|----------------------------------------------------|-------| | | Chapter 10 | | | | Inter-Integrated Circuit (IICV3) Block Description | | | 10.1 | Introduction | . 365 | | 10.2 | External Signal Description | | | 10.3 | Memory Map and Register Definition | . 368 | | 10.4 | Functional Description | . 380 | | | Resets | | | | Interrupts | | | 10.7 | Application Information | . 386 | | | Chapter 11 | | | | Pulse-Width Modulator (S12PWM8B8CV1) | | | | Introduction | | | | External Signal Description | | | | Memory Map and Register Definition | | | | Functional Description | | | | Resets | | | 11.6 | Interrupts | . 423 | | | Chapter 12 | | | | Serial Communication Interface (S12SCIV5) | | | 12.1 | Introduction | . 425 | | 12.2 | External Signal Description | . 428 | | 12.3 | Memory Map and Register Definition | . 428 | | | Functional Description | | | 12.5 | Initialization/Application Information | . 459 | | | Chapter 13 | | | | Serial Peripheral Interface (S12SPIV5) | | | | Introduction | | | | External Signal Description | | | | Memory Map and Register Definition | | | 13.4 | Functional Description | .4/5 | | | Chapter 14 | | | | Timer Module (TIM16B8CV2) Block Description | | | | Introduction | | | 14.2 | External Signal Description | . 493 | | | Memory Map and Register Definition | | | | Functional Description | | | | Resets | | | 14.6 | Interrupts | . 515 | | | MC9S12HY/HA-Family Reference Manual, Rev. 1.05 | | | C.2 | 64-Pin LQFP Mechanical Dimensions | |-----|-------------------------------------------------------| | | Appendix D PCB Layout Guidelines | | | Appendix E<br>Derivative Differences | | E.1 | Memory Sizes and Package Options S12HY/S12HA - Family | | | Appendix F Detailed Register Address Map | | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------------------|--------|-------|-------------|----------------|--------|-------|-------|--------|--------| | 0x0244<br>PERT | R<br>W | PERT7 | PERT6 | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 | | 0x0245<br>PPST | R<br>W | PPST7 | PPST6 | PPST5 | PPST4 | PPST3 | PPST2 | PPST1 | PPST0 | | 0x0246 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | W | | | | | | | | | | 0x0247<br>PTTRR | R<br>W | 0 | 0 | PTTRR5 | PTTRR4 | 0 | 0 | PTTRR1 | PTTRR0 | | 0x0248<br>PTS | R<br>W | PTS7 | PTS6 | PTS5 | PTS4 | PTS3 | PTS2 | PTS1 | PTS0 | | 0x0249 | R | PTIS7 | PTIS6 | PTIS5 | PTIS4 | PTIS3 | PTIS2 | PTIS1 | PTIS0 | | PTIS | W | | | | | | | | | | 0x024A<br>DDRS | R<br>W | DDRS7 | DDRS6 | DDRS5 | DDRS4 | DDRS3 | DDRS2 | DDRS1 | DDRS0 | | 0x024B<br>RDRS | R<br>W | RDRS7 | RDRS6 | RDRS5 | RDRS4 | RDRS3 | RDRS2 | RDRS1 | RDRS0 | | 0x024C<br>PERS | R<br>W | PERS7 | PERS6 | PERS5 | PERS4 | PERS3 | PERS2 | PERS1 | PERS0 | | 0x024D<br>PPSS | R<br>W | PPSS7 | PPSS6 | PPSS5 | PPSS4 | PPSS3 | PPSS2 | PPSS1 | PPSS0 | | 0x024E<br>WOMS | R<br>W | WOMS7 | WOMS6 | WOMS5 | WOMS4 | WOMS3 | WOMS2 | WOMS1 | WOMS0 | | 0x024F<br>PTSRR | R<br>W | 0 | 0 | PTSRR5 | PTSRR4 | 0 | 0 | PTSRR1 | PTSRR0 | | 0x0250<br>-0x0257<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0258<br>PTP | R<br>W | PTP7 | PTP6 | PTP5 | PTP4 | PTP3 | PTP2 | PTP1 | PTP0 | | 0x0259<br>PTIP | R | PTIP7 | PTIP6 | PTIP5 | PTIP4 | PTIP3 | PTIP2 | PTIP1 | PTIP0 | | 1 111 | w | | = Unimpleme | ented or Reser | ved | | | | | = Onliniplemented of Reserved #### Port Integration Module (\$12HYPIMV1) Read: Anytime. Write: Anytime. **Table 2-27. PTP Register Field Descriptions** | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTP | Port P general purpose input/output data—Data Register, LCD segment driver output, PWM channel output Port P pins are associated with the PWM channel output and LCD segment driver output. When not used with the alternative functions, these pins can be used as general purpose I/O. If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The LCD segment takes precedence over the PWM function and the general purpose I/O function is LCD segment output is enabled</li> <li>The PWM function takes precedence over the general purpose I/O function if the PWM channel is enabled.</li> </ul> | ## 2.3.32 Port P Input Register (PTIP) Figure 2-30. Port P Input Register (PTIP) Table 2-28. PTIP Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIP | Port P input data— This register always reads back the buffered state of the associated pins. This can also be used to detect overload or short circuit conditions on output pins. | # 2.3.33 Port P Data Direction Register (DDRP) Figure 2-31. Port P Data Direction Register (DDRP) MC9S12HY/HA-Family Reference Manual, Rev. 1.05 Read: Anytime. Write: Never, writes to this register have no effect. Figure 5-8. BDM Target-to-Host Serial Bit Timing (Logic 1) Figure 5-9 shows the host receiving a logic 0 from the target. Since the host is asynchronous to the target, there is up to a one clock-cycle delay from the host-generated falling edge on BKGD to the start of the bit time as perceived by the target. The host initiates the bit time but the target finishes it. Since the target wants the host to receive a logic 0, it drives the BKGD pin low for 13 target clock cycles then briefly drives it high to speed up the rising edge. The host samples the bit level about 10 target clock cycles after starting the bit time. Figure 5-9. BDM Target-to-Host Serial Bit Timing (Logic 0) #### S12S Debug Module (S12SDBGV2) ### NOTE: When tracing is terminated using forced breakpoints, latency in breakpoint generation means that opcodes following the opcode causing the breakpoint can be stored to the trace buffer. The number of opcodes is dependent on program flow. This can be avoided by using tagged breakpoints. #### 6.4.5.3 Trace Buffer Organization (Normal, Loop1, Detail modes) ADRH, ADRM, ADRL denote address high, middle and low byte respectively. The numerical suffix refers to the tracing count. The information format for Loop1 and Normal modes is identical. In Detail mode, the address and data for each entry are stored on consecutive lines, thus the maximum number of entries is 32. In this case DBGCNT bits are incremented twice, once for the address line and once for the data line, on each trace buffer entry. In Detail mode CINF comprises of R/W and size access information (CRW and CSZ respectively). Single byte data accesses in Detail Mode are always stored to the low byte of the trace buffer (DATAL) and the high byte is cleared. When tracing word accesses, the byte at the lower address is always stored to trace buffer byte1 and the byte at the higher address is stored to byte0. 4-bits 8-bits 8-bits Entry Mode Number Field 0 Field 2 Field 1 CINF1,ADRH1 ADRM1 ADRL1 Entry 1 DATAH1 DATAL1 Detail Mode CINF2,ADRH2 ADRM2 ADRL2 Entry 2 DATAH2 DATAL2 0 Entry 1 PCH1 PCM1 PCL1 Normal/Loop1 Modes PCM2 PCL<sub>2</sub> Table 6-37. Trace Buffer Organization (Normal, Loop1, Detail modes) #### 6.4.5.3.1 **Information Bit Organization** Entry 2 The format of the bits is dependent upon the active trace mode as described below. PCH<sub>2</sub> #### Field2 Bits in Detail Mode | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|----------|----------| | CSZ | CRW | ADDR[17] | ADDR[16] | Figure 6-25. Field2 Bits in Detail Mode In Detail Mode the CSZ and CRW bits indicate the type of access being made by the CPU. Figure 7-19. Waveform selected on API\_EXTCLK pin (APIEA=1, APIFE=1) ### 7.3.2.21 S12CPMU Oscillator Register (CPMUOSC) This registers configures the external oscillator (OSCLCP). Figure 7-28. S12CPMU Oscillator Register (CPMUOSC) Read: Anytime Write: Anytime if PROT=0 (CPMUPROT register) and PLLSEL=1 (CPMUCLKS register). Else write has no effect. ### NOTE. Write to this register clears the LOCK and UPOSC status bits. ### NOTE. If the chosen VCOCLK-to-OSCCLK ratio divided by two (( $f_{VCO}/f_{OSC}$ )/2) is not an integer number, then the filter can not be used and the OSCFILT[4:0] bits must be set to 0. #### **NOTE** The frequency modulation (FM1 and FM0) can not be used if the Adaptive Oscillator Filter is enabled. Analog-to-Digital Converter (ADC12B8CV1) Block Description Table 8-13. Sample Time Select | SMP2 | SMP1 | SMP0 | Sample Time<br>in Number of<br>ATD Clock Cycles | |------|------|------|-------------------------------------------------| | 1 | 1 | 1 | 24 | #### **ATD Control Register 5 (ATDCTL5)** 8.3.2.6 Writes to this register will abort current conversion sequence and start a new conversion sequence. If external trigger is enabled (ETRIGE=1) an initial write to ATDCTL5 is required to allow starting of a conversion sequence which will then occur on each trigger event. Start of conversion means the beginning of the sampling phase. Module Base + 0x0005 Figure 8-8. ATD Control Register 5 (ATDCTL5) Read: Anytime Write: Anytime Table 8-14. ATDCTL5 Field Descriptions | Field | Description | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>SC | Special Channel Conversion Bit — If this bit is set, then special channel conversion can be selected using CD, CC, CB and CA of ATDCTL5. Table 8-15 lists the coding. O Special channel conversions disabled Special channel conversions enabled | | 5<br>SCAN | Continuous Conversion Sequence Mode — This bit selects whether conversion sequences are performed continuously or only once. If external trigger is enabled (ETRIGE=1) setting this bit has no effect, that means external trigger always starts a single conversion sequence. O Single conversion sequence Continuous conversion sequences (scan mode) | MC9S12HY/HA-Family Reference Manual, Rev. 1.05 298 Freescale Semiconductor Pulse-Width Modulator (S12PWM8B8CV1) ### 11.4.2 PWM Channel Timers The main part of the PWM module are the actual timers. Each of the timer channels has a counter, a period register and a duty register (each are 8-bit). The waveform output period is controlled by a match between the period register and the value in the counter. The duty is controlled by a match between the duty register and the counter value and causes the state of the output to change during the period. The starting polarity of the output is also selectable on a per channel basis. Shown below in Figure 11-19 is the block diagram for the PWM timer. Figure 11-19. PWM Timer Channel Block Diagram ### 11.4.2.1 PWM Enable Each PWM channel has an enable bit (PWMEx) to start its waveform output. When any of the PWMEx bits are set (PWMEx = 1), the associated PWM output signal is enabled immediately. However, the actual PWM waveform is not available on the associated PWM output until its clock source begins its next cycle due to the synchronization of PWMEx and the clock source. An exception to this is when channels are concatenated. Refer to Section 11.4.2.7, "PWM 16-Bit Functions" for more detail. #### NOTE The first PWM cycle after enabling the channel can be irregular. MC9S12HY/HA-Family Reference Manual, Rev. 1.05 Pulse-Width Modulator (S12PWM8B8CV1) ## 13.3.2 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. ### 13.3.2.1 SPI Control Register 1 (SPICR1) Module Base +0x0000 Figure 13-3. SPI Control Register 1 (SPICR1) Read: Anytime Write: Anytime **Table 13-2. SPICR1 Field Descriptions** | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SPIE | SPI Interrupt Enable Bit — This bit enables SPI interrupt requests, if SPIF or MODF status flag is set. 0 SPI interrupts disabled. 1 SPI interrupts enabled. | | 6<br>SPE | SPI System Enable Bit — This bit enables the SPI system and dedicates the SPI port pins to SPI system functions. If SPE is cleared, SPI is disabled and forced into idle state, status bits in SPISR register are reset. O SPI disabled (lower power consumption). SPI enabled, port pins are dedicated to SPI functions. | | 5<br>SPTIE | SPI Transmit Interrupt Enable — This bit enables SPI interrupt requests, if SPTEF flag is set. 0 SPTEF interrupt disabled. 1 SPTEF interrupt enabled. | | 4<br>MSTR | SPI Master/Slave Mode Select Bit — This bit selects whether the SPI operates in master or slave mode. Switching the SPI from master to slave or vice versa forces the SPI system into idle state. O SPI is in slave mode. SPI is in master mode. | | 3<br>CPOL | SPI Clock Polarity Bit — This bit selects an inverted or non-inverted SPI clock. To transmit data between SPI modules, the SPI modules must have identical CPOL values. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. O Active-high clocks selected. In idle state SCK is low. Active-low clocks selected. In idle state SCK is high. | | 2<br>CPHA | SPI Clock Phase Bit — This bit is used to select the SPI clock format. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. 0 Sampling of data occurs at odd edges (1,3,5,) of the SCK clock. 1 Sampling of data occurs at even edges (2,4,6,) of the SCK clock. | Timer Module (TIM16B8CV2) Block Description ### 14.3.2.4 Output Compare 7 Data Register (OC7D) Module Base + 0x0003 Figure 14-9. Output Compare 7 Data Register (OC7D) Read: Anytime Write: Anytime Table 14-5. OC7D Field Descriptions | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Output Compare 7 Data — A channel 7 event, which can be a counter overflow when TTOV[7] is set or a successful output compare on channel 7, can cause bits in the output compare 7 data register to transfer to the timer port data register depending on the output compare 7 mask register. | ### 14.3.2.5 Timer Count Register (TCNT) Module Base + 0x0004 Figure 14-10. Timer Count Register High (TCNTH) Module Base + 0x0005 Figure 14-11. Timer Count Register Low (TCNTL) The 16-bit main timer is an up counter. A full access for the counter register should take place in one clock cycle. A separate read/write for high byte and low byte will give a different result than accessing them as a word. Read: Anytime | CCOBIX[2:0] | Byte | FCCOB Parameter Fields (NVM Command Mode) | |-------------|------|-------------------------------------------| | 011 | НІ | Data 1 [15:8] | | | LO | Data 1 [7:0] | | 100 | НІ | Data 2 [15:8] | | | LO | Data 2 [7:0] | | 101 | НІ | Data 3 [15:8] | | | LO | Data 3 [7:0] | Table 16-23. FCCOB - NVM Command Mode (Typical Usage) # 16.3.2.12 Flash Reserved1 Register (FRSV1) This Flash register is reserved for factory testing. Offset Module Base + 0x000C Figure 16-18. Flash Reserved1 Register (FRSV1) All bits in the FRSV1 register read 0 and are not writable. # 16.3.2.13 Flash Reserved2 Register (FRSV2) This Flash register is reserved for factory testing. Offset Module Base + 0x000D Figure 16-19. Flash Reserved2 Register (FRSV2) All bits in the FRSV2 register read 0 and are not writable. # 16.3.2.14 Flash Reserved3 Register (FRSV3) This Flash register is reserved for factory testing. MC9S12HY/HA-Family Reference Manual, Rev. 1.05 Figure 16-27. Flash Module Interrupts Implementation ### 16.4.7 Wait Mode The Flash module is not affected if the MCU enters wait mode. The Flash module can recover the MCU from wait via the CCIF interrupt (see Section 16.4.6, "Interrupts"). ### **16.4.8** Stop Mode If a Flash command is active (CCIF = 0) when the MCU requests stop mode, the current Flash operation will be completed before the CPU is allowed to enter stop mode. # 16.5 Security The Flash module provides security information to the MCU. The Flash security state is defined by the SEC bits of the FSEC register (see Table 16-10). During reset, the Flash module initializes the FSEC register using data read from the security byte of the Flash configuration field at global address 0x3\_FF0F. The security state out of reset can be permanently changed by programming the security byte assuming that the MCU is starting from a mode where the necessary P-Flash erase and program commands are available and that the upper region of the P-Flash is unprotected. If the Flash security byte is successfully programmed, its new value will take affect after the next MCU reset. The following subsections describe these security-related subjects: - Unsecuring the MCU using Backdoor Key Access - Unsecuring the MCU in Special Single Chip Mode using BDM - Mode and Security Effects on Flash Command Availability # 16.5.1 Unsecuring the MCU using Backdoor Key Access The MCU may be unsecured by using the backdoor key access feature which requires knowledge of the contents of the backdoor keys (four 16-bit words programmed at addresses 0x3\_FF00-0x3\_FF07). If the KEYEN[1:0] bits are in the enabled state (see Section 16.3.2.2), the Verify Backdoor Access Key command (see Section 16.4.5.11) allows the user to present four prospective keys for comparison to the keys stored in the Flash memory via the Memory Controller. If the keys presented in the Verify Backdoor Access Key command match the backdoor keys stored in the Flash memory, the SEC bits in the FSEC MC9S12HY/HA-Family Reference Manual, Rev. 1.05 Table 17-59. Erase Verify D-Flash Section Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | | | | | | |-------------|--------------------------------------------------------|------------------------------------------------------|--|--|--|--|--| | 000 | 0x10 | Global address [17:16] to identify the D-Flash block | | | | | | | 001 | Global address [15:0] of the first word to be verified | | | | | | | | 010 | Number of words to be verified | | | | | | | Upon clearing CCIF to launch the Erase Verify D-Flash Section command, the Memory Controller will verify the selected section of D-Flash memory is erased. The CCIF flag will set after the Erase Verify D-Flash Section operation has completed. Table 17-60. Erase Verify D-Flash Section Command Error Handling | Error Bit | Error Condition | | | | | |-----------|-------------------------------------------------------------------------|--|--|--|--| | | Set if CCOBIX[2:0] != 010 at command launch | | | | | | | Set if command not available in current mode (see Table 17-27) | | | | | | ACCERR | Set if an invalid global address [17:0] is supplied | | | | | | | Set if a misaligned word address is supplied (global address [0] != 0) | | | | | | | Set if the requested section breaches the end of the D-Flash block | | | | | | FPVIOL | None | | | | | | MGSTAT1 | Set if any errors have been encountered during the read | | | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the reac | | | | | | | ACCERR FPVIOL MGSTAT1 | | | | | ### 17.4.5.15 Program D-Flash Command The Program D-Flash operation programs one to four previously erased words in the D-Flash block. The Program D-Flash operation will confirm that the targeted location(s) were successfully programmed upon completion. A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed. Table 17-61. Program D-Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | | | | | | | |-------------|------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--| | 000 | 0x11 | Global address [17:16] to identify the D-Flash block | | | | | | | | 001 | Global address [15:0] of word to be programmed | | | | | | | | | 010 | Word 0 program value | | | | | | | | | 011 | Word 1 program value, if desired | | | | | | | | | 100 | Word 2 program value, if desired | | | | | | | | MC9S12HY/HA-Family Reference Manual, Rev. 1.05 ### Figure 19-2. MC10B8C Memory Map (continued) | Offset | Register | Access | |--------|------------------------------------------------------------|--------| | 0x0016 | Motor Controller Channel Control Register 6 (MCCC6) | RW | | 0x0017 | Motor Controller Channel Control Register 7 (MCCC7) | RW | | 0x0018 | Reserved | _ | | 0x0019 | Reserved | _ | | 0x001A | Reserved | _ | | 0x001B | Reserved | _ | | 0x001C | Reserved | _ | | 0x001D | Reserved | _ | | 0x001E | Reserved | _ | | 0x001F | Reserved | _ | | 0x0020 | Motor Controller Duty Cycle Register 0 (MCDC0) — High Byte | RW | | 0x0021 | Motor Controller Duty Cycle Register 0 (MCDC0) — Low Byte | RW | | 0x0022 | Motor Controller Duty Cycle Register 1 (MCDC1) — High Byte | RW | | 0x0023 | Motor Controller Duty Cycle Register 1 (MCDC1) — Low Byte | RW | | 0x0024 | Motor Controller Duty Cycle Register 2 (MCDC2) — High Byte | RW | | 0x0025 | Motor Controller Duty Cycle Register 2 (MCDC2) — Low Byte | RW | | 0x0026 | Motor Controller Duty Cycle Register 3 (MCDC3) — High Byte | RW | | 0x0027 | Motor Controller Duty Cycle Register 3 (MCDC3) — Low Byte | RW | | 0x0028 | Motor Controller Duty Cycle Register 4 (MCDC4) — High Byte | RW | | 0x0029 | Motor Controller Duty Cycle Register 4 (MCDC4) — Low Byte | RW | | 0x002A | Motor Controller Duty Cycle Register 5 (MCDC5) — High Byte | RW | | 0x002B | Motor Controller Duty Cycle Register 5 (MCDC5) — Low Byte | RW | | 0x002C | Motor Controller Duty Cycle Register 6 (MCDC6) — High Byte | RW | | 0x002D | Motor Controller Duty Cycle Register 6 (MCDC6) — Low Byte | RW | | 0x002E | Motor Controller Duty Cycle Register 7 (MCDC7) — High Byte | RW | | 0x002F | Motor Controller Duty Cycle Register 7 (MCDC7) — Low Byte | RW | | 0x0030 | Reserved | _ | | 0x0031 | Reserved | _ | | 0x0032 | Reserved | _ | | 0x0033 | Reserved | _ | | 0x0034 | Reserved | _ | | 0x0035 | Reserved | _ | | 0x0036 | Reserved | _ | | 0x0037 | Reserved | _ | | 0x0038 | Reserved | _ | | 0x0039 | Reserved | _ | | 0x003A | Reserved | _ | | 0x003B | Reserved | _ | | 0x003C | Reserved | _ | | 0x003D | Reserved | _ | MC9S12HY/HA-Family Reference Manual, Rev. 1.05 Motor Controller (MC10B8CV1) ### **Detailed Register Address Map** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |---------------|---------|---------|-------|-------|------------|-------|-------|--------|--------|---------|-------|--| | 0x00CD | SCISR2 | R | AMAP | 0 | 0 | TXPOL | RXPOL | BRK13 | TXDIR | RAF | | | | 0,0000 | COIOILE | COICILE | OOIOI | W | 7 (IVI) (I | | | TXI OL | TOU OF | Dititio | IXDIK | | | 0,000 | CCIDBH | R | R8 | Т8 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0x00CE SCIDRH | SCIDKH | W | | 10 | | | | | | | | | | 0×000E | SCIDRL | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | | 0x00CF | SCIDKL | W | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | <sup>1.</sup> Those registers are accessible if the AMAP bit in the SCISR2 register is set to zero ### 0x00D0-0x00D7 Reserved | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00D0-<br>0x00D7 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | | | | | | | | | ### x00D8-0x00DF Serial Peripheral Interface (SPI) Map | Add to the state of o | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-------|---------|--------|----------|---------|-------|----------|-------| | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x00D8 | SPICR1 | R<br>W | SPIE | SPE | SPTIE | MSTR | CPOL | СРНА | SSOE | LSBFE | | 0x00D9 | SPICR2 | R | 0 | XFRW | 0 | MODFEN | BIDIROE | 0 | SPISWAI | SPC0 | | 0,00003 | OI IOIX2 | W | | XI IXVV | | WODI LIV | DIDINOL | | OI IOWAI | 01 00 | | 0x00DA | SPIBR | R | 0 | SPPR2 | SPPR1 | SPPR0 | 0 | SPR2 | SPR1 | SPR0 | | OXOODA SI | OI IDIX | W | | OFFICE | OFFICE | OFFIC | | 01112 | OFICE | 0110 | | 0x00DB | SPISR | R | SPIF | 0 | SPTEF | MODF | 0 | 0 | 0 | 0 | | олоовв | OI IOIC | W | | | | | | | | | | 0x00DC | SPIDRH | R | R15 | R14 | R13 | R12 | R11 | R10 | R9 | R8 | | ONOODO | OF IDIAI | W | T15 | T14 | T13 | T12 | T11 | T10 | T9 | T8 | | 0x00DD | SPIDRL | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | ONOODD | OFIDINE | W | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | 0x00DE | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UNUUDL | reserved | W | | | | | | | | | | 0x00DF | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUDF | Nesel veu | W | | | | | | | | | ## 0x00E0-0x00E7 Inter IC Bus (IIC) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00E0 | IBAD | R<br>W | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | 0 | | 0x00E1 | IBFD | R<br>W | IBC7 | IBC6 | IBC5 | IBC4 | IBC3 | IBC2 | IBC1 | IBC0 | ### MC9S12HY/HA-Family Reference Manual, Rev. 1.05 <sup>2.</sup> Those registers are accessible if the AMAP bit in the SCISR2 register is set to one **Detailed Register Address Map**