

Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XFI

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 40 MIPs                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT              |
| Number of I/O              | 35                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 9x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-TQFP                                                                         |
| Supplier Device Package    | 44-TQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj32mc304-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TABLE 4-1: CPU CORE REGISTERS MAP (CONTINUED)

| SFR Name | Addr | Bit 15                              | Bit 14        | Bit 13   | Bit 12                     | Bit 11 | Bit 10 | Bit 9 | Bit 8   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|----------|------|-------------------------------------|---------------|----------|----------------------------|--------|--------|-------|---------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| MODCON   | 0046 | XMODEN                              | YMODEN        | —        | BWM<3:0> YWM<3:0> XWM<3:0> |        |        |       |         |       |       |       | 0000  |       |       |       |       |               |
| XMODSRT  | 0048 |                                     |               | XS<15:1> |                            |        |        |       |         |       | 0     | XXXX  |       |       |       |       |       |               |
| XMODEND  | 004A |                                     | XE<15:1>      |          |                            |        |        |       |         |       | 1     | XXXX  |       |       |       |       |       |               |
| YMODSRT  | 004C |                                     |               |          |                            |        |        | Y     | S<15:1> |       |       |       |       |       |       |       | 0     | XXXX          |
| YMODEND  | 004E |                                     |               |          |                            |        |        | Y     | E<15:1> |       |       |       |       |       |       |       | 1     | XXXX          |
| XBREV    | 0050 | BREN                                | BREN XB<14:0> |          |                            |        |        |       |         |       |       | XXXX  |       |       |       |       |       |               |
| DISICNT  | 0052 | Disable Interrupts Counter Register |               |          |                            |        |        |       |         | XXXX  |       |       |       |       |       |       |       |               |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| File Name              | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11     | Bit 10     | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4       | Bit 3       | Bit 2     | Bit 1 | Bit 0 | All<br>Resets |
|------------------------|------|--------|--------|--------|--------|------------|------------|-------|-------|-------|-------|-------|-------------|-------------|-----------|-------|-------|---------------|
| RPINR0                 | 0680 | _      | _      | _      |        |            | INT1R<4:0> |       |       | _     | _     | _     | _           | _           | _         |       |       | 1F00          |
| RPINR1                 | 0682 | _      | _      | _      | _      | _          | _          | _     | _     | _     | _     | _     |             |             | INT2R<4:0 | >     |       | 001F          |
| RPINR3                 | 0686 | _      | _      | _      |        |            | T3CKR<4:0> |       |       | _     | _     | _     |             |             | T2CKR<4:0 | >     |       | 1F1F          |
| RPINR4                 | 0688 | _      | _      | _      |        |            | T5CKR<4:0> |       |       | _     | _     | _     |             |             | T4CKR<4:0 | >     |       | 1F1F          |
| RPINR7                 | 068E | _      | _      | _      |        |            | IC2R<4:0>  |       |       | _     | _     | _     |             |             | IC1R<4:0> | •     |       | 1F1F          |
| RPINR10                | 0694 | _      | _      | _      |        |            | IC8R<4:0>  |       |       | _     | _     | _     |             |             | IC7R<4:0> | •     |       | 1F1F          |
| RPINR11                | 0696 | _      | _      | _      | _      | _          | _          | _     |       | _     | _     | _     |             |             | OCFAR<4:  | )>    |       | 001F          |
| RPINR12                | 0698 | _      | _      | _      | _      | _          | _          | _     | _     | _     | _     | _     |             | FLTA1R<4:0> |           |       | 001F  |               |
| RPINR13                | 069A | _      | _      | _      | _      | _          | _          | _     | _     | _     | _     | _     | FLTA2R<4:0> |             |           | 001F  |       |               |
| RPINR14                | 069C | _      | _      | _      |        |            | QEB1R<4:0> | •     |       | _     | _     | _     |             |             | QEA1R<4:0 | )>    |       | 1F1F          |
| RPINR15                | 069E | _      | _      | _      | _      | _          | _          | _     | _     | _     | _     | _     |             |             | INDX1R<4: | )>    |       | 001F          |
| RPINR16                | 06A0 | _      | _      | _      |        |            | QEB2R<4:0> | •     |       | _     | _     | _     | QEA2R<4:0>  |             |           |       | 1F1F  |               |
| RPINR17                | 06A2 | _      | _      | _      | _      | _          | _          | _     | _     | _     | _     | _     |             |             | INDX2R<4: | )>    |       | 001F          |
| RPINR18                | 06A4 | _      | _      | _      |        |            | U1CTSR<4:0 | >     |       | _     | _     | _     |             |             | U1RXR<4:0 | )>    |       | 1F1F          |
| RPINR19                | 06A6 | _      | _      | _      |        |            | U2CTSR<4:0 | >     |       | _     | _     | _     |             |             | U2RXR<4:0 | )>    |       | 1F1F          |
| RPINR20                | 06A8 | _      | _      | _      |        |            | SCK1R<4:0> |       |       | _     | _     | _     |             |             | SDI1R<4:0 | >     |       | 1F1F          |
| RPINR21                | 06AA | _      | _      | _      | _      | _          | _          | _     | _     | _     | _     | _     |             |             | SS1R<4:0  | >     |       | 001F          |
| RPINR22                | 06AC | _      | _      | _      |        | SCK2R<4:0> |            |       |       |       | _     | _     |             |             | SDI2R<4:0 | >     |       | 1F1F          |
| RPINR23                | 06AE | _      | _      | _      | _      | _          | _          | _     | _     | _     | _     | _     |             |             | SS2R<4:0  | >     |       | 001F          |
| RPINR26 <sup>(1)</sup> | 06B4 | _      | _      | _      | _      | _          | _          | _     |       | _     | _     | _     |             |             | C1RXR<4:0 | )>    |       | 001F          |

### TABLE 4-24: PERIPHERAL PIN SELECT INPUT REGISTER MAP

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register is present in dsPIC33FJ128MC802/804 and dsPIC33FJ64MC802/804 devices only.

# \_\_\_\_\_ IC3

DS70291G-page 57

### 7.3 Interrupt Control and Status Registers

The dsPIC33FJ32MC302/304, dsPIC33FJ64MCX02/ X04 and dsPIC33FJ128MCX02/X04 devices implement a total of 30 registers for the interrupt controller:

- INTCON1
- INTCON2
- IFSx
- IECx
- IPCx
- INTTREG

### 7.3.1 INTCON1 AND INTCON2

Global interrupt control functions are controlled from INTCON1 and INTCON2. INTCON1 contains the Interrupt Nesting Disable bit (NSTDIS) as well as the control and status flags for the processor trap sources. The INTCON2 register controls the external interrupt request signal behavior and the use of the Alternate Interrupt Vector Table (AIVT).

### 7.3.2 IFSx

The IFS registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal and is cleared via software.

### 7.3.3 IECx

The IEC registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals.

### 7.3.4 IPCx

The IPC registers are used to set the interrupt priority level for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels.

### 7.3.5 INTTREG

The INTTREG register contains the associated interrupt vector number and the new CPU interrupt priority level, which are latched into vector number bits (VECNUM<6:0>) and Interrupt level bits (ILR<3:0>) in the INTTREG register. The new interrupt priority level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence that they are listed in Table 7-1. For example, the INT0 (External Interrupt 0) is shown as having vector number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0<0>, the INT0IE bit in IEC0<0>, and the INT0IP bits in the first position of IPC0 (IPC0<2:0>).

### 7.3.6 STATUS/CONTROL REGISTERS

Although they are not specifically part of the interrupt control hardware, two of the CPU control registers contain bits that control interrupt functionality.

- The CPU Status register, SR, contains the IPL<2:0> bits (SR<7:5>). These bits indicate the current CPU interrupt priority level. The user software can change the current CPU priority level by writing to the IPL bits.
- The CORCON register contains the IPL3 bit, which together with IPL<2:0>, also indicates the current CPU priority level. The IPL3 is a read-only bit so that trap events cannot be masked by the user software.

All Interrupt registers are described in Register 7-1 through Register 7-32.

### 7.4 Interrupts Resources

Many useful resources related to Interrupts are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter |
|-------|--------------------------------------------------------------------------------------|
|       | this URL in your browser:                                                            |
|       | http://www.microchip.com/wwwproducts/                                                |
|       | Devices.aspx?dDocName=en532315                                                       |

### 7.4.1 KEY RESOURCES

- Section 32. "Interrupts (Part III)" (DS70214)
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

| R/W-0        | R/W-0                              | R/W-0                              | R/W-0                   | R/W-0           | R/W-0            | R/W-0                  | R/W-0   |
|--------------|------------------------------------|------------------------------------|-------------------------|-----------------|------------------|------------------------|---------|
| U2TXIF       | U2RXIF                             | INT2IF                             | T5IF                    | T4IF            | OC4IF            | OC3IF                  | DMA2IF  |
| bit 15       |                                    |                                    | 1                       |                 |                  |                        | bit 8   |
|              |                                    |                                    |                         |                 |                  |                        |         |
| R/W-0        | R/W-0                              | U-0                                | R/W-0                   | R/W-0           | R/W-0            | R/W-0                  | R/W-0   |
| IC8IF        | IC7IF                              | —                                  | INT1IF                  | CNIF            | CMIF             | MI2C1IF                | SI2C1IF |
| bit 7        |                                    |                                    |                         |                 |                  |                        | bit 0   |
|              |                                    |                                    |                         |                 |                  |                        |         |
| Legena:      | hit                                |                                    | hit                     | II – Unimplo    | montod bit roo   | d aa '0'               |         |
| R = Reauable |                                    | '1' - Bit is set                   | DIL                     | $0^{\circ} = 0$ | menteu bit, rea  | uas u<br>v = Bitisunkr |         |
|              | FOR                                | I - DILIS SEL                      |                         |                 |                  |                        | IOWIT   |
| bit 15       | U2TXIF: UAR                        | RT2 Transmitter                    | Interrupt Fla           | a Status bit    |                  |                        |         |
|              | 1 = Interrupt r                    | request has oc                     | curred                  | 5               |                  |                        |         |
|              | 0 = Interrupt r                    | request has not                    | occurred                |                 |                  |                        |         |
| bit 14       | U2RXIF: UAF                        | RT2 Receiver Ir                    | nterrupt Flag           | Status bit      |                  |                        |         |
|              | 1 = Interrupt r                    | request has occ                    | curred                  |                 |                  |                        |         |
| bit 13       | INT2IF: Exter                      | nal Interrupt 2                    | Flag Status b           | it              |                  |                        |         |
|              | 1 = Interrupt r                    | request has oc                     | curred                  |                 |                  |                        |         |
|              | 0 = Interrupt r                    | request has not                    | occurred                |                 |                  |                        |         |
| bit 12       | T5IF: Timer5                       | Interrupt Flag                     | Status bit              |                 |                  |                        |         |
|              | 1 = Interrupt r                    | request has occ<br>request has not | curred                  |                 |                  |                        |         |
| bit 11       | T4IF: Timer4                       | Interrupt Flag S                   | Status bit              |                 |                  |                        |         |
|              | 1 = Interrupt r                    | request has occ                    | curred                  |                 |                  |                        |         |
|              | 0 = Interrupt r                    | request has not                    | occurred                |                 |                  |                        |         |
| bit 10       | OC4IF: Outpu                       | ut Compare Ch                      | annel 4 Interr          | upt Flag Status | s bit            |                        |         |
|              | 1 = Interrupt r<br>0 = Interrupt r | request has occ<br>request has not | curred<br>toccurred     |                 |                  |                        |         |
| bit 9        | OC3IF: Outpu                       | ut Compare Ch                      | annel 3 Interr          | upt Flag Status | s bit            |                        |         |
|              | 1 = Interrupt r<br>0 = Interrupt r | request has occ<br>request has not | curred<br>t occurred    |                 |                  |                        |         |
| bit 8        | DMA2IF: DM                         | A Channel 2 D                      | ata Transfer (          | Complete Interi | rupt Flag Status | s bit                  |         |
|              | 1 = Interrupt r                    | request has oc                     | curred                  |                 |                  |                        |         |
| h:+ <b>7</b> | 0 = Interrupt r                    | request has not                    | t occurred              |                 |                  |                        |         |
| DIT /        | 1 = Interrupt r                    | capture Channe                     | el 8 Interrupt          | Flag Status bit |                  |                        |         |
|              | 0 = Interrupt r                    | request has not                    | toccurred               |                 |                  |                        |         |
| bit 6        | IC7IF: Input C                     | Capture Channe                     | el 7 Interrupt          | Flag Status bit |                  |                        |         |
|              | 1 = Interrupt r                    | request has oc                     | curred                  |                 |                  |                        |         |
|              | 0 = Interrupt r                    | request has not                    | toccurred               |                 |                  |                        |         |
| bit 5        | Unimplemen                         | ted: Read as i                     | )'<br>Flag Ctatus b     | :1              |                  |                        |         |
| DIL 4        | 1 = Interrupt r                    | request has occ                    | riag Status D<br>Surred | IL              |                  |                        |         |
|              | 0 = Interrupt r                    | request has not                    | toccurred               |                 |                  |                        |         |
| bit 3        | CNIF: Input C                      | Change Notifica                    | tion Interrupt          | Flag Status bit | t                |                        |         |
|              | 1 = Interrupt r                    | request has oc                     | curred                  |                 |                  |                        |         |
|              | 0 = Interrupt r                    | request has not                    | occurred                |                 |                  |                        |         |

# REGISTER 7-6: IFS1: INTERRUPT FLAG STATUS REGISTER 1

| U-0           | R/W-1               | R/W-0                  | R/W-0                | U-0                      | R/W-1          | R/W-0           | R/W-0 |
|---------------|---------------------|------------------------|----------------------|--------------------------|----------------|-----------------|-------|
|               |                     | CNIP<2:0>              |                      |                          |                | CMIP<2:0>       |       |
| bit 15        |                     |                        |                      |                          |                |                 | bit 8 |
|               |                     |                        |                      |                          |                |                 |       |
| U-0           | R/W-1               | R/W-0                  | R/W-0                | U-0                      | R/W-1          | R/W-0           | R/W-0 |
|               |                     | MI2C1IP<2:0>           |                      | —                        |                | SI2C1IP<2:0>    | L:1 0 |
| Dit 7         |                     |                        |                      |                          |                |                 | DITU  |
| Legend:       |                     |                        |                      |                          |                |                 |       |
| R = Readable  | e bit               | W = Writable b         | oit                  | U = Unimple              | mented bit, re | ad as '0'       |       |
| -n = Value at | POR                 | '1' = Bit is set       |                      | '0' = Bit is cle         | eared          | x = Bit is unkr | nown  |
|               |                     |                        |                      |                          |                |                 |       |
| bit 15        | Unimplem            | ented: Read as '0      | )'                   |                          |                |                 |       |
| bit 14-12     | CNIP<2:0>           | : Change Notifica      | tion Interrup        | t Priority bits          |                |                 |       |
|               | 111 = Inter         | rupt is priority 7 (h  | nighest priori       | ity interrupt)           |                |                 |       |
|               | •                   |                        |                      |                          |                |                 |       |
|               | •                   |                        |                      |                          |                |                 |       |
|               | 001 = Inter         | rupt is priority 1     | a b l a d            |                          |                |                 |       |
| hit 11        |                     | rupt source is disa    | ,<br>,               |                          |                |                 |       |
| bit 10.8      | CMID-2:05           | • Comparator Into      | ,<br>privot Prioriti | v hite                   |                |                 |       |
| DIL TU-O      | 111 = Inter         | runt is priority 7 (h  | nighest priori       | y bits<br>itv interrunt) |                |                 |       |
|               | •                   |                        | iigileet prior       | ity interrupt)           |                |                 |       |
|               | •                   |                        |                      |                          |                |                 |       |
|               | •<br>001 = Inter    | rupt is priority 1     |                      |                          |                |                 |       |
|               | 000 = Inter         | rupt source is disa    | abled                |                          |                |                 |       |
| bit 7         | Unimplem            | ented: Read as '0      | )'                   |                          |                |                 |       |
| bit 6-4       | MI2C1IP<2           | 2:0>: I2C1 Master      | Events Inter         | rupt Priority bits       | S              |                 |       |
|               | 111 = Inter         | rrupt is priority 7 (h | nighest priori       | ity interrupt)           |                |                 |       |
|               | •                   |                        |                      |                          |                |                 |       |
|               | •                   |                        |                      |                          |                |                 |       |
|               | 001 = Inter         | rupt is priority 1     |                      |                          |                |                 |       |
|               | 000 <b>= Inte</b> r | rupt source is disa    | abled                |                          |                |                 |       |
| bit 3         | Unimplem            | ented: Read as '0      | )'                   |                          |                |                 |       |
| bit 2-0       | SI2C1IP<2           | ::0>: I2C1 Slave E     | vents Interru        | upt Priority bits        |                |                 |       |
|               | 111 = Inter         | rupt is priority 7 (r  | highest prior        | ity interrupt)           |                |                 |       |
|               | •                   |                        |                      |                          |                |                 |       |
|               | •                   |                        |                      |                          |                |                 |       |
|               | 001 = Inter         | rupt is priority 1     |                      |                          |                |                 |       |

### DECISTED 7 10

|                 | -25. IFC11         | . INTERROFT         | FRIORITI        | CONTROL          | LOISTERT        | l               |       |
|-----------------|--------------------|---------------------|-----------------|------------------|-----------------|-----------------|-------|
| U-0             | U-0                | U-0                 | U-0             | U-0              | R/W-1           | R/W-0           | R/W-0 |
| —               | —                  | —                   | —               | —                |                 | DMA4IP<2:0>     |       |
| bit 15          |                    |                     |                 |                  |                 |                 | bit 8 |
|                 |                    | DAALO               | DAMO            |                  |                 |                 |       |
| 0-0             | R/VV-1             |                     | R/W-U           | 0-0              | 0-0             | 0-0             | 0-0   |
|                 |                    | PMPIP<2:0>          |                 | —                | —               | —               | —     |
| bit 7           |                    |                     |                 |                  |                 |                 | bit 0 |
|                 |                    |                     |                 |                  |                 |                 |       |
| Legend:         |                    |                     |                 |                  |                 |                 |       |
| R = Readable    | bit                | W = Writable        | bit             | U = Unimpler     | nented bit, rea | d as '0'        |       |
| -n = Value at I | POR                | '1' = Bit is set    |                 | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |
|                 |                    |                     |                 |                  |                 |                 |       |
| bit 15-11       | Unimplemer         | ted: Read as '      | כי              |                  |                 |                 |       |
| bit 10-8        | DMA4IP<2:0         | >: DMA Channe       | el 4 Data Tra   | nsfer Complete   | Interrupt Prior | ity bits        |       |
|                 | 111 = Interru      | pt is priority 7 (I | highest priorit | ty interrupt)    |                 |                 |       |
|                 | •                  |                     |                 |                  |                 |                 |       |
|                 | •                  |                     |                 |                  |                 |                 |       |
|                 | •<br>001 – Interru | nt is priority 1    |                 |                  |                 |                 |       |
|                 | 000 = Interru      | pt is priority i    | abled           |                  |                 |                 |       |
| bit 7           | Unimplemen         | ted: Read as '      | ງ'              |                  |                 |                 |       |
| bit 6-4         | PMPIP<2.0>         | · Parallel Maste    | r Port Interru  | nt Priority hits |                 |                 |       |
| bit 0 4         | 111 = Interru      | nt is priority 7 (l | highest priorit | ty interrunt)    |                 |                 |       |
|                 | •                  |                     | nightest priori | ty interrupt)    |                 |                 |       |
|                 | •                  |                     |                 |                  |                 |                 |       |
|                 | •                  |                     |                 |                  |                 |                 |       |
|                 | 001 = Interru      | pt is priority 1    |                 |                  |                 |                 |       |
|                 | 000 = Interru      | pt source is dis    | abled           |                  |                 |                 |       |

### REGISTER 7-25: IPC11: INTERRUPT PRIORITY CONTROL REGISTER 11

bit 3-0 Unimplemented: Read as '0'

| REGISTER     | 7-29: IPC17          | : INTERRUPT                           | PRIORITY          | CONTROL          | REGISTER 1                   | 7               |       |
|--------------|----------------------|---------------------------------------|-------------------|------------------|------------------------------|-----------------|-------|
| U-0          | U-0                  | U-0                                   | U-0               | U-0              | R/W-1                        | R/W-0           | R/W-0 |
|              | —                    | —                                     | —                 | —                |                              | C1TXIP<2:0>(1)  |       |
| bit 15       |                      |                                       |                   |                  |                              |                 | bit 8 |
|              |                      |                                       |                   |                  |                              |                 |       |
| U-0          | R/W-1                | R/W-0                                 | R/W-0             | U-0              | R/W-1                        | R/W-0           | R/W-0 |
| —            |                      | DMA7IP<2:0>                           |                   |                  |                              | DMA6IP<2:0>     |       |
| bit 7        |                      |                                       |                   |                  |                              |                 | bit 0 |
|              |                      |                                       |                   |                  |                              |                 |       |
| Legend:      |                      |                                       |                   |                  |                              |                 |       |
| R = Readab   | ole bit              | W = Writable I                        | oit               | U = Unimpler     | nented bit, rea              | ad as '0'       |       |
| -n = Value a | it POR               | '1' = Bit is set                      |                   | '0' = Bit is cle | ared                         | x = Bit is unkn | own   |
|              |                      |                                       |                   |                  |                              |                 |       |
| bit 15-11    | Unimplemen           | ted: Read as '0                       | )'                |                  |                              |                 |       |
| bit 10-8     | C1TXIP<2:0>          | : ECAN1 Trans                         | smit Data Re      | quest Interrupt  | Priority bits <sup>(1)</sup> |                 |       |
|              | 111 = Interru        | pt is priority 7 (ł                   | nighest priori    | ty interrupt)    |                              |                 |       |
|              | •                    |                                       |                   |                  |                              |                 |       |
|              | •                    |                                       |                   |                  |                              |                 |       |
|              | •<br>001 - Interru   | nt io priority 1                      |                   |                  |                              |                 |       |
|              | 001 = Interru        | pt is priority 1<br>pt source is disa | abled             |                  |                              |                 |       |
| bit 7        | Unimplemen           | ted: Read as '0                       | )'                |                  |                              |                 |       |
| bit 6-4      | DMA7IP<2.0           | > DMA Channe                          | -<br>■ 7 Data Tra | insfer Complete  | Interrunt Prio               | rity hits       |       |
|              | 111 = Interru        | nt is priority 7 (h                   | nighest priori    | tv interrunt)    | interrupt i ne               |                 |       |
|              | •                    | prio priority i (i                    | ingridet priori   | ty monapty       |                              |                 |       |
|              | •                    |                                       |                   |                  |                              |                 |       |
|              | •                    |                                       |                   |                  |                              |                 |       |
|              | 001 = Interru        | pt is priority 1                      |                   |                  |                              |                 |       |
|              | 000 = Interru        | pt source is disa                     | abled             |                  |                              |                 |       |
| bit 3        | Unimplemen           | ted: Read as '0                       | )'                |                  |                              |                 |       |
| bit 2-0      | DMA6IP<2:0           | >: DMA Channe                         | el 6 Data Tra     | insfer Complete  | Interrupt Prio               | rity bits       |       |
|              | 111 = Interru        | pt is priority 7 (I                   | nighest priori    | ty interrupt)    |                              |                 |       |
|              | •                    |                                       |                   |                  |                              |                 |       |
|              | •                    |                                       |                   |                  |                              |                 |       |
|              | 001 <b>= Interru</b> | nt is priority 1                      |                   |                  |                              |                 |       |
|              | 000 = Interru        | pt source is disa                     | abled             |                  |                              |                 |       |

### \_ \_ . \_ \_ \_ \_ \_ \_ \_ \_ .\_ ...

**Note 1:** Interrupts are disabled on devices without an ECAN<sup>™</sup> module.

### 8.1 DMA Resources

Many useful resources related to DMA are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en532315

### 8.1.1 KEY RESOURCES

- Section 38. "Direct Memory Access (Part III)" (DS70215)
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

### 8.2 DMAC Registers

Each DMAC Channel x (x = 0, 1, 2, 3, 4, 5, 6 or 7) contains the following registers:

- A 16-bit DMA Channel Control register (DMAxCON)
- A 16-bit DMA Channel IRQ Select register (DMAxREQ)
- A 16-bit DMA RAM Primary Start Address register (DMAxSTA)
- A 16-bit DMA RAM Secondary Start Address register (DMAxSTB)
- A 16-bit DMA Peripheral Address register (DMAxPAD)
- A 10-bit DMA Transfer Count register (DMAxCNT)

An additional pair of status registers, DMACS0 and DMACS1, are common to all DMAC channels. DMACS0 contains the DMA RAM and SFR write collision flags, XWCOLx and PWCOLx, respectively. DMACS1 indicates DMA channel and Ping-Pong mode status.

The DMAxCON, DMAxREQ, DMAxPAD and DMAxCNT are all conventional read/write registers. Reads of DMAxSTA or DMAxSTB reads the contents of the DMA RAM Address register. Writes to DMAxSTA or DMAxSTB write to the registers. This allows the user to determine the DMA buffer pointer value (address) at any time.

The interrupt flags (DMAxIF) are located in an IFSx register in the interrupt controller. The corresponding interrupt enable control bits (DMAxIE) are located in an IECx register in the interrupt controller, and the corresponding interrupt priority control bits (DMAxIP) are located in an IPCx register in the interrupt controller.

### 9.1.4 PLL CONFIGURATION

The primary oscillator and internal FRC oscillator can optionally use an on-chip PLL to obtain higher speeds of operation. The PLL provides significant flexibility in selecting the device operating speed. A block diagram of the PLL is shown in Figure 9-2.

The output of the primary oscillator or FRC, denoted as FIN, is divided down by a prescale factor (N1) of 2, 3, ... or 33 before being provided to the PLL's Voltage Controlled Oscillator (VCO). The input to the VCO must be selected in the range of 0.8 MHz to 8 MHz. The prescale factor, N1, is selected using the PLLPRE<4:0> bits (CLKDIV<4:0>).

The PLL Feedback Divisor, selected using the PLLDIV<8:0> bits (PLLFBD<8:0>), provides a factor M, by which the input to the VCO is multiplied. This factor must be selected such that the resulting VCO output frequency is in the range of 100 MHz to 200 MHz.

The VCO output is further divided by a postscale factor N2. This factor is selected using the PLLPOST<1:0> bits (CLKDIV<7:6>). N2 can be either 2, 4 or 8, and must be selected such that the PLL output frequency (Fosc) is in the range of 12.5 MHz to 80 MHz, which generates device operating speeds of 6.25-40 MIPS.

For a primary oscillator or FRC oscillator, output FIN, the PLL output FOSC is given by:

### EQUATION 9-2: Fosc CALCULATION

$$FOSC = FIN \bullet \left(\frac{M}{N1 \bullet N2}\right)$$

For example, suppose a 10 MHz crystal is being used with the selected oscillator mode of XT with PLL.

- If PLLPRE<4:0> = 0, then N1 = 2. This yields a VCO input of 10/2 = 5 MHz, which is within the acceptable range of 0.8 MHz 8 MHz.
- If PLLDIV<8:0> = 0x1E, then M = 32. This yields a VCO output of 5 x 32 = 160 MHz, which is within the 100 MHz - 200 MHz ranged needed.
- If PLLPOST<1:0> = 0, then N2 = 2. This provides a Fosc of 160/2 = 80 MHz. The resultant device operating speed is 80/2 = 40 MIPS.

### EQUATION 9-3: XT WITH PLL MODE EXAMPLE

$$F_{CY} = \frac{F_{OSC}}{2} = \frac{1}{2} \left( \frac{1000000 \bullet 32}{2 \bullet 2} \right) = 40 MIPS$$

### FIGURE 9-2: dsPIC33FJ32MC302/304, dsPIC33FJ64MCX02/X04 AND dsPIC33FJ128MCX02/ X04 PLL BLOCK DIAGRAM



### 13.0 TIMER2/3 AND TIMER4/5

- This data sheet summarizes the features Note 1: dsPIC33FJ32MC302/304. of the dsPIC33FJ64MCX02/X04 and dsPIC33FJ128MCX02/X04 of family devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 11. "Timers" (DS70205) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

Timer2 and Timer4 are Type B timers with the following specific features:

- A Type B timer can be concatenated with a Type C timer to form a 32-bit timer
- The external clock input (TxCK) is always synchronized to the internal device clock and the clock synchronization is performed after the prescaler

A block diagram of the Type B timer is shown in Figure 13-1.

Timer3 and Timer5 are Type C timers with the following specific features:

- A Type C timer can be concatenated with a Type B timer to form a 32-bit timer
- At least one Type C timer has the ability to trigger an analog-to-digital conversion
- The external clock input (TxCK) is always synchronized to the internal device clock and the clock synchronization is performed before the prescaler

A block diagram of the Type C timer is shown in Figure 13-2.

### FIGURE 13-1: TYPE B TIMER BLOCK DIAGRAM (x = 2 or 4)







### 19.0 INTER-INTEGRATED CIRCUIT™ (I<sup>2</sup>C™)

- Note 1: This data sheet summarizes the features of the dsPIC33FJ32MC302/304. dsPIC33FJ64MCX02/X04 and dsPIC33FJ128MCX02/X04 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet. refer to Section 19. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70195) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Inter-Integrated Circuit ( $I^2C$ ) module provides complete hardware support for both Slave and Multi-Master modes of the  $I^2C$  serial communication standard, with a 16-bit interface.

The I<sup>2</sup>C module has a 2-pin interface:

- The SCLx pin is clock
- The SDAx pin is data

The I<sup>2</sup>C module offers the following key features:

- I<sup>2</sup>C interface supporting both Master and Slave modes of operation
- I<sup>2</sup>C Slave mode supports 7-bit and 10-bit addressing
- I<sup>2</sup>C Master mode supports 7-bit and 10-bit addressing
- I<sup>2</sup>C port allows bidirectional transfers between master and slaves
- Serial clock synchronization for I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control)
- I<sup>2</sup>C supports multi-master operation, detects bus collision and arbitrates accordingly

### 19.1 Operating Modes

The hardware fully implements all the master and slave functions of the  $I^2C$  Standard and Fast mode specifications, as well as 7 and 10-bit addressing.

The  $l^2C$  module can operate either as a slave or a master on an  $l^2C$  bus.

The following types of  $I^2C$  operation are supported:

- I<sup>2</sup>C slave operation with 7-bit addressing
- I<sup>2</sup>C slave operation with 10-bit addressing
- I<sup>2</sup>C master operation with 7-bit or 10-bit addressing

For details about the communication sequence in each of these modes, refer to the "*dsPIC33F/PIC24H Family Reference Manual*". Please see the Microchip web site (www.microchip.com) for the latest dsPIC33F/PIC24H Family Reference Manual chapters.

### REGISTER 24-1: CMCON: COMPARATOR CONTROL REGISTER (CONTINUED)

| bit 6 | C1OUT: Comparator 1 Output bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | When C1INV = 0:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | 1 = C1 VIN + > C1 VIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|       | 0 = C1 VIN + < C1 VIN -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | When C1INV = 1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | 0 = C1 VIN + > C1 VIN - 1 = C1 VIN + < C1 |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIT 5 | C2INV: Comparator 2 Output Inversion bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | 1 = C2 output inverted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIT 4 | CTINV: Comparator 1 Output Inversion bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | 1 = C1 output inverted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| bit 3 | C2NEG: Comparator 2 Negative Input Configure bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | 1 = Input is connected to VIN+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | See Figure 24-1 for Comparator modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| hit 2 | <b>C2POS:</b> Comparator 2 Positivo Input Configuro bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 1 = Input is connected to Vint                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | $\Omega = Input is connected to CVREF$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | See Figure 24-1 for Comparator modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| bit 1 | C1NEG: Comparator 1 Negative Input Configure bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | 1 = Input is connected to ViN+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | 0 = Input is connected to VIN-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | See Figure 24-1 for Comparator modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| bit 0 | C1POS: Comparator 1 Positive Input Configure bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | 1 = Input is connected to VIN+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | 0 = Input is connected to CVREF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | See Figure 24-1 for Comparator modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

- **Note 1:** If C2OUTEN = 1, the C2OUT peripheral output must be configured to an available RPx pin. See **Section 11.6 "Peripheral Pin Select"** for more information.
  - 2: If C1OUTEN = 1, the C1OUT peripheral output must be configured to an available RPx pin. See Section 11.6 "Peripheral Pin Select" for more information.

### 25.0 REAL-TIME CLOCK AND CALENDAR (RTCC)

- **Note 1:** This data sheet summarizes the features dsPIC33FJ32MC302/304. the of dsPIC33FJ64MCX02/X04 and dsPIC33FJ128MCX02/X04 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 37. "Real-Time Clock Calendar (RTCC)" and (DS70301) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This chapter discusses the Real-Time Clock and Calendar (RTCC) module, available on dsPIC33FJ32MC302/304, dsPIC33FJ64MCX02/X04 and dsPIC33FJ128MCX02/X04 devices, and its operation.

The following are some of the key features of this module:

- Time: hours, minutes and seconds
- 24-hour format (military time)
- · Calendar: weekday, date, month and year
- Alarm configurable
- Year range: 2000 to 2099
- · Leap year correction
- BCD format for compact firmware
- Optimized for low-power operation
- · User calibration with auto-adjust
- Calibration range: ±2.64 seconds error per month
- Requirements: External 32.768 kHz clock crystal
- Alarm pulse or seconds clock output on RTCC pin

The RTCC module is intended for applications where accurate time must be maintained for extended periods of time with minimum to no intervention from the CPU. The RTCC module is optimized for low-power usage to provide extended battery lifetime while keeping track of time.

The RTCC module is a 100-year clock and calendar with automatic leap year detection. The range of the clock is from 00:00:00 (midnight) on January 1, 2000 to 23:59:59 on December 31, 2099.

The hours are available in 24-hour (military time) format. The clock provides a granularity of one second with half-second visibility to the user.



FIGURE 25-1: RTCC BLOCK DIAGRAM

# dsPIC33FJ32MC302/304, dsPIC33FJ64MCX02/X04 AND dsPIC33FJ128MCX02/X04

# **REGISTER 25-6: RTCVAL (WHEN RTCPTR<1:0> =** 01): WKDYHR: WEEKDAY AND HOURS VALUE REGISTER<sup>(1)</sup>

| U-0    | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x     | R/W-x |
|--------|-----|-----|-----|-----|-------|-----------|-------|
| —      | —   | —   | —   | —   |       | WDAY<2:0> |       |
| bit 15 |     |     |     |     |       |           | bit 8 |

| U-0   | U-0 | R/W-x | R/W-x  | R/W-x | R/W-x | R/W-x  | R/W-x |
|-------|-----|-------|--------|-------|-------|--------|-------|
| —     | —   | HRTE  | N<1:0> |       | HRON  | E<3:0> |       |
| bit 7 |     |       |        |       |       |        | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-11 | Unimplemented: Read as '0'                                                                             |
|-----------|--------------------------------------------------------------------------------------------------------|
| bit 10-8  | WDAY<2:0>: Binary Coded Decimal Value of Weekday Digit; contains a value from 0 to 6                   |
| bit 7-6   | Unimplemented: Read as '0'                                                                             |
| bit 5-4   | <b>HRTEN&lt;1:0&gt;:</b> Binary Coded Decimal Value of Hour's Tens Digit; contains a value from 0 to 2 |
| bit 3-0   | HRONE<3:0>: Binary Coded Decimal Value of Hour's Ones Digit; contains a value from 0 to 9              |

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

### **REGISTER 25-7: RTCVAL (WHEN RTCPTR<1:0> =** 00): **MINUTES AND SECONDS VALUE REGISTER**

| U-0    | R/W-x | R/W-x       | R/W-x | R/W-x | R/W-x | R/W-x   | R/W-x |
|--------|-------|-------------|-------|-------|-------|---------|-------|
| _      |       | MINTEN<2:0> |       |       | MINON | IE<3:0> |       |
| bit 15 |       |             |       |       |       |         | bit 8 |
|        |       |             |       |       |       |         |       |
| U-0    | R/W-x | R/W-x       | R/W-x | R/W-x | R/W-x | R/W-x   | R/W-x |
|        |       | SECTEN<2:0> |       |       | SECON | IE<3:0> |       |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

| bit 15    | Unimplemented: Read as '0'                                                                   |
|-----------|----------------------------------------------------------------------------------------------|
| bit 14-12 | MINTEN<2:0>: Binary Coded Decimal Value of Minute's Tens Digit; contains a value from 0 to 5 |
| bit 11-8  | MINONE<3:0>: Binary Coded Decimal Value of Minute's Ones Digit; contains a value from 0 to 9 |
| bit 7     | Unimplemented: Read as '0'                                                                   |
| bit 6-4   | SECTEN<2:0>: Binary Coded Decimal Value of Second's Tens Digit; contains a value from 0 to 5 |
| bit 3-0   | SECONE<3:0>: Binary Coded Decimal Value of Second's Ones Digit; contains a value from 0 to 9 |
|           |                                                                                              |

© 2007-2012 Microchip Technology Inc.

bit 7

bit 0

### 27.0 PARALLEL MASTER PORT (PMP)

- **Note 1:** This data sheet summarizes the features the dsPIC33FJ32MC302/304. of dsPIC33FJ64MCX02/X04 and dsPIC33FJ128MCX02/X04 family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 35. "Parallel Master Port (PMP)" (DS70299) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Parallel Master Port (PMP) module is a parallel 8-bit I/O module, specifically designed to communicate with a wide variety of parallel devices, such as communication peripherals, LCDs, external memory devices and microcontrollers. Because the interface to parallel peripherals varies significantly, the PMP is highly configurable.

FIGURE 27-1: PMP MODULE OVERVIEW

Key features of the PMP module include:

- Fully Multiplexed Address/Data Mode
   16 bits of address
- Demultiplexed or Partially Multiplexed Address/ Data mode:
  - Up to 11 address lines with single Chip Select
  - Up to 12 address lines without Chip Select
- · One Chip Select Line
- Programmable Strobe Options:
  - Individual Read and Write Strobes or;
  - Read/Write Strobe with Enable Strobe
- Address Auto-Increment/Auto-Decrement
- Programmable Address/Data Multiplexing
- · Programmable Polarity on Control Signals
- · Legacy Parallel Slave Port Support
- Enhanced Parallel Slave Support:
  - Address Support
  - 4-Byte Deep Auto-Incrementing Buffer
- Programmable Wait States
- · Selectable Input Voltage Levels



| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax |                | Description                           | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|-----------------|----------------|---------------------------------------|---------------|----------------|--------------------------|
| 66                 | RRNC                 | RRNC f          |                | f = Rotate Right (No Carry) f         | 1             | 1              | N,Z                      |
|                    |                      | RRNC            | f,WREG         | WREG = Rotate Right (No Carry) f      | 1             | 1              | N,Z                      |
|                    |                      | RRNC            | Ws,Wd          | Wd = Rotate Right (No Carry) Ws       | 1             | 1              | N,Z                      |
| 67                 | SAC                  | SAC             | Acc,#Slit4,Wdo | Store Accumulator                     | 1             | 1              | None                     |
|                    |                      | SAC.R           | Acc,#Slit4,Wdo | Store Rounded Accumulator             | 1             | 1              | None                     |
| 68                 | SE                   | SE              | Ws,Wnd         | Wnd = sign-extended Ws                | 1             | 1              | C,N,Z                    |
| 69                 | SETM                 | SETM            | f              | f = 0xFFFF                            | 1             | 1              | None                     |
|                    |                      | SETM            | WREG           | WREG = 0xFFFF                         | 1             | 1              | None                     |
|                    |                      | SETM            | Ws             | Ws = 0xFFFF                           | 1             | 1              | None                     |
| 70                 | SFTAC                | SFTAC           | Acc,Wn         | Arithmetic Shift Accumulator by (Wn)  | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SFTAC           | Acc,#Slit6     | Arithmetic Shift Accumulator by Slit6 | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 71                 | SL                   | SL              | f              | f = Left Shift f                      | 1             | 1              | C,N,OV,Z                 |
|                    |                      | SL              | f,WREG         | WREG = Left Shift f                   | 1             | 1              | C,N,OV,Z                 |
|                    |                      | SL              | Ws,Wd          | Wd = Left Shift Ws                    | 1             | 1              | C,N,OV,Z                 |
|                    |                      | SL              | Wb,Wns,Wnd     | Wnd = Left Shift Wb by Wns            | 1             | 1              | N,Z                      |
|                    |                      | SL              | Wb,#lit5,Wnd   | Wnd = Left Shift Wb by lit5           | 1             | 1              | N,Z                      |
| 72                 | SUB                  | SUB             | Acc            | Subtract Accumulators                 | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SUB             | f              | f = f – WREG                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB             | f,WREG         | WREG = f – WREG                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB             | #lit10,Wn      | Wn = Wn - lit10                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB             | Wb,Ws,Wd       | Wd = Wb – Ws                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUB             | Wb,#lit5,Wd    | Wd = Wb – lit5                        | 1             | 1              | C,DC,N,OV,Z              |
| 73                 | SUBB                 | SUBB            | f              | f = f - WREG - (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB            | f,WREG         | WREG = $f - WREG - (\overline{C})$    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB            | #lit10,Wn      | $Wn = Wn - lit10 - (\overline{C})$    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB            | Wb,Ws,Wd       | $Wd = Wb - Ws - (\overline{C})$       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBB            | Wb,#lit5,Wd    | $Wd = Wb - lit5 - (\overline{C})$     | 1             | 1              | C,DC,N,OV,Z              |
| 74                 | SUBR                 | SUBR            | f              | f = WREG – f                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBR            | f,WREG         | WREG = WREG – f                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBR            | Wb,Ws,Wd       | Wd = Ws – Wb                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBR            | Wb,#lit5,Wd    | Wd = lit5 – Wb                        | 1             | 1              | C,DC,N,OV,Z              |
| 75                 | SUBBR                | SUBBR           | f              | $f = WREG - f - (\overline{C})$       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBBR           | f,WREG         | WREG = WREG – f – $(\overline{C})$    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBBR           | Wb,Ws,Wd       | $Wd = Ws - Wb - (\overline{C})$       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | SUBBR           | Wb,#lit5,Wd    | $Wd = lit5 - Wb - (\overline{C})$     | 1             | 1              | C,DC,N,OV,Z              |
| 76                 | SWAP                 | SWAP.b          | Wn             | Wn = nibble swap Wn                   | 1             | 1              | None                     |
|                    |                      | SWAP            | Wn             | Wn = byte swap Wn                     | 1             | 1              | None                     |
| 77                 | TBLRDH               | TBLRDH          | Ws,Wd          | Read Prog<23:16> to Wd<7:0>           | 1             | 2              | None                     |
| 78                 | TBLRDL               | TBLRDL          | Ws,Wd          | Read Prog<15:0> to Wd                 | 1             | 2              | None                     |
| 79                 | TBLWTH               | TBLWTH          | Ws,Wd          | Write Ws<7:0> to Prog<23:16>          | 1             | 2              | None                     |
| 80                 | TBLWTL               | TBLWTL          | Ws,Wd          | Write Ws to Prog<15:0>                | 1             | 2              | None                     |
| 81                 | ULNK                 | ULNK            |                | Unlink Frame Pointer                  | 1             | 1              | None                     |
| 82                 | XOR                  | XOR             | f              | f = f .XOR. WREG                      | 1             | 1              | N,Z                      |
|                    |                      | XOR             | f,WREG         | WREG = f .XOR. WREG                   | 1             | 1              | N,Z                      |
|                    |                      | XOR             | #lit10,Wn      | Wd = lit10 .XOR. Wd                   | 1             | 1              | N,Z                      |
|                    |                      | XOR             | Wb,Ws,Wd       | Wd = Wb .XOR. Ws                      | 1             | 1              | N,Z                      |
|                    |                      | XOR             | Wb,#lit5,Wd    | Wd = Wb .XOR. lit5                    | 1             | 1              | N,Z                      |
| 83                 | ZE                   | ZE              | Ws,Wnd         | Wnd = Zero-extend Ws                  | 1             | 1              | C.Z.N                    |

### TABLE 29-2: INSTRUCTION SET OVERVIEW (CONTINUED)

### TABLE 31-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

| TABLE VI-7.        | DO ONAI                | ACIENIO |                                                                                                                                                                                                      |        |       | (160)                                    |  |
|--------------------|------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------------------------------------------|--|
| DC CHARACTERISTICS |                        |         | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |        |       |                                          |  |
| Parameter<br>No.   | Typical <sup>(1)</sup> | Мах     | Units Conditions                                                                                                                                                                                     |        |       | Conditions                               |  |
| Power-Down         | Current (IPD)          | (2)     |                                                                                                                                                                                                      |        |       |                                          |  |
| DC60d              | 24                     | 68      | μA                                                                                                                                                                                                   | -40°C  |       | Base Power-Down Current <sup>(3,4)</sup> |  |
| DC60a              | 28                     | 87      | μA                                                                                                                                                                                                   | +25°C  | 2 2)/ |                                          |  |
| DC60b              | 124                    | 292     | μA                                                                                                                                                                                                   | +85°C  | 3.3V  |                                          |  |
| DC60c              | 350                    | 1000    | μA                                                                                                                                                                                                   | +125°C |       |                                          |  |
| DC61d              | 8                      | 13      | μA                                                                                                                                                                                                   | -40°C  |       |                                          |  |
| DC61a              | 10                     | 15      | μA                                                                                                                                                                                                   | +25°C  | 2 2)/ | Watchdog Timer Current:                  |  |
| DC61b              | 12                     | 20      | μA                                                                                                                                                                                                   | +85°C  | 3.3V  | ΔIWDT <sup>(3,5)</sup>                   |  |
| DC61c              | 13                     | 25      | μA                                                                                                                                                                                                   | +125°C |       |                                          |  |

**Note 1:** IPD (Sleep) current is measured as follows:

• CPU core is off, oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- · CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss

• MCLR = VDD, WDT and FSCM are disabled, all peripheral modules are disabled (PMDx bits are all '1's)

- · RTCC is disabled
- JTAG is disabled
- 2: Data in the "Typ" column is at 3.3V, +25°C unless otherwise stated.
- **3:** The Watchdog Timer Current is the additional current consumed when the WDT module is enabled. This current should be added to the base IPD current.
- 4: These currents are measured on the device containing the most memory in this family.
- 5: These parameters are characterized, but are not tested in manufacturing.

### FIGURE 31-10: MOTOR CONTROL PWM MODULE FAULT TIMING CHARACTERISTICS



### FIGURE 31-11: MOTOR CONTROL PWM MODULE TIMING CHARACTERISTICS



### TABLE 31-29: MOTOR CONTROL PWM MODULE TIMING REQUIREMENTS

|              |        |                                   | Standar<br>(unless<br>Operation | rd Operat<br>otherwis<br>ng tempe | ting Con<br>se stated<br>rature | ditions: 3<br>)<br>-40°C ≤T/<br>-40°C ≤T/ | 8.0V to 3.6V<br>A ≤ +85°C for Industrial<br>A ≤ +125°C for Extended |
|--------------|--------|-----------------------------------|---------------------------------|-----------------------------------|---------------------------------|-------------------------------------------|---------------------------------------------------------------------|
| Param<br>No. | Symbol | Characteristic <sup>(1)</sup>     | Min                             | Тур                               | Мах                             | Units                                     | Conditions                                                          |
| MP10         | TFPWM  | PWM Output Fall Time              | —                               |                                   |                                 | ns                                        | See parameter DO32                                                  |
| MP11         | TRPWM  | PWM Output Rise Time              | —                               |                                   | —                               | ns                                        | See parameter DO31                                                  |
| MP20         | TFD    | Fault Input ↓to PWM<br>I/O Change | _                               | _                                 | 50                              | ns                                        | _                                                                   |
| MP30         | Tfh    | Minimum Pulse Width               | 50                              | _                                 |                                 | ns                                        | —                                                                   |

Note 1: These parameters are characterized but not tested in manufacturing.

### APPENDIX A: REVISION HISTORY

### Revision A (August 2007)

Initial release of this document.

### Revision B (March 2008)

This revision includes minor typographical and formatting changes throughout the data sheet text. In addition, redundant information was removed that is now available in the respective chapters of the *"dsPIC33F/PIC24H Family Reference Manual"*, which can be obtained from the Microchip web site (www.microchip.com).

The major changes are referenced by their respective section in the following table.

### TABLE A-1: MAJOR SECTION UPDATES

| Section Name                                                       | Update Description                                                                                                                                      |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, 16-bit Digital Signal                           | Note 1 added to all pin diagrams (see "Pin Diagrams")                                                                                                   |
| Controllers"                                                       | Add External Interrupts column and Note 4 to the<br>"dsPIC33FJ32MC302/304, dsPIC33FJ64MCX02/X04 and<br>dsPIC33FJ128MCX02/X04 Controller Families" table |
| Section 1.0 "Device Overview"                                      | Updated parameters PMA0, PMA1 and PMD0 through PMPD7 (Table 1-1)                                                                                        |
| Section 3.0 "Memory Organization"                                  | Updated FAEN bits in Table 4-8                                                                                                                          |
| Section 6.0 "Interrupt Controller"                                 | IFS0-IFSO4 changed to IFSx (see Section 6.3.2 "IFSx")                                                                                                   |
|                                                                    | IEC0-IEC4 changed to IECx (see Section 6.3.3 "IECx")                                                                                                    |
|                                                                    | IPC0-IPC19 changed to IPCx (see Section 6.3.4 "IPCx")                                                                                                   |
| Section 7.0 "Direct Memory Access (DMA)"                           | Updated parameter PMP (see Table 8-1)                                                                                                                   |
| Section 8.0 "Oscillator Configuration"                             | Updated the third clock source item (External Clock) in Section 8.1.1 "System Clock Sources"                                                            |
|                                                                    | Updated TUN<5:0> (OSCTUN<5:0>) bit description (see Register 8-4)                                                                                       |
| Section 21.0 "10-bit/12-bit Analog-to-Digital<br>Converter (ADC1)" | Added Note 2 to Figure 21-3                                                                                                                             |
| Section 27.0 "Special Features"                                    | Added Note 2 to Figure 27-1                                                                                                                             |
|                                                                    | Added parameter FICD in Table 27-1                                                                                                                      |
|                                                                    | Added parameters BKBUG, COE, JTAGEN and ICS in Table 27-2                                                                                               |
|                                                                    | Added Note after second paragraph in Section 27.2 "On-Chip Voltage Regulator"                                                                           |

### Revision E (January 2011)

This revision includes typographical and formatting changes throughout the data sheet text. In addition, the Preliminary marking in the footer was removed.

All instances of VDDCORE have been removed.

All other major changes are referenced by their respective section in the following table.

### TABLE A-4: MAJOR SECTION UPDATES

| Section Name                                                                        | Update Description                                                                                                                       |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, 16-bit Digital Signal Controllers"                               | The high temperature end range was updated to +150°C (see <b>"Operating Range:</b> ").                                                   |
| Section 2.0 "Guidelines for Getting Started with 16-bit Digital Signal Controllers" | Updated the title of Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)".                                                         |
|                                                                                     | The frequency limitation for device PLL start-up conditions was updated in Section 2.7 "Oscillator Value Conditions on Device Start-up". |
|                                                                                     | The second paragraph in Section 2.9 "Unused I/Os" was updated.                                                                           |
| Section 4.0 "Memory Organization"                                                   | The All Resets values for the following SFRs in the Timer Register Map were changed (see Table 4-5):                                     |
|                                                                                     | • TMR1                                                                                                                                   |
|                                                                                     | • IMR2                                                                                                                                   |
|                                                                                     |                                                                                                                                          |
|                                                                                     | • TMR5                                                                                                                                   |
| Section 9.0 "Oscillator Configuration"                                              | Added Note 3 to the OSCCON: Oscillator Control Register (see Register 9-1).                                                              |
|                                                                                     | Added Note 2 to the CLKDIV: Clock Divisor Register (see Register 9-2).                                                                   |
|                                                                                     | Added Note 1 to the PLLFBD: PLL Feedback Divisor Register (see Register 9-3).                                                            |
|                                                                                     | Added Note 2 to the OSCTUN: FRC Oscillator Tuning Register (see Register 9-4).                                                           |
|                                                                                     | Added Note 1 to the ACLKCON: Auxiliary Control Register (see Register 9-5).                                                              |
| Section 22.0 "10-bit/12-bit Analog-to-Digital Converter (ADC1)"                     | Updated the VREFL references in the ADC1 module block diagrams (see Figure 22-1 and Figure 22-2).                                        |
| Section 28.0 "Special Features"                                                     | Added a new paragraph and removed the third paragraph in <b>Section 28.1 "Configuration Bits"</b> .                                      |
|                                                                                     | Added the column "RTSP Effects" to the dsPIC33F Configuration Bits Descriptions (see Table 28-2).                                        |