# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, WDT                                      |
| Number of I/O              | 26                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                |
| Data Converters            | A/D 10x12b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 32-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 32-VQFN (5x5)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamc20e15a-mnt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 24.7 Register Summary - COUNT32

| Offset | Name      | Bit Pos. |              |        |        |        |            |          |          |        |
|--------|-----------|----------|--------------|--------|--------|--------|------------|----------|----------|--------|
| 0x00   |           | 7:0      | MATCHCLR     |        |        |        | MOD        | E[1:0]   | ENABLE   | SWRST  |
| 0x01   | CIRLA     | 15:8     | COUNTSYNC    |        |        |        |            | PRESCA   | LER[3:0] | 1      |
| 0x02   |           |          |              |        |        |        |            |          |          |        |
|        | Reserved  |          |              |        |        |        |            |          |          |        |
| 0x03   |           |          |              |        |        |        |            |          |          |        |
| 0x04   |           | 7:0      | PEREOn       | PEREOn | PEREOn | PEREOn | PEREOn     | PEREOn   | PEREOn   | PEREOn |
| 0x05   | EVICTRI   | 15:8     | OVFEO        |        |        |        |            |          |          | CMPEO0 |
| 0x06   | Evenile   | 23:16    |              |        |        |        |            |          |          |        |
| 0x07   |           | 31:24    |              |        |        |        |            |          |          |        |
| 0x08   |           | 7:0      | PERn         | PERn   | PERn   | PERn   | PERn       | PERn     | PERn     | PERn   |
| 0x09   | INTENCER  | 15:8     | OVF          |        |        |        |            |          |          | CMP0   |
| 0x0A   | INTENSET  | 7:0      | PERn         | PERn   | PERn   | PERn   | PERn       | PERn     | PERn     | PERn   |
| 0x0B   | INTENSET  | 15:8     | OVF          |        |        |        |            |          |          | CMP0   |
| 0x0C   |           | 7:0      | PERn         | PERn   | PERn   | PERn   | PERn       | PERn     | PERn     | PERn   |
| 0x0D   | INTLAG    | 15:8     | OVF          |        |        |        |            |          |          | CMP0   |
| 0x0E   | DBGCTRL   | 7:0      |              |        |        |        |            |          |          | DBGRUN |
| 0x0F   | Reserved  |          |              |        |        |        |            |          |          |        |
| 0x10   |           | 7:0      |              |        | COMP0  |        | COUNT      | FREQCORR | ENABLE   | SWRST  |
| 0x11   | SANCHISA  | 15:8     | COUNTSYNC    |        |        |        |            |          |          |        |
| 0x12   | STINCBUST | 23:16    |              |        |        |        |            |          |          |        |
| 0x13   |           | 31:24    |              |        |        |        |            |          |          |        |
| 0x14   | FREQCORR  | 7:0      | SIGN         |        | 1      |        | VALUE[6:0] | 1        |          |        |
| 0x15   |           |          |              |        |        |        |            |          |          |        |
|        | Reserved  |          |              |        |        |        |            |          |          |        |
| 0x17   |           |          |              |        |        |        |            |          |          |        |
| 0x18   |           | 7:0      |              |        |        | COUN   | IT[7:0]    |          |          |        |
| 0x19   | COUNT     | 15:8     |              |        |        | COUN   | T[15:8]    |          |          |        |
| 0x1A   |           | 23:16    |              |        |        | COUNT  | [23:16]    |          |          |        |
| 0x1B   |           | 31:24    | COUNT[31:24] |        |        |        |            |          |          |        |
| 0x1C   |           |          |              |        |        |        |            |          |          |        |
|        | Reserved  |          |              |        |        |        |            |          |          |        |
| 0x1F   |           |          |              |        |        |        |            |          |          |        |
| 0x20   |           | 7:0      |              |        |        | COM    | P[7:0]     |          |          |        |
| 0x21   | COMPO     | 15:8     |              |        |        | COMF   | P[15:8]    |          |          |        |
| 0x22   |           | 23:16    |              |        |        | COMP   | [23:16]    |          |          |        |
| 0x23   |           | 31:24    |              |        |        | COMP   | [31:24]    |          |          |        |

# 24.8 Register Description - COUNT32

This Register Description section is valid if the RTC is in COUNT32 mode (CTRLA.MODE=0).

Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly.

| DIR | INEN | PULLEN | OUT | Configuration           |
|-----|------|--------|-----|-------------------------|
| 0   | 0    | 1      | 1   | Pull-up; input disabled |
| 0   | 1    | 0      | Х   | Input                   |
| 0   | 1    | 1      | 0   | Input with pull-down    |
| 0   | 1    | 1      | 1   | Input with pull-up      |
| 1   | 0    | Х      | Х   | Output; input disabled  |
| 1   | 1    | Х      | х   | Output; input enabled   |

# 28.6.3.2 Input Configuration

Figure 28-4. I/O configuration - Standard Input



# Figure 28-5. I/O Configuration - Input with Pull



**Note:** When pull is enabled, the pull value is defined by the OUT value.

# 28.6.3.3 Totem-Pole Output

When configured for totem-pole (push-pull) output, the pin is driven low or high according to the corresponding bit setting in the OUT register. In this configuration there is no current limitation for sink or source other than what the pin is capable of. If the pin is configured for input, the pin will float if no external pull is connected.

**Note:** Enabling the output driver will automatically disable pull.

| PMUXO[3:0] | Name | Description                    |
|------------|------|--------------------------------|
| 0x0        | А    | Peripheral function A selected |
| 0x1        | В    | Peripheral function B selected |
| 0x2        | С    | Peripheral function C selected |
| 0x3        | D    | Peripheral function D selected |
| 0x4        | E    | Peripheral function E selected |
| 0x6        | G    | Peripheral function G selected |
| 0x7        | Н    | Peripheral function H selected |
| 0x8        | I    | Peripheral function I selected |
| 0x9-0xF    | _    | Reserved                       |

# Bits 3:0 – PMUXE[3:0]: Peripheral Multiplexing for Even-Numbered Pin

These bits select the peripheral function for even-numbered pins (2\*n) of a PORT group, if the corresponding PINCFGy.PMUXEN bit is '1'.

Not all possible values for this selection may be valid. For more details, refer to the *I/O Multiplexing and Considerations.* 

| PMUXE[3:0] | Name | Description                    |
|------------|------|--------------------------------|
| 0x0        | А    | Peripheral function A selected |
| 0x1        | В    | Peripheral function B selected |
| 0x2        | С    | Peripheral function C selected |
| 0x3        | D    | Peripheral function D selected |
| 0x4        | Е    | Peripheral function E selected |
| 0x6        | G    | Peripheral function G selected |
| 0x7        | Н    | Peripheral function H selected |
| 0x8        | I    | Peripheral function I selected |
| 0x9-0xF    | -    | Reserved                       |

# **Related Links**

I/O Multiplexing and Considerations

# 28.9.14 Pin Configuration

**Tip:** The I/O pins are assembled in pin groups ("PORT groups") with up to 32 pins. Group 0 consists of the PA pins, group 1 is for the PB pins, etc. Each pin group has its own PORT registers. For example, the register address offset for the Data Direction (DIR) register for group 0 (PA00 to PA31) is 0x00, and the register address offset for the DIR register for group 1 (PB00 to PB31) is 0x80.

If there is a match, the Receive Complete Interrupt flag in the Interrupt Flag Status and Clear register (INTFLAG.RXC) is set, the MISO output is enabled, and the transaction is processed. If the device is in sleep mode, an address match can wake up the device in order to process the transaction.

If there is no match, the complete transaction is ignored.

If a 9-bit frame format is selected, only the lower 8 bits of the shift register are checked against the Address register (ADDR).

Preload must be disabled (CTRLB.PLOADEN=0) in order to use this mode.

# **Related Links**

Address Match and Mask

# 32.6.3.2 Preloading of the Slave Shift Register

When starting a transaction, the slave will first transmit the contents of the shift register before loading new data from DATA. The first character sent can be either the reset value of the shift register (if this is the first transmission since the last reset) or the last character in the previous transmission.

Preloading can be used to preload data into the shift register while SS is high: this eliminates sending a dummy character when starting a transaction. If the shift register is not preloaded, the current contents of the shift register will be shifted out.

Only one data character will be preloaded into the shift register while the synchronized  $\overline{SS}$  signal is high. If the next character is written to DATA before  $\overline{SS}$  is pulled low, the second character will be stored in DATA until transfer begins.

For proper preloading, sufficient time must elapse between  $\overline{SS}$  going low and the first SCK sampling edge, as in Timing Using Preloading. See also *Electrical Characteristics* for timing details.

Preloading is enabled by writing '1' to the Slave Data Preload Enable bit in the CTRLB register (CTRLB.PLOADEN).



# Figure 32-4. Timing Using Preloading

#### 32.6.3.3 Master with Several Slaves

Master with multiple slaves in parallel is only available when Master Slave Select Enable (CTRLB.MSSEN) is set to zero and hardware  $\overline{SS}$  control is disabled. If the bus consists of several SPI slaves, an SPI master can use general purpose I/O pins to control the  $\overline{SS}$  line to each of the slaves on the bus, as shown in Multiple Slaves in Parallel. In this configuration, the single selected SPI slave will drive the tri-state MISO line.

| DIPO[1:0] | Name   | Description                         |
|-----------|--------|-------------------------------------|
| 0x0       | PAD[0] | SERCOM PAD[0] is used as data input |
| 0x1       | PAD[1] | SERCOM PAD[1] is used as data input |
| 0x2       | PAD[2] | SERCOM PAD[2] is used as data input |
| 0x3       | PAD[3] | SERCOM PAD[3] is used as data input |

# Bits 17:16 - DOPO[1:0]: Data Out Pinout

This bit defines the available pad configurations for data out (DO) and the serial clock (SCK). In slave operation, the slave select line ( $\overline{SS}$ ) is controlled by DOPO, while in master operation the  $\overline{SS}$  line is controlled by the port configuration.

In master operation, DO is MOSI.

In slave operation, DO is MISO.

These bits are not synchronized.

| DOPO | DO     | SCK    | Slave SS | Master SS            |
|------|--------|--------|----------|----------------------|
| 0x0  | PAD[0] | PAD[1] | PAD[2]   | System configuration |
| 0x1  | PAD[2] | PAD[3] | PAD[1]   | System configuration |
| 0x2  | PAD[3] | PAD[1] | PAD[2]   | System configuration |
| 0x3  | PAD[0] | PAD[3] | PAD[1]   | System configuration |

# Bit 8 – IBON: Immediate Buffer Overflow Notification

This bit controls when the buffer overflow status bit (STATUS.BUFOVF) is set when a buffer overflow occurs.

This bit is not synchronized.

| Value | Description                                             |
|-------|---------------------------------------------------------|
| 0     | STATUS.BUFOVF is set when it occurs in the data stream. |
| 1     | STATUS.BUFOVF is set immediately upon buffer overflow.  |

# Bit 7 – RUNSTDBY: Run In Standby

This bit defines the functionality in standby sleep mode.

These bits are not synchronized.

| RUNSTDBY | Slave                                                                  | Master                                                                                                       |
|----------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 0x0      | Disabled. All reception is dropped, including the ongoing transaction. | Generic clock is disabled when ongoing<br>transaction is finished. All interrupts can wake<br>up the device. |
| 0x1      | Ongoing transaction continues, wake on Receive Complete interrupt.     | Generic clock is enabled while in sleep modes.<br>All interrupts can wake up the device.                     |

# Bits 4:2 – MODE[2:0]: Operating Mode

These bits must be written to 0x2 or 0x3 to select the SPI serial communication interface of the SERCOM.

 Name:
 SYNCBUSY

 Offset:
 0x1C [ID-00000e74]

 Reset:
 0x00000000

 Property:



# Bit 2 – CTRLB: CTRLB Synchronization Busy

Writing to the CTRLB when the SERCOM is enabled requires synchronization. Ongoing synchronization is indicated by SYNCBUSY.CTRLB=1 until synchronization is complete. If CTRLB is written while SYNCBUSY.CTRLB=1, an APB error will be generated.

| Value | Description                        |
|-------|------------------------------------|
| 0     | CTRLB synchronization is not busy. |
| 1     | CTRLB synchronization is busy.     |

# Bit 1 – ENABLE: SERCOM Enable Synchronization Busy

Enabling and disabling the SERCOM (CTRLA.ENABLE) requires synchronization. Ongoing synchronization is indicated by SYNCBUSY.ENABLE=1 until synchronization is complete.

Writes to any register (except for CTRLA.SWRST) while enable synchronization is on-going will be discarded and an APB error will be generated.

| Value | Description                         |
|-------|-------------------------------------|
| 0     | Enable synchronization is not busy. |
| 1     | Enable synchronization is busy.     |

# Bit 0 – SWRST: Software Reset Synchronization Busy

Resetting the SERCOM (CTRLA.SWRST) requires synchronization. Ongoing synchronization is indicated by SYNCBUSY.SWRST=1 until synchronization is complete.

Writes to any register while synchronization is on-going will be discarded and an APB error will be generated.

Writing '0' to this bit has no effect.

Writing '1' to this bit will clear the flag.

# Bit 1 – SB: Slave on Bus

The Slave on Bus flag (SB) is set when a byte is successfully received in master read mode, i.e., no arbitration lost or bus error occurred during the operation. When this flag is set, the master forces the SCL line low, stretching the I<sup>2</sup>C clock period. The SCL line will be released and SB will be cleared on one of the following actions:

- Writing to ADDR.ADDR
- Writing to DATA.DATA
- Reading DATA.DATA when smart mode is enabled (CTRLB.SMEN)
- Writing a valid command to CTRLB.CMD

Writing '1' to this bit location will clear the SB flag. The transaction will not continue or be terminated until one of the above actions is performed.

Writing '0' to this bit has no effect.

#### Bit 0 – MB: Master on Bus

This flag is set when a byte is transmitted in master write mode. The flag is set regardless of the occurrence of a bus error or an arbitration lost condition. MB is also set when arbitration is lost during sending of NACK in master read mode, or when issuing a start condition if the bus state is unknown. When this flag is set and arbitration is not lost, the master forces the SCL line low, stretching the I<sup>2</sup>C clock period. The SCL line will be released and MB will be cleared on one of the following actions:

- Writing to ADDR.ADDR
- Writing to DATA.DATA
- Reading DATA.DATA when smart mode is enabled (CTRLB.SMEN)
- Writing a valid command to CTRLB.CMD

Writing '1' to this bit location will clear the MB flag. The transaction will not continue or be terminated until one of the above actions is performed.

Writing '0' to this bit has no effect.

# 33.10.7 Status

Name:STATUSOffset:0x1A [ID-00001bb3]Reset:0x0000Property:Write-Synchronized

In both data frame formats, CAN FD long and CAN FD fast, the value of the bit ESI (Error Status Indicator) is determined by the transmitter's error state at the start of the transmission. If the transmitter is error passive, ESI is transmitted recessive, else it is transmitted dominant.

# 34.6.2.4 Transceiver Delay Compensation

During the data phase of a CAN FD transmission only one node is transmitting, all others are receivers. The length of the bus line has no impact. When transmitting via pin CAN\_TX the CAN receives the transmitted data from its local CAN transceiver via pin CAN\_RX. The received data is delayed by the CAN transceiver's loop delay. In case this delay is greater than TSEG1 (time segment before sample point), a bit error is detected. In order to enable a data phase bit time that is even shorter than the transceiver loop delay, the delay compensation is introduced. Without transceiver delay compensation, the bit rate in the data phase of a CAN FD frame is limited by the transceivers loop delay.

#### Description

The CAN's protocol unit has implemented a delay compensation mechanism to compensate the transmitter delay, thereby enabling transmission with higher bit rates during the CAN FD data phase independent of the delay of a specific CAN transceiver.

To check for bit errors during the data phase of transmitting nodes, the delayed transmit data is compared against the received data at the Secondary Sample Point SSP. If a bit error is detected, the transmitter will react on this bit error at the next following regular sample point. During arbitration phase the delay compensation is always disabled.

The transmitter delay compensation enables configurations where the data bit time is shorter than the transmitter delay, it is described in detail in the new ISO11898-1. It is enabled by setting bit DBTP.TDC.

The received bit is compared against the transmitted bit at the SSP. The SSP position is defined as the sum of the measured delay from the CAN's transmit output CAN\_TX through the transceiver to the receive input CAN\_RX plus the transmitter delay compensation offset as configured by TDCR.TDCO. The transmitter delay compensation offset is used to adjust the position of the SSP inside the received bit (e.g. half of the bit time in the data phase). The position of the secondary sample point is rounded down to the next integer number of mtq.

PSR.TDCV shows the actual transmitter delay compensation value. PSR.TDCV is cleared when CCCR.INIT is set and is updated at each transmission of an FD frame while DBTP.TDC is set.

The following boundary conditions have to be considered for the transmitter delay compensation implemented in the CAN:

- The sum of the measured delay from CAN\_TX to CAN\_RX and the configured transceiver delay compensation offset FBTP.TDCO has to be less than 6 bit times in the data phase.
- The sum of the measured delay from CAN\_TX to CAN\_RX and the configured transceiver delay compensation offset FBTP.TDCO has to be less or equal to 127 mtq. In case this sum exceeds 127 mtq, the maximum value of 127 mtq is used for transceiver delay compensation.
- The data phase ends at the sample point of the CRC delimiter, that stops checking of receive bits at the SSPs.

Transmitter Delay Compensation Measurement

If transmitter delay compensation is enabled by programming DBTP.TDC = '1', the measurement is started within each transmitted CAN FD frame at the falling edge of bit FDF to bit res. The measurement is stopped when this edge is seen at the receive input CAN\_TX of the transmitter. The resolution of this measurement is one mtq.

| Filter Element | SFID1[10:0] / EFID1[28:0] | SFID2[10:9] / EFID2[10:9] | SFID2[5:0] / EFID2[5:0] |
|----------------|---------------------------|---------------------------|-------------------------|
| 0              | ID debug message A        | 01                        | 11 1101                 |
| 1              | ID debug message B        | 10                        | 11 1110                 |
| 2              | ID debug message C        | 11                        | 11 1111                 |

Table 34-5. Example Filter Configuration for Debug Messages

# **Debug Message Handling**

The debug message handling state machine assures that debug messages are stored to three consecutive Rx Buffers in correct order. In case of missing messages the process is restarted. The DMA request is activated only when all three debug messages A, B, C have been received in correct order.

#### Figure 34-9. Debug Message Handling State Machine



# 34.6.6 Tx Handling

The Tx Handler handles transmission requests for the dedicated Tx Buffers, the Tx FIFO, and the Tx Queue. It controls the transfer of transmit messages to the CAN Core, the Put and Get Indices, and the Tx Event FIFO. Up to 32 Tx Buffers can be set up for message transmission. The CAN mode for transmission (Classic CAN or CAN FD) can be configured separately for each Tx Buffer element. The Tx Buffer element is described in Tx Buffer Element. The table below describes the possible configurations for frame transmission.

# **Bit 1 – CCE: Configuration Change Enable**

This bit field is write-restricted and only writable if bit field INIT = 1.

| Value | Description                                                                              |
|-------|------------------------------------------------------------------------------------------|
| 0     | The CPU has no write access to the protected configuration registers.                    |
| 1     | The CPU has write access to the protected configuration registers (while CCCR.INIT = 1). |

#### Bit 0 – INIT: Initialization

Due to the synchronization mechanism between the two clock domains, there may be a delay until the value written to INIT can be read back. The programmer has to assure that the previous value written to INIT has been accepted by reading INIT before setting INIT to a new value.

| Value | Description                |
|-------|----------------------------|
| 0     | Normal Operation.          |
| 1     | Initialization is started. |

# 34.8.8 Nominal Bit Timing and Prescaler

This register is write-restricted and only writable if bit fields CCCR.CCE = 1 and CCCR.INIT = 1.

The CAN bit time may be programmed in the range of 4 to 385 time quanta. The CAN time quantum may be programmed in the range of 1 to 512 GCLK\_CAN periods.  $t_q = (NBRP + 1)$  mtq.

**Note:** With a CAN clock (GCLK\_CAN) of 8MHz, the reset value 0x06000A03 configures the CAN for a bit rate of 500 kBits/s.

Name:NBTPOffset:0x1C [ID-0000a4bb]Reset:0x00000A33Property:Write-restricted

| Bit    | 31          | 30          | 29  | 28        | 27     | 26  | 25  | 24        |  |
|--------|-------------|-------------|-----|-----------|--------|-----|-----|-----------|--|
| [      |             |             |     | NSJW[6:0] |        |     |     | NBRP[8:8] |  |
| Access | R/W         | R/W         | R/W | R/W       | R/W    | R/W | R/W | R/W       |  |
| Reset  | 0           | 0           | 0   | 0         | 0      | 1   | 1   | 0         |  |
| Bit    | 23          | 22          | 21  | 20        | 19     | 18  | 17  | 16        |  |
| ſ      |             |             |     | NBR       | P[7:0] |     |     |           |  |
| Access | R/W         | R/W         | R/W | R/W       | R/W    | R/W | R/W | R/W       |  |
| Reset  | 0           | 0           | 0   | 0         | 0      | 0   | 0   | 0         |  |
| Bit    | 15          | 14          | 13  | 12        | 11     | 10  | 9   | 8         |  |
| [      | NTSEG1[7:0] |             |     |           |        |     |     |           |  |
| Access | R/W         | R/W         | R/W | R/W       | R/W    | R/W | R/W | R/W       |  |
| Reset  | 0           | 0           | 0   | 0         | 1      | 0   | 1   | 0         |  |
| Bit    | 7           | 6           | 5   | 4         | 3      | 2   | 1   | 0         |  |
| [      |             | NTSEG2[6:0] |     |           |        |     |     |           |  |
| Access |             | R/W         | R/W | R/W       | R/W    | R/W | R/W | R/W       |  |
| Reset  |             | 0           | 0   | 0         | 0      | 0   | 1   | 1         |  |

Bits 31:25 – NSJW[6:0]: Nominal (Re)Syncronization Jump Width

In both cases the FIFO put index is not updated resp. the New Data flag for a dedicated Rx Buffer is not set, a partly stored message is overwritten when the next message is stored to this location.

The flag is also set when the Tx Handler was not able to read a message from the Message RAM in time. In this case message transmission is aborted. In case of a Tx Handler access failure the CAN is switched into Restricted Operation Mode. To leave Restricted Operation Mode, the Host CPU has to reset CCCR.ASM.

| Value | Description                             |
|-------|-----------------------------------------|
| 0     | No Message RAM access failure occurred. |
| 1     | Message RAM access failure occurred.    |

# Bit 16 – TSW: Timestamp Wraparound

| Value | Description                       |
|-------|-----------------------------------|
| 0     | No timestamp counter wrap-around. |
| 1     | Timestamp counter wrapped around. |

# Bit 15 – TEFL: Tx Event FIFO Element Lost

| Value | Description                                                                             |
|-------|-----------------------------------------------------------------------------------------|
| 0     | No Tx Event FIFO element lost.                                                          |
| 1     | Tx Event FIFO element lost, also set after write attempt to Tx Event FIFO of size zero. |

# Bit 14 – TEFF: Tx Event FIFO Full

| Value | Description             |
|-------|-------------------------|
| 0     | Tx Event FIFO not full. |
| 1     | Tx Event FIFO full.     |

# Bit 13 – TEFW: Tx Event FIFO Watermark Reached

| Value | Description                                 |
|-------|---------------------------------------------|
| 0     | Tx Event FIFO fill level below watermark.   |
| 1     | Tx Event FIFO fill level reached watermark. |

# Bit 12 – TEFN: Tx Event FIFO New Entry

| Value | Description                             |
|-------|-----------------------------------------|
| 0     | Tx Event FIFO unchanged.                |
| 1     | Tx Handler wrote Tx Event FIFO element. |

# Bit 11 – TFE: Tx FIFO Empty

| Value | Description        |
|-------|--------------------|
| 0     | Tx FIFO non-empty. |
| 1     | Tx FIFO empty.     |

#### **Bit 10 – TCF: Transmission Cancellation Finished**

| Value | Description                            |
|-------|----------------------------------------|
| 0     | No transmission cancellation finished. |
| 1     | Transmission cancellation finished.    |

| Bit    | 31         | 30        | 29  | 28  | 27       | 26  | 25  | 24  |
|--------|------------|-----------|-----|-----|----------|-----|-----|-----|
|        | F1OM       | F1WM[6:0] |     |     |          |     |     |     |
| Access | R/W        | R/W       | R/W | R/W | R/W      | R/W | R/W | R/W |
| Reset  | 0          | 0         | 0   | 0   | 0        | 0   | 0   | 0   |
|        |            |           |     |     |          |     |     |     |
| Bit    | 23         | 22        | 21  | 20  | 19       | 18  | 17  | 16  |
|        |            |           |     |     | F1S[6:0] |     |     |     |
| Access |            | R/W       | R/W | R/W | R/W      | R/W | R/W | R/W |
| Reset  |            | 0         | 0   | 0   | 0        | 0   | 0   | 0   |
|        |            |           |     |     |          |     |     |     |
| Bit    | 15         | 14        | 13  | 12  | 11       | 10  | 9   | 8   |
|        | F1SA[15:8] |           |     |     |          |     |     |     |
| Access | R/W        | R/W       | R/W | R/W | R/W      | R/W | R/W | R/W |
| Reset  | 0          | 0         | 0   | 0   | 0        | 0   | 0   | 0   |
|        |            |           |     |     |          |     |     |     |
| Bit    | 7          | 6         | 5   | 4   | 3        | 2   | 1   | 0   |
|        | F1SA[7:0]  |           |     |     |          |     |     |     |
| Access | R/W        | R/W       | R/W | R/W | R/W      | R/W | R/W | R/W |
| Reset  | 0          | 0         | 0   | 0   | 0        | 0   | 0   | 0   |

# Bit 31 – F1OM: FIFO 1 Operation Mode

FIFO 1 can be operated in blocking or in overwrite mode.

| Value | Description            |
|-------|------------------------|
| 0     | FIFO 1 blocking mode.  |
| 1     | FIFO 1 overwrite mode. |

#### Bits 30:24 – F1WM[6:0]: Rx FIFO 1 Watermark

| Value  | Description                                        |
|--------|----------------------------------------------------|
| 0      | Watermark interrupt disabled.                      |
| 1 - 64 | Level for Rx FIFO 1 watermark interrupt (IR.RF1W). |
| >64    | Watermark interrupt disabled.                      |

# Bits 22:16 - F1S[6:0]: Rx FIFO 1 Size

The Rx FIFO 1 elements are indexed from 0 to F1S - 1.

| Value  | Description                                   |
|--------|-----------------------------------------------|
| 0      | No Rx FIFO 1                                  |
| 1 - 64 | Number of Rx FIFO 1 elements.                 |
| >64    | Values greater than 64 are interpreted as 64. |

# Bits 15:0 – F1SA[15:0]: Rx FIFO 1 Start Address

Start address of Rx FIFO 1 in Message RAM. When the CAN module addresses the Message RAM it addresses 32-bit words, not single bytes. The configurable start addresses are 32-bit word addresses, i.e. only bits 15 to 2 are evaluated, the two least significant bits are ignored. Bits 1 to 0 will always be read back as "00".

# 34.8.32 Rx FIFO 1 Status

# 35. TC – Timer/Counter

# 35.1 Overview

There are up to eight TC peripheral instances.

Each TC consists of a counter, a prescaler, compare/capture channels and control logic. The counter can be set to count events, or clock pulses. The counter, together with the compare/capture channels, can be configured to timestamp input events or IO pin edges, allowing for capturing of frequency and/or pulse width.

A TC can also perform waveform generation, such as frequency generation and pulse-width modulation.

# 35.2 Features

- Selectable configuration
  - 8-, 16- or 32-bit TC operation, with compare/capture channels
- 2 compare/capture channels (CC) with:
  - Double buffered timer period setting (in 8-bit mode only)
  - Double buffered compare channel
- Waveform generation
  - Frequency generation
  - Single-slope pulse-width modulation
- Input capture
  - Event / IO pin edge capture
  - Frequency capture
  - Pulse-width capture
  - Time-stamp capture
  - Minimum and maximum capture
- One input event
- Interrupts/output events on:
  - Counter overflow/underflow
  - Compare match or capture
- Internal prescaler
- DMA support

 $IN[N][i] = SecondAlternativeTC[(N + 4) \% TC_Instance_Number]$ 

Note that for not implemented TC\_Instance\_Number, the corresponding input is tied to ground.

Before selecting the waveform outputs, the TC must be configured first.

# Figure 37-9. TC Input Selection



# Timer/Counter for Control Application Inputs (TCC)

The TCC waveform outputs can be used as input source for the LUT. Only WO[2:0] outputs can be selected and routed to the respective LUT input (i.e., IN0 is connected to WO0, IN1 to WO1, and IN2 to WO2), as shown in the figure below.

# Note:

The TCC selection for each LUT follows the formula:

 $IN[N][i] = TCC[N \% TCC_Instance_Number]$ 

Where *N* represents the LUT number.

Before selecting the waveform outputs, the TCC must be configured first.

# Figure 37-10. TCC Input Selection



# Serial Communication Output Transmit Inputs (SERCOM)

The serial engine transmitter output from Serial Communication Interface (SERCOM TX, TXd for USART, MOSI for SPI) can be used as input source for the LUT. The figure below shows an example for LUT0 and LUT1. The SERCOM selection for each LUT follows the formula:

IN[N][i] = SERCOM[N % SERCOM\_Instance\_Number]

With *N* representing the LUT number and *i*=0,1,2 representing the LUT input index.

Before selecting the SERCOM as input source, the SERCOM must be configured first: the SERCOM TX signal must be output on SERCOMn/pad[0], which serves as input pad to the CCL.

| Value     | Name    | Description                  |
|-----------|---------|------------------------------|
| 0x0       | DISABLE | Sequential logic is disabled |
| 0x1       | DFF     | D flip flop                  |
| 0x2       | JK      | JK flip flop                 |
| 0x3       | LATCH   | D latch                      |
| 0x4       | RS      | RS latch                     |
| 0x5 - 0xF |         | Reserved                     |

# 37.8.3 LUT Control x

 Name:
 LUTCTRL

 Offset:
 0x08 + n\*0x04 [n=0..3]

 Reset:
 0x0000000

 Property:
 PAC Write-Protection

| Bit    | 31          | 30         | 29           | 28    | 27          | 26   | 25      | 24  |
|--------|-------------|------------|--------------|-------|-------------|------|---------|-----|
| ſ      |             | TRUTH[7:0] |              |       |             |      |         |     |
| Access | R/W         | R/W        | R/W          | R/W   | R/W         | R/W  | R/W     | R/W |
| Reset  | 0           | 0          | 0            | 0     | 0           | 0    | 0       | 0   |
|        |             |            |              |       |             |      |         |     |
| Bit    | 23          | 22         | 21           | 20    | 19          | 18   | 17      | 16  |
|        |             | LUTEO      | LUTEI        | INVEI |             | INSE | Lx[3:0] |     |
| Access |             | R/W        | R/W          | R/W   | R/W         | R/W  | R/W     | R/W |
| Reset  |             | 0          | 0            | 0     | 0           | 0    | 0       | 0   |
|        |             |            |              |       |             |      |         |     |
| Bit    | 15          | 14         | 13           | 12    | 11          | 10   | 9       | 8   |
|        | INSELx[3:0] |            |              |       | INSELx[3:0] |      |         |     |
| Access | R/W         | R/W        | R/W          | R/W   | R/W         | R/W  | R/W     | R/W |
| Reset  | 0           | 0          | 0            | 0     | 0           | 0    | 0       | 0   |
|        |             |            |              |       |             |      |         |     |
| Bit    | 7           | 6          | 5            | 4     | 3           | 2    | 1       | 0   |
|        | EDGESEL     |            | FILTSEL[1:0] |       |             |      | ENABLE  |     |
| Access | R/W         |            | R/W          | R/W   |             |      | R/W     |     |
| Reset  | 0           |            | 0            | 0     |             |      | 0       |     |

# Bits 31:24 – TRUTH[7:0]: Truth Table

These bits define the value of truth logic as a function of inputs IN[2:0].

# Bit 22 – LUTEO: LUT Event Output Enable

| Value | Description                   |
|-------|-------------------------------|
| 0     | LUT event output is disabled. |
| 1     | LUT event output is enabled.  |

# Bit 21 – LUTEI: LUT Event Input Enable

| Value | Description                     |
|-------|---------------------------------|
| 0     | LUT incoming event is disabled. |
| 1     | LUT incoming event is enabled.  |

# Bit 2 – FLUSHINV: Flush Event Invert Enable

For the slave ADC, this bit has no effect when the SLAVEEN bit is set (CTRLA.SLAVEEN= 1).

| Value | Description                               |
|-------|-------------------------------------------|
| 0     | Flush event input source is not inverted. |
| 1     | Flush event input source is inverted.     |

# Bit 1 – STARTEI: Start Conversion Event Input Enable

For the slave ADC, this bit has no effect when the SLAVEEN bit is set (CTRLA.SLAVEEN= 1).

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 0     | A new conversion will not be triggered on any incoming event. |
| 1     | A new conversion will be triggered on any incoming event.     |

# Bit 0 – FLUSHEI: Flush Event Input Enable

For the slave ADC, this bit has no effect when the SLAVEEN bit is set (CTRLA.SLAVEEN= 1).

| Value | Description                                                             |
|-------|-------------------------------------------------------------------------|
| 0     | A flush and new conversion will not be triggered on any incoming event. |
| 1     | A flush and new conversion will be triggered on any incoming event.     |

#### 38.8.5 Interrupt Enable Clear

This register allows the user to disable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Set (INTENSET) register.

Name:INTENCLROffset:0x04 [ID-0000120e]Reset:0x00Property:PAC Write-Protection

| Bit    | 7 | 6 | 5 | 4 | 3 | 2      | 1       | 0      |
|--------|---|---|---|---|---|--------|---------|--------|
|        |   |   |   |   |   | WINMON | OVERRUN | RESRDY |
| Access |   |   |   |   |   | R/W    | R/W     | R/W    |
| Reset  |   |   |   |   |   | 0      | 0       | 0      |

#### **Bit 2 – WINMON: Window Monitor Interrupt Enable**

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will clear the Window Monitor Interrupt Enable bit, which disables the corresponding interrupt request.

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 0     | The window monitor interrupt is disabled.                                                    |
| 1     | The window monitor interrupt is enabled, and an interrupt request will be generated when the |
|       | Window Monitor interrupt flag is set.                                                        |

#### **Bit 1 – OVERRUN: Overrun Interrupt Enable**

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will clear the Overrun Interrupt Enable bit, which disables the corresponding interrupt request.

| Value  | Name | Description     |
|--------|------|-----------------|
| 0x18   | GND  | Internal ground |
| 0x19 - | -    | Reserved        |
| 0x1F   |      |                 |

# Bits 4:0 – MUXPOS[4:0]: Positive MUX Input Selection

These bits define the MUX selection for the positive ADC input. If the internal bandgap voltage input channel is selected, then the Sampling Time Length bit group in the Sampling Control register must be written with a corresponding value.

| Value | Name    | Description     |
|-------|---------|-----------------|
| 0x00  | AIN0    | ADC AIN0 pin    |
| 0x01  | AIN1    | ADC AIN1 pin    |
| 0x02  | AIN2    | ADC AIN2 pin    |
| 0x03  | AIN3    | ADC AIN3 pin    |
| 0x04  | AIN4    | ADC AIN4 pin    |
| 0x05  | AIN5    | ADC AIN5 pin    |
| 0x06  | AIN6    | ADC AIN6 pin    |
| 0x07  | AIN7    | ADC AIN7 pin    |
| 0x08  | AIN8    | ADC AIN8 pin    |
| 0x09  | AIN9    | ADC AIN9 pin    |
| 0x0A  | AIN10   | ADC AIN10 pin   |
| 0x0B  | AIN11   | ADC AIN11 pin   |
| 0xC - | -       | Reserved        |
| 0x17  |         |                 |
| 0x18  | -       | Reserved        |
| 0x19  | BANDGAP | Bandgap Voltage |
| 0x1C  | DAC     | DAC Output      |
| 0x1E  | -       | Reserved        |
| 0x1F  | -       | Reserved        |

# 38.8.10 Control C

Name:CTRLCOffset:0x0A [ID-0000120e]Reset:0x0000Property:PAC Write-Protection, Write-Synchronized

# 39.7 Register Summary

| Offset | Name         | Bit Pos. |                  |                   |          |          |             |          |              |          |  |  |
|--------|--------------|----------|------------------|-------------------|----------|----------|-------------|----------|--------------|----------|--|--|
| 0x00   | CTRLA        | 7:0      | ONDEMAND         | RUNSTDBY          |          |          |             |          | ENABLE       | SWRST    |  |  |
| 0x01   | REFCTRL      | 7:0      | ONREFBUF         |                   | REFRAI   | NGE[1:0] | REFSEL[1:0] |          |              | EL[1:0]  |  |  |
| 0x02   |              | 7:0      |                  | PRESCALER[7:0]    |          |          |             |          |              |          |  |  |
| 0x03   | CIRLB        | 15:8     |                  | SKPCI             | NT[3:0]  |          |             | OSR[2:0] |              |          |  |  |
| 0x04   | EVCTRL       | 7:0      |                  |                   | WINMONEO | RESRDYEO | STARTINV    | FLUSHINV | STARTEI      | FLUSHEI  |  |  |
| 0x05   | INTENCLR     | 7:0      |                  |                   |          |          |             | WINMON   | OVERRUN      | RESRDY   |  |  |
| 0x06   | INTENSET     | 7:0      |                  |                   |          |          |             | WINMON   | OVERRUN      | RESRDY   |  |  |
| 0x07   | INTFLAG      | 7:0      |                  |                   |          |          |             | WINMON   | OVERRUN      | RESRDY   |  |  |
| 0x08   | SEQSTATUS    | 7:0      | SEQBUSY          |                   |          |          |             | SEQST    | ATE[3:0]     |          |  |  |
| 0x09   | INPUTCTRL    | 7:0      |                  |                   |          |          |             | MUXS     | EL[3:0]      |          |  |  |
| 0x0A   | CTRLC        | 7:0      |                  |                   |          |          |             |          |              | FREERUN  |  |  |
| 0x0B   | WINCTRL      | 7:0      |                  |                   |          |          |             |          | WINMODE[2:0] |          |  |  |
| 0x0C   |              | 7:0      |                  |                   |          | WINL     | T[7:0]      |          |              |          |  |  |
| 0x0D   |              | 15:8     |                  |                   |          | WINL     | [15:8]      |          |              |          |  |  |
| 0x0E   | VIINET       | 23:16    |                  |                   |          | WINLT    | [23:16]     |          |              |          |  |  |
| 0x0F   |              | 31:24    |                  |                   |          |          |             |          |              |          |  |  |
| 0x10   |              | 7:0      |                  |                   |          | WINU     | T[7:0]      |          |              |          |  |  |
| 0x11   |              | 15:8     |                  |                   |          | WINU     | F[15:8]     |          |              |          |  |  |
| 0x12   | WINCT        | 23:16    |                  |                   |          | WINUT    | [23:16]     |          |              |          |  |  |
| 0x13   |              | 31:24    |                  |                   |          |          |             |          |              |          |  |  |
| 0x14   |              | 7:0      |                  | OFFSETCORR[7:0]   |          |          |             |          |              |          |  |  |
| 0x15   | OFFSETCORR   | 15:8     | OFFSETCORR[15:8] |                   |          |          |             |          |              |          |  |  |
| 0x16   | OFFEETCORR   | 23:16    |                  | OFFSETCORR[23:16] |          |          |             |          |              |          |  |  |
| 0x17   |              | 31:24    |                  |                   |          |          |             |          |              |          |  |  |
| 0x18   | GAINCORR     | 7:0      |                  |                   |          | GAINCO   | 0RR[7:0]    |          |              |          |  |  |
| 0x19   | C, III COTIN | 15:8     |                  | GAINCORR[13:8]    |          |          |             |          |              |          |  |  |
| 0x1A   | SHIFTCORR    | 7:0      |                  |                   |          |          |             | SHIFTC   | ORR[3:0]     |          |  |  |
| 0x1B   | Reserved     |          |                  |                   |          |          |             |          |              |          |  |  |
| 0x1C   | SWTRIG       | 7:0      |                  |                   |          |          |             |          | START        | FLUSH    |  |  |
| 0x1D   |              |          |                  |                   |          |          |             |          |              |          |  |  |
|        | Reserved     |          |                  |                   |          |          |             |          |              |          |  |  |
| 0x1F   |              |          |                  |                   |          |          |             |          |              |          |  |  |
| 0x20   |              | 7:0      | OFFSETCOR<br>R   | WINUT             | WINLT    | WINCTRL  | MUXCTRL     | CTRLC    | ENABLE       | SWRST    |  |  |
| 0x21   | SYNCBUSY     | 15:8     |                  |                   |          |          | ANACTRL     | SWTRIG   | SHIFTCORR    | GAINCORR |  |  |
| 0x22   |              | 23:16    |                  |                   |          |          |             |          |              |          |  |  |
| 0x23   |              | 31:24    |                  |                   |          |          |             |          |              |          |  |  |
| 0x24   |              | 7:0      |                  |                   |          | RESU     | LT[7:0]     |          |              |          |  |  |
| 0x25   |              | 15:8     |                  |                   |          | RESUL    | .T[15:8]    |          |              |          |  |  |
| 0x26   | - RESULT     | 23:16    |                  |                   |          | RESUL    | F[23:16]    |          |              |          |  |  |
| 0x27   |              | 31:24    |                  |                   |          |          |             |          |              |          |  |  |
| 0x28   | SEQCTRL      | 7:0      |                  |                   |          |          |             | SEQENn   | SEQENn       | SEQENn   |  |  |
| 0x29   | Description  |          |                  |                   |          |          |             |          |              |          |  |  |
|        | Reserved     |          |                  |                   |          |          |             |          |              |          |  |  |



# Bit 1 – ENABLE: Enable

Due to synchronization there is delay from writing CTRLA.ENABLE until the peripheral is enabled/ disabled. The value written to CTRLA.ENABLE will read back immediately and the ENABLE bit in the Synchronization Busy register (SYNCBUSY.ENABLE) will be set. SYNCBUSY.ENABLE will be cleared when the operation is complete.

This bit is not enable-protected.

| Value | Description                 |
|-------|-----------------------------|
| 0     | The peripheral is disabled. |
| 1     | The peripheral is enabled.  |

# Bit 0 – SWRST: Software Reset

Writing a '0' to this bit has no effect.

Writing a '1' to this bit resets all registers in the FREQM to their initial state, and the FREQM will be disabled. Writing a '1' to this bit will always take precedence, meaning that all other writes in the same write-operation will be discarded.

Due to synchronization there is a delay from writing CTRLA.SWRST until the Reset is complete. CTRLA.SWRST and SYNCBUSY.SWRST will both be cleared when the Reset is complete.

This bit is not enable-protected.

| Value | Description                          |
|-------|--------------------------------------|
| 0     | There is no ongoing Reset operation. |
| 1     | The Reset operation is ongoing.      |

# 44.8.2 Control B

| Name:     | CTRLB              |
|-----------|--------------------|
| Offset:   | 0x01 [ID-00000e03] |
| Reset:    | 0x00               |
| Property: | -                  |

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0     |
|--------|---|---|---|---|---|---|---|-------|
|        |   |   |   |   |   |   |   | START |
| Access |   |   |   |   |   |   |   | W     |
| Reset  |   |   |   |   |   |   |   | 0     |

### Bit 0 – START: Start Measurement

| Value | Description                         |
|-------|-------------------------------------|
| 0     | Writing a '0' has no effect.        |
| 1     | Writing a '1' starts a measurement. |

# 44.8.3 Configuration A

# SAM C20/C21

| Symbol | Parameter                | Conditions                          | Min. | Тур. | Мах  | Units   |  |
|--------|--------------------------|-------------------------------------|------|------|------|---------|--|
|        |                          | XOSC.GAIN=0                         |      |      |      |         |  |
|        |                          | F = 4MHz<br>CL=20pF<br>XOSC.GAIN=1  | -    | -    | 218  |         |  |
|        |                          | F = 8MHz<br>CL=20pF<br>XOSC.GAIN=2  | -    | -    | 114  |         |  |
|        |                          | F = 16MHz<br>CL=20pF<br>XOSC.GAIN=3 | -    | -    | 58   |         |  |
|        |                          | F = 32MHz<br>CL=12pF<br>XOSC.GAIN=4 | -    | -    | 62   |         |  |
| Cxin   | Parasitic load capacitor |                                     | -    | 6.7  | -    | pF      |  |
| Cxout  |                          |                                     | -    | 4.1  | -    |         |  |
| Tstart | Startup time             | F = 2MHz<br>CL=20pF<br>XOSC.GAIN=0  | -    | 12.3 | 48.7 | KCycles |  |
|        |                          | F = 4MHz<br>CL=20pF<br>XOSC.GAIN=1  | -    | 8.2  | 30.1 |         |  |
|        |                          | F = 8MHz<br>CL=20pF<br>XOSC.GAIN=2  | -    | 6.2  | 19.9 |         |  |
|        |                          | F = 16MHz<br>CL=20pF<br>XOSC.GAIN=3 | -    | 10.8 | 30.1 |         |  |
|        |                          | F = 32MHz<br>CL=12pF<br>XOSC.GAIN=4 | -    | 8.7  | 23.6 |         |  |

1. These are based on characterization.

# 47.6.2 External 32kHz Crystal Oscillator (XOSC32K) Characteristics

The following table describes the characteristics for the oscillator when a digital clock is applied on XIN32 pin.