

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                        |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 40MHz                                                                        |
| Connectivity               | CANbus, SPI, UART/USART                                                      |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 36                                                                           |
| Program Memory Size        | 64KB (64K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 2K x 8                                                                       |
| RAM Size                   | 2.25K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | A/D 8x10b                                                                    |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 52-LCC (J-Lead)                                                              |
| Supplier Device Package    | 52-PLCC (19.15x19.15)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51cc03c-s3sim |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- On-chip Emulation Logic (Enhanced Hook System)
- Power Saving Modes
  - Idle Mode
  - Power-down Mode
- Power Supply: 3 volts to 5.5 volts
- Temperature Range: Industrial (-40° to +85°C), Automotive (-40°C to +125°C)
- Packages: VQFP44, PLCC44, VQFP64, PLCC52

# Description

The AT89C51CC03 is a member of the family of 8-bit microcontrollers dedicated to CAN network applications.

In X2 mode a maximum external clock rate of 20 MHz reaches a 300 ns cycle time.

Besides the full CAN controller AT89C51CC03 provides 64K Bytes of Flash memory including In-System Programming (ISP), 2K Bytes Boot Flash Memory, 2K Bytes EEPROM and 2048 byte ERAM.

Primary attention is paid to the reduction of the electro-magnetic emission of AT89C51CC03.

# **Block Diagram**



| Pin Name | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET    | I/O  | <b>Reset:</b><br>A high level on this pin during two machine cycles while the oscillator is running resets the device. An internal pull-down resistor to VSS permits power-on reset using only an external capacitor to VCC.                                                                                                                                                                                                                        |
| ALE      | о    | ALE:<br>An Address Latch Enable output for latching the low byte of the address during accesses to the external memory. The ALE is<br>activated every 1/6 oscillator periods (1/3 in X2 mode) except during an external data memory access. When instructions are<br>executed from an internal Flash (EA = 1), ALE generation can be disabled by the software.                                                                                      |
| PSEN     | 0    | <b>PSEN:</b><br>The Program Store Enable output is a control signal that enables the external program memory of the bus during external fetch operations. It is activated twice each machine cycle during fetches from the external program memory. However, when executing from of the external program memory two activations of PSEN are skipped during each access to the external Data memory. The PSEN is not activated for internal fetches. |
| EA       | I    | <b>EA:</b><br>When External Access is held at the high level, instructions are fetched from the internal Flash. When held at the low level, AT89C51CC03 fetches all instructions from the external program memory.                                                                                                                                                                                                                                  |
| XTAL1    | I    | <b>XTAL1:</b><br>Input of the inverting oscillator amplifier and input of the internal clock generator circuits.<br>To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 is left unconnected. To operate<br>above a frequency of 16 MHz, a duty cycle of 50% should be maintained.                                                                                                                                |
| XTAL2    | 0    | XTAL2:<br>Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                           |

**I/O Configurations** Each Port SFR operates via type-D latches, as illustrated in Figure 1 for Ports 3 and 4. A CPU "write to latch" signal initiates transfer of internal bus data into the type-D latch. A CPU "read latch" signal transfers the latched Q output onto the internal bus. Similarly, a "read pin" signal transfers the logical level of the Port pin. Some Port data instructions activate the "read latch" signal while others activate the "read pin" signal. Latch instructions are referred to as Read-Modify-Write instructions. Each I/O line may be independently programmed as input or output.

# **Port 1, Port 3 and Port 4** Figure 1 shows the structure of Ports 1 and 3, which have internal pull-ups. An external source can pull the pin low. Each Port pin can be configured either for general-purpose I/O or for its alternate input output function.

To use a pin for general-purpose output, set or clear the corresponding bit in the Px register (x = 1,3 or 4). To use a pin for general-purpose input, set the bit in the Px register. This turns off the output FET drive.

To configure a pin for its alternate function, set the bit in the Px register. When the latch is set, the "alternate output function" signal controls the output level (see Figure 1). The operation of Ports 1, 3 and 4 is discussed further in the "quasi-Bidirectional Port Operation" section.



# AT89C51CC03



Figure 6. Mode Switching Waveforms

Note: In order to prevent any incorrect operation while operating in the X2 mode, users must be aware that all peripherals using the clock frequency as a time reference (UART, timers...) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. A UART with a 4800 baud rate will have a 9600 baud rate.





| FM0 Memory Architecture      | <ul> <li>The Flash memory is made up of 4 blocks (see Figure 23):</li> <li>The memory array (user space) 64K Bytes</li> <li>The Extra Row</li> <li>The Hardware security bits</li> <li>The column latch registers</li> </ul> |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| User Space                   | This space is composed of a 64K Bytes Flash memory organized in 512 pages of 128 Bytes. It contains the user's application code.                                                                                             |
| Extra Row (XRow)             | This row is a part of FM0 and has a size of 128 Bytes. The extra row may contain infor-<br>mation for boot loader usage.                                                                                                     |
| Hardware security Byte (HSB) | The Hardware security Byte space is a part of FM0 and has a size of 1 byte.                                                                                                                                                  |

*y Byte (HSB)* The Hardware security Byte space is a part of FM0 and has a size of 1 byte. The 4 MSB can be read/written by software (from FM0 and , the 4 LSB can only be read by software and written by hardware in parallel mode.

H Hardware Security Byte (HSB)

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                  | 4                                                                                                                                                           | 3 | 2   | 1   | 0   |  |  |  |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|-----|--|--|--|
| X2            | BLJB            | -                                                                                                                                                                                                                                                                                                  | -                                                                                                                                                           | - | LB2 | LB1 | LB0 |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                        | Description                                                                                                                                                 |   |     |     |     |  |  |  |
| 7             | X2              | X2 Mode<br>Programmed<br>Unprogramme                                                                                                                                                                                                                                                               | (2 Mode<br>Programmed (='0') to force X2 mode (6 clocks per instruction) after reset<br>Jnprogrammed to force X1 mode, Standard Mode, afetr reset (Default) |   |     |     |     |  |  |  |
| 6             | BLJB            | Boot Loader Jump Bit<br>When unprogrammed (='1'), at the next reset :<br>-ENBOOT=0 (see code space memory configuration)<br>-Start address is 0000h (PC=0000h)<br>When programmed (='0')at the nex reset:<br>-ENBOOT=1 (see code space memory configuration)<br>-Start address is F800h (PC=F800h) |                                                                                                                                                             |   |     |     |     |  |  |  |
| 5             | -               | Reserved                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                    |   |     |     |     |  |  |  |
| 4             | -               | Reserved                                                                                                                                                                                                                                                                                           |                                                                                                                                                             |   |     |     |     |  |  |  |
| 3             | -               | Reserved                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                    |   |     |     |     |  |  |  |
| 2-0           | LB2-0           | General Mem<br>Section "Flash                                                                                                                                                                                                                                                                      | Seneral Memory Lock Bits (only programmable by programmer tools)<br>Section "Flash Protection from Parallel Programming", page 53                           |   |     |     |     |  |  |  |

Column Latches

The column latches, also part of FM0, have a size of full page (128 Bytes). The column latches are the entrance buffers of the three previous memory locations (user array, XROW and Hardware security byte). The column latches are write only and can be accessed only from FM1 (boot mode) and from external memory

#### Cross Flash Memory Access Description

The FM0 memory can be program only from FM1. Programming FM0 from FM0 or from external memory is impossible.

The FM1 memory can be program only by parallel programming.

The Table show all software Flash access allowed.

|                       | Boot Loader Jump Bit (BLJB):<br>- This bit indicates if on RESET the user wants to jump to this application at address<br>@0000h on FM0 or execute the boot loader at address @F800h on FM1.<br>- BLJB = 0 on parts delivered with bootloader programmed.<br>- To read or modify this bit, the APIs are used. |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | Boot Vector Address (SBV):<br>- This byte contains the MSB of the user boot loader address in FM0.<br>- The default value of SBV is FCh (no user boot loader in FM0).<br>- To read or modify this byte, the APIs are used.                                                                                    |
|                       | Extra Byte (EB) and Boot Status Byte (BSB):<br>- These Bytes are reserved for customer use.<br>- To read or modify these Bytes, the APIs are used.                                                                                                                                                            |
| Hardware Boot Process | At the falling edge of RESET, the bit ENBOOT in AUXR1 register is initialized with the value of Boot Loader Jump Bit (BLJB).                                                                                                                                                                                  |
|                       | Further at the falling edge of RESET if the following conditions (called Hardware condi-<br>tion) are detected:                                                                                                                                                                                               |
|                       | PSEN low,                                                                                                                                                                                                                                                                                                     |
|                       | EA high,                                                                                                                                                                                                                                                                                                      |
|                       | ALE high (or not connected).                                                                                                                                                                                                                                                                                  |
|                       | <ul> <li>After Hardware Condition the FCON register is initialized with the value 00h<br/>and the PC is initialized with F800h (FM1).</li> </ul>                                                                                                                                                              |
|                       | The Hardware condition makes the bootloader to be executed, whatever BLJB value is.                                                                                                                                                                                                                           |
|                       | If no hardware condition is detected, the FCON register is initialized with the value F0h.                                                                                                                                                                                                                    |
|                       | Check of the BLJB value.                                                                                                                                                                                                                                                                                      |
|                       | • If bit BLJB = 1:                                                                                                                                                                                                                                                                                            |
|                       | User application in FM0 will be started at @0000h (standard reset).                                                                                                                                                                                                                                           |
|                       | <ul> <li>If bit BLJB = 0:<br/>Boot loader will be started at @F800h in FM1.</li> </ul>                                                                                                                                                                                                                        |
|                       | <ol> <li>Note: 1. As PSEN is an output port in normal operating mode (running user applications or<br/>bootloader applications) after reset it is recommended to release PSEN after the fall-<br/>ing edge of Reset is signaled.</li> </ol>                                                                   |

The hardware conditions are sampled at reset signal Falling Edge, thus they can be released at any time when reset input is low.

2. To ensure correct microcontroller startup, the PSEN pin should not be tied to ground during power-on.





Figure 30. Hardware Boot Process Algorithm



# Application Programming Interface

Several Application Program Interface (API) calls are available for use by an application program to permit selective erasing and programming of Flash pages. All calls are made by functions.

All these APIs are describe in an documentation: "In-System Programing: Flash Library for AT89C51CC03" available on the Atmel web site.

# **XROW Bytes**

```
Table 23. XROW Mapping
```

| Description                                     | Default Value | Address |
|-------------------------------------------------|---------------|---------|
| Copy of the Manufacturer Code                   | 58h           | 30h     |
| Copy of the Device ID#1: Family code            | D7h           | 31h     |
| Copy of the Device ID#2: Memories size and type | FFh           | 60h     |
| Copy of the Device ID#3: Name and Revision      | FEh           | 61h     |

#### **Buffer Mode**

Any message object can be used to define one buffer, including non-consecutive message objects, and with no limitation in number of message objects used up to 15.

Each message object of the buffer must be initialized CONCH2 = 1 and CONCH1 = 1;

| Figure 49. E | Buffer mode |
|--------------|-------------|
|--------------|-------------|

| message object 14 |   |              |
|-------------------|---|--------------|
| message object 13 |   |              |
| message object 12 |   | Block buffer |
| message object 11 |   |              |
| message object 10 |   | buffer 7     |
| message object 9  |   | buffer 6     |
| message object 8  |   | buffer 5     |
| message object 7  |   | buffer 4     |
| message object 6  | ► | buffer 3     |
| message object 5  |   | buffer 2     |
| message object 4  |   | buffer 1     |
| message object 3  |   | buffer 0     |
| message object 2  |   |              |
| message object 1  | 1 |              |
| message object 0  | 1 |              |
|                   |   |              |

The same acceptance filter must be defined for each message objects of the buffer. When there is no mask on the identifier or the IDE, all messages are accepted.

A received frame will always be stored in the lowest free message object.

When the flag Rxok is set on one of the buffer message objects, this message object can then be read by the application. This flag must then be cleared by the software and the message object re-enabled in buffer reception in order to free the message object.

The OVRBUF flag in the CANGIT register is set when the buffer is full. This flag can generate an interrupt.

The frames following the buffer-full interrupt will not stored and no status will be overwritten in the CANSTCH registers involved in the buffer until at least one of the buffer message objects is re-enabled in reception.

This flag must be cleared by the software in order to acknowledge the interrupt.





### **IT CAN Management**

The different interrupts are:

- Transmission interrupt,
- Reception interrupt,
- Interrupt on error (bit error, stuff error, crc error, form error, acknowledge error),
- Interrupt when Buffer receive is full,
- Interrupt on overrun of CAN Timer.





To enable a transmission interrupt:

- Enable General CAN IT in the interrupt system register,
- Enable interrupt by message object, EICHi,
- Enable transmission interrupt, ENTX.

To enable a reception interrupt:

- Enable General CAN IT in the interrupt system register,
- Enable interrupt by message object, EICHi,
- Enable reception interrupt, ENRX.

To enable an interrupt on message object error:

94 AT89C51CC03



### **Fault Confinement**

With respect to fault confinement, a unit may be in one of the three following status:

- error active
- error passive
- bus off

An error active unit takes part in bus communication and can send an active error frame when the CAN macro detects an error.

An error passive unit cannot send an active error frame. It takes part in bus communication, but when an error is detected, a passive error frame is sent. Also, after a transmission, an error passive unit will wait before initiating further transmission.

A bus off unit is not allowed to have any influence on the bus.

For fault confinement, two error counters (TEC and REC) are implemented.

See CAN Specification for details on Fault confinement.

#### Figure 53. Line Error Mode





# **Data and Remote Frame**

Description of the different steps for:

Data Frame



### Table 49. CANGSTA Register

CANGSTA (S:AAh Read Only) CAN General Status Register

| 7             | 6            | 5                                                                                                                                                                                                            | 4                                                                                                                                                                                                                                                                                                     | 3                 | 2              | 1                 | 0    |  |
|---------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-------------------|------|--|
| -             | OVFG         | -                                                                                                                                                                                                            | TBSY                                                                                                                                                                                                                                                                                                  | RBSY              | ENFG           | BOFF              | ERRP |  |
| Bit<br>Number | Bit Mnemonic | Descripti                                                                                                                                                                                                    | on                                                                                                                                                                                                                                                                                                    |                   |                |                   |      |  |
| 7             | -            | Reserved<br>The value                                                                                                                                                                                        | l<br>s read from tl                                                                                                                                                                                                                                                                                   | nis bit is indete | erminate. Do r | not set this bit. |      |  |
| 6             | OVFG         | Overload<br>This statu<br>is sent.<br>This flag c                                                                                                                                                            | Overload Frame Flag<br>This status bit is set by the hardware as long as the produced overload frame<br>is sent.<br>This flag does not generate an interrupt                                                                                                                                          |                   |                |                   |      |  |
| 5             | -            | Reserved<br>The value                                                                                                                                                                                        | l<br>s read from tl                                                                                                                                                                                                                                                                                   | nis bit is indete | erminate. Do r | not set this bit. |      |  |
| 4             | TBSY         | Transmitt<br>This statu<br>generates<br>bit is also<br>This flag c                                                                                                                                           | Transmitter Busy<br>This status bit is set by the hardware as long as the CAN transmitter<br>generates a frame (remote, data, overload or error frame) or an ack field. This<br>bit is also active during an InterFrame Spacing if a frame must be sent.<br>This flag does not generate an interrupt. |                   |                |                   |      |  |
| 3             | RBSY         | Receiver<br>This statu<br>monitors a<br>This flag o                                                                                                                                                          | <b>Receiver Busy</b><br>This status bit is set by the hardware as long as the CAN receiver acquires or<br>monitors a frame.<br>This flag does not generate an interrupt.                                                                                                                              |                   |                |                   |      |  |
| 2             | ENFG         | Enable On-chip CAN Controller Flag<br>Because an enable/disable command is not effective immediately, this status<br>bit gives the true state of a chosen mode.<br>This flag does not generate an interrupt. |                                                                                                                                                                                                                                                                                                       |                   |                |                   |      |  |
| 1             | BOFF         | Bus Off M<br>see Figur                                                                                                                                                                                       | Bus Off Mode<br>see Figure 53                                                                                                                                                                                                                                                                         |                   |                |                   |      |  |
| 0             | ERRP         | Error Pas<br>see Figur                                                                                                                                                                                       | sive Mode<br>e 53                                                                                                                                                                                                                                                                                     |                   |                |                   |      |  |

Reset Value =  $x0x0\ 0000b$ 





#### Table 56. CANSIT1 Register

CANSIT1 (S:BAh Read Only) CAN Status Interrupt Message Object Registers 1

| 7             | 6            | 5                                                                  | 4                                                                                                                                                                                                                   | 3     | 2     | 1    | 0    |  |  |
|---------------|--------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|------|--|--|
| -             | SIT14        | SIT13                                                              | SIT12                                                                                                                                                                                                               | SIT11 | SIT10 | SIT9 | SIT8 |  |  |
| Bit<br>Number | Bit Mnemonic | Descriptio                                                         | Description                                                                                                                                                                                                         |       |       |      |      |  |  |
| 7             | -            | Reserved<br>The value                                              | Reserved<br>The values read from this bit is indeterminate. Do not set this bit.                                                                                                                                    |       |       |      |      |  |  |
| 6-0           | SIT14:8      | Status of<br>0 - no inte<br>1 - IT turn<br>SIT14:8 =<br>see Figure | Status of Interrupt by Message Object<br>0 - no interrupt.<br>1 - IT turned on. Reset when interrupt condition is cleared by user.<br>SIT14:8 = 0b 0000 1001 -> IT's on message objects 11 and 8.<br>see Figure 50. |       |       |      |      |  |  |

Reset Value = x000 0000b

#### Table 57. CANSIT2 Register

CANSIT2 (S:BBh Read Only)

CAN Status Interrupt Message Object Registers 2

| 7             | 6            | 5                                                                   | 4                                                                                                                                                                                                                            | 3    | 2    | 1    | 0    |  |  |
|---------------|--------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|
| SIT7          | SIT6         | SIT5                                                                | SIT4                                                                                                                                                                                                                         | SIT3 | SIT2 | SIT1 | SIT0 |  |  |
| Bit<br>Number | Bit Mnemonic | Descriptio                                                          | Description                                                                                                                                                                                                                  |      |      |      |      |  |  |
| 7-0           | SIT7:0       | Status of<br>0 - no inte<br>1 - IT turn<br>SIT7:0 = 0<br>see Figure | Status of Interrupt by Message Object         0 - no interrupt.         1 - IT turned on. Reset when interrupt condition is cleared by user.         SIT7:0 = 0b 0000 1001 -> IT's on message objects 3 and 0 see Figure 50. |      |      |      |      |  |  |

Reset Value = 0000 0000b

# AT89C51CC03

#### Figure 66. SPI Interrupt Requests Generation



#### Registers

Serial Peripheral Control Register (SPCON)

- Three registers in the SPI module provide control, status and data storage functions. These registers are describe in the following paragraphs.
- The Serial Peripheral Control Register does the following:
- Selects one of the Master clock rates
- Configure the SPI Module as Master or Slave
- Selects serial clock polarity and phase
- Enables the SPI Module
- Frees the SS pin for a general-purpose

Table 92 describes this register and explains the use of each bit

#### Table 92. SPCON Register

SPCON - Serial Peripheral Control Register (0D4H)

| 7          | 6       | 5      | 4                                                                                                                                                                                                                                                | 3    | 2    | 1    | 0    |  |
|------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| SPR2       | SPEN    | SSDIS  | MSTR                                                                                                                                                                                                                                             | CPOL | СРНА | SPR1 | SPR0 |  |
| Bit Number | Bit Mne | emonic | Description                                                                                                                                                                                                                                      |      |      |      |      |  |
| 7          | SF      | PR2    | Serial Peripheral Rate 2<br>Bit with SPR1 and SPR0 define the clock rate (See bits SPR1 and<br>SPR0 for detail).                                                                                                                                 |      |      |      |      |  |
| 6          | SP      | PEN    | Serial Peripheral Enable<br>Cleared to disable the SPI interface (internal reset of the SPI).<br>Set to enable the SPI interface.                                                                                                                |      |      |      |      |  |
| 5          | SS      | DIS    | SS Disable         Cleared to enable SS in both Master and Slave modes.         Set to disable SS in both Master and Slave modes. In Slave mode, this bit has no effect if CPHA ='0'. When SSDIS is set, no MODF interrupt request is generated. |      |      |      |      |  |
| 4          | MS      | STR    | Serial Peripheral Master<br>Cleared to configure the SPI as a Slave.<br>Set to configure the SPI as a Master.                                                                                                                                    |      |      |      |      |  |



# AT89C51CC03

#### Table 97. CCAPnH Registers

| CCAP0H (S:FAh)                                         |
|--------------------------------------------------------|
| CCAP1H (S:FBh)                                         |
| CCAP2H (S:FCh)                                         |
| CCAP3H (S:FDh)                                         |
| CCAP4H (S:FEh)                                         |
| PCA High Byte Compare/Capture Module n Register (n=04) |
|                                                        |

| 7             | 6               | 5            | 4          | 3             | 2             | 1        | 0        |
|---------------|-----------------|--------------|------------|---------------|---------------|----------|----------|
| CCAPnH 7      | CCAPnH 6        | CCAPnH 5     | CCAPnH 4   | CCAPnH 3      | CCAPnH 2      | CCAPnH 1 | CCAPnH 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description  |            |               |               |          |          |
| 7:0           | CCAPnH<br>7:0   | High byte of | EWC-PCA co | mparison or c | apture values |          |          |

Reset Value = 0000 0000b

#### Table 98. CCAPnL Registers

CCAP0L (S:EAh) CCAP1L (S:EBh) CCAP2L (S:ECh) CCAP3L (S:EDh) CCAP4L (S:EEh) PCA Low Byte Compare/Capture Module n Register (n=0..4)

| 7             | 6               | 5             | 4           | 3              | 2             | 1        | 0        |
|---------------|-----------------|---------------|-------------|----------------|---------------|----------|----------|
| CCAPnL 7      | CCAPnL 6        | CCAPnL 5      | CCAPnL 4    | CCAPnL 3       | CCAPnL 2      | CCAPnL 1 | CCAPnL 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description   |             |                |               |          |          |
| 7:0           | CCAPnL<br>7:0   | Low byte of I | EWC-PCA cor | mparison or ca | apture values |          |          |

Reset Value = 0000 0000b





 Table 99.
 CCAPMn Registers

CCAPM0 (S:DAh) CCAPM1 (S:DBh) CCAPM2 (S:DCh) CCAPM3 (S:DDh) CCAPM4 (S:DEh) PCA Compare/Capture Module n Mode registers (n=0..4)

| 7             | 6               | 5                                                                                                                                                                                                       | 4                                                                                                                                                                                                                                                                              | 3    | 2    | 1    | 0        |  |
|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|----------|--|
| -             | ECOMn           | CAPPn                                                                                                                                                                                                   | CAPNn                                                                                                                                                                                                                                                                          | MATn | TOGn | PWMn | ECCFn    |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                |      |      |      |          |  |
| 7             | -               | <b>Reserved</b><br>The Value re                                                                                                                                                                         | Reserved<br>The Value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                                                                |      |      |      |          |  |
| 6             | ECOMn           | Enable Com<br>Clear to disa<br>Set to enable<br>The Compar-<br>output, the P                                                                                                                            | Set to enable the Compare function.           Set to enable the Compare function.           The Compare function.           The Compare function is used to implement the software Timer, the high-speed butput, the Pulse Width Modulator (PWM) and the WatchDog Timer (WDT). |      |      |      |          |  |
| 5             | CAPPn           | Capture Mode (Positive) Module x bit<br>Clear to disable the Capture function triggered by a positive edge on CEXx pin.<br>Set to enable the Capture function triggered by a positive edge on CEXx pin  |                                                                                                                                                                                                                                                                                |      |      |      |          |  |
| 4             | CAPNn           | Capture Mode (Negative) Module x bit<br>Clear to disable the Capture function triggered by a negative edge on CEXx pin.<br>Set to enable the Capture function triggered by a negative edge on CEXx pin. |                                                                                                                                                                                                                                                                                |      |      |      |          |  |
| 3             | MATn            | Match Module x bit<br>Set when a match of the PCA Counter with the Compare/Capture register sets<br>CCFx bit in CCON register, flagging an interrupt.                                                   |                                                                                                                                                                                                                                                                                |      |      |      |          |  |
| 2             | TOGn            | <b>Toggle Module x bit</b><br>The toggle mode is configured by setting ECOMx, MATx and TOGx bits.<br>Set when a match of the PCA Counter with the Compare/Capture register<br>toggles the CEXx pin.     |                                                                                                                                                                                                                                                                                |      |      |      |          |  |
| 1             | PWMn            | Pulse Width Modulation Module x Mode bit<br>Set to configure the module x as an 8-bit Pulse Width Modulator with output<br>waveform on CEXx pin.                                                        |                                                                                                                                                                                                                                                                                |      |      |      | h output |  |
| 0             | ECCFn           | Enable CCFx Interrupt bit<br>Clear to disable CCFx bit in CCON register to generate an interrupt request.<br>Set to enable CCFx bit in CCON register to generate an interrupt request.                  |                                                                                                                                                                                                                                                                                |      |      |      |          |  |

Reset Value = X000 0000b

### Table 100. CH Register

CH (S:F9h) PCA Counter Register High Value

| 7             | 6               | 5           | 4    | 3    | 2    | 1    | 0    |
|---------------|-----------------|-------------|------|------|------|------|------|
| CH 7          | CH 6            | CH 5        | CH 4 | CH 3 | CH 2 | CH 1 | CH 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description |      |      |      |      |      |
|               |                 |             |      |      |      |      |      |

Reset Value = 0000 00000b

#### Table 101. CL Register

CL (S:E9h) PCA counter Register Low Value

| 7             | 6               | 5             | 4             | 3    | 2    | 1    | 0    |
|---------------|-----------------|---------------|---------------|------|------|------|------|
| CL 7          | CL 6            | CL 5          | CL 4          | CL 3 | CL 2 | CL 1 | CL 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description   |               |      |      |      |      |
| 7:0           | CL0 7:0         | Low byte of 1 | Fimer/Counter |      |      |      |      |

Reset Value = 0000 00000b





0.45V-

#### **External Clock Drive** Waveforms

AC Testing Input/Output

Waveforms



INPUT/OUTPUT



0.2 V<sub>CC</sub> - 0.1

**Float Waveforms** 



For timing purposes as port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$  mA.

# AT89C51CC03

PLCC52







# **Table of Contents**

| Features 1                            |
|---------------------------------------|
| Description2                          |
| Block Diagram2                        |
| Pin Configuration                     |
| I/O Configurations7                   |
| Port 1, Port 3 and Port 4 7           |
| Port 0 and Port 2 8                   |
| Read-Modify-Write Instructions 9      |
| Quasi-Bidirectional Port Operation 10 |
| SFR Mapping11                         |
| Clock                                 |
| Description                           |
| Registers                             |
| Data Memory                           |
| Internal Space                        |
| External Space 24                     |
| Dual Data Pointer                     |
| Registers                             |
| Power Monitor                         |
| Description                           |
| Reset                                 |
| Introduction                          |
| Reset Input 31                        |
| Reset Output                          |
| Power Management                      |
| Introduction                          |
| Idle Mode                             |
| Power-Down Mode 33                    |
| Registers                             |
| EEPROM Data Memory                    |
| Write Data in the Column Latches      |
| Programming                           |
| Read Data                             |
| Examples                              |



#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### **Microcontrollers**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectualproperty right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORYWAR-RANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICU-LARPURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMA-TION) ARISING OUTOF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAM-AGES. Atmel makes norepresentationsor warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specificationsand product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

©2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, are registered trademarks, or the trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

