



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                        |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 40MHz                                                                        |
| Connectivity               | CANbus, UART/USART                                                           |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 36                                                                           |
| Program Memory Size        | 64KB (64K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 2K x 8                                                                       |
| RAM Size                   | 2.25K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | A/D 8x10b                                                                    |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 44-LCC (J-Lead)                                                              |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51cc03c-slrim |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 5. Clock CPU Generation Diagram





# **External Space**

#### **Memory Interface**

The external memory interface comprises the external bus (port 0 and port 2) as well as the bus control signals (RD#, WR#, and ALE).

Figure 10 shows the structure of the external address bus. P0 carries address A7:0 while P2 carries address A15:8. Data D7:0 is multiplexed with A7:0 on P0. Table 5 describes the external memory interface signals.

Figure 10. External Data Memory Interface Structure



| Table 5. | External | Data | Memory     | Interface | Signals  |
|----------|----------|------|------------|-----------|----------|
|          | External | Duiu | internet y | menuoc    | Orginalo |

| Signal<br>Name | Туре | Description                                                                                                   | Alternative<br>Function |
|----------------|------|---------------------------------------------------------------------------------------------------------------|-------------------------|
| A15:8          | 0    | Address Lines<br>Upper address lines for the external bus.                                                    | P2.7:0                  |
| AD7:0          | I/O  | Address/Data Lines<br>Multiplexed lower address lines and data for the external<br>memory.                    | P0.7:0                  |
| ALE            | 0    | Address Latch Enable<br>ALE signals indicates that valid address information are available<br>on lines AD7:0. | -                       |
| RD#            | 0    | <b>Read</b><br>Read signal output to external data memory.                                                    | P3.7                    |
| WR#            | 0    | Write<br>Write signal output to external memory.                                                              | P3.6                    |

#### **External Bus Cycles**

This section describes the bus cycles the AT89C51CC03 executes to read (see Figure 11), and write data (see Figure 12) in the external data memory.

External memory cycle takes 6 CPU clock periods. This is equivalent to 12 oscillator clock period in standard mode or 6 oscillator clock periods in X2 mode. For further information on X2 mode.

Slow peripherals can be accessed by stretching the read and write cycles. This is done using the M0 bit in AUXR register. Setting this bit changes the width of the RD# and WR# signals from 3 to 15 CPU clock periods.

For simplicity, the accompanying figures depict the bus cycle waveforms in idealized form and do not provide precise timing information. For bus cycle timing parameters refer to the Section "AC Characteristics" of the AT89C51CC03 datasheet.



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                     |
|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4-2           | XRS1-0          | ERAM size:Accessible size of the ERAMXRS 2:0ERAM size000256 Bytes001512 Bytes010768 Bytes0111024 Bytes1001792 Bytes1012048 Bytes (default configuration after reset)110Reserved111Reserved      |
| 1             | EXTRAM          | Internal/External RAM (00h - FFh)<br>access using MOVX @ Ri/@ DPTR<br>0 - Internal ERAM access using MOVX @ Ri/@ DPTR.<br>1 - External data memory access.                                      |
| 0             | A0              | <b>Disable/Enable ALE)</b><br>0 - ALE is emitted at a constant rate of 1/6 the oscillator frequency (or 1/3 if X2<br>mode is used)<br>1 - ALE is active only during a MOVX or MOVC instruction. |

Reset Value = X001 0100b Not bit addressable

# Table 8. AUXR1 Register

AUXR1 (S:A2h) Auxiliary Control Register 1

| 7             | 6               | 5                                                | 4                                                                                                                            | 3             | 2 | 1 | 0   |  |  |  |
|---------------|-----------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------|---|---|-----|--|--|--|
| -             | -               | ENBOOT                                           | -                                                                                                                            | GF3           | 0 | - | DPS |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                      |                                                                                                                              |               |   |   |     |  |  |  |
| 7-6           | -               | <b>Reserved</b><br>The value rea                 | Reserved<br>The value read from these bits is indeterminate. Do not set these bits.                                          |               |   |   |     |  |  |  |
| 5             | ENBOOT          | Enable Boot<br>Set this bit fo<br>Clear this bit | Enable Boot Flash<br>Set this bit for map the boot Flash between F800h -FFFFh<br>Clear this bit for disable boot Flash.      |               |   |   |     |  |  |  |
| 4             | -               | Reserved<br>The value rea                        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |               |   |   |     |  |  |  |
| 3             | GF3             | General-pur                                      | pose Flag 3                                                                                                                  |               |   |   |     |  |  |  |
| 2             | 0               | Always Zero<br>This bit is stu<br>flag.          | Always Zero<br>This bit is stuck to logic 0 to allow INC AUXR1 instruction without affecting GF3<br>flag.                    |               |   |   |     |  |  |  |
| 1             | -               | Reserved fo                                      | r Data Pointe                                                                                                                | er Extension. |   |   |     |  |  |  |
| 0             | DPS             | Data Pointer<br>Set to select<br>Clear to select | Data Pointer Select Bit<br>Set to select second dual data pointer: DPTR1.<br>Clear to select first dual data pointer: DPTR0. |               |   |   |     |  |  |  |

Reset Value = XXXX 00X0b

# AMEL

| In-System<br>Programming (ISP)   | With the implementation of the User Space (FM0) and the Boot Space (FM1) in Flash technology the AT89C51CC03 allows the system engineer the development of applications with a very high level of flexibility. This flexibility is based on the possibility to alter the customer program at any stages of a product's life:                                                        |  |  |  |  |  |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                  | • Before assembly the 1st personalization of the product by programming in the FM0 and if needed also a customized Boot loader in the FM1. Atmel provide also a standard Boot loader by default UART or CAN.                                                                                                                                                                        |  |  |  |  |  |
|                                  | <ul> <li>After assembling on the PCB in its final embedded position by serial mode via the<br/>CAN bus or UART.</li> </ul>                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                                  | This In-System Programming (ISP) allows code modification over the total lifetime of the product.                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                                  | Besides the default Boot loader Atmel provide to the customer also all the needed Appli-<br>cation-Programming-Interfaces (API) which are needed for the ISP. The API are located<br>also in the Boot memory.                                                                                                                                                                       |  |  |  |  |  |
|                                  | This allow the customer to have a full use of the 64-Kbyte user memory.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Flash Programming and<br>Erasure | <ul> <li>There are three methods of programming the Flash memory:</li> <li>The Atmel bootloader located in FM1 is activated by the application. Low level API routines (located in FM1)will be used to program FM0. The interface used for serial downloading to FM0 is the UART or the CAN. API can be called also by the user's bootloader located in FM0 at [SBV]00h.</li> </ul> |  |  |  |  |  |
|                                  | • A further method exists in activating the Atmel boot loader by hardware activation.                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                                  | • The FM0 can be programmed also by the parallel mode using a programmer.                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                                  | Figure 29. Flash Memory Mapping                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                                  | FFFFh                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |

64K Bytes

Flash memory

FM0

0000h

#### **Boot Process**

Software Boot Process Example

Many algorithms can be used for the software boot process. Before describing them, The description of the different flags and Bytes is given below:

FM1 mapped between F800h and FFFFh when API called

valid stop bits cannot clear the FE bit. When the FE feature is enabled, RI rises on the stop bit instead of the last data bit (See Figure 33. and Figure 34.).









#### Automatic Address Recognition

The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set).

Implemented in the hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address will the receiver set the RI bit in the SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices.

If necessary, you can enable the automatic address recognition feature in mode 1. In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit.

To support automatic address recognition, a device is identified by a given address and a broadcast address.

Note: The multiprocessor communication and automatic address recognition features cannot be enabled in mode 0 (i.e. setting SM2 bit in SCON register in mode 0 has no effect).



#### Mode 0 (13-bit Timer)

Mode 0 configures Timer 0 as an 13-bit Timer which is set up as an 8-bit Timer (TH0 register) with a modulo 32 prescaler implemented with the lower five bits of TL0 register (see Figure 35). The upper three bits of TL0 register are indeterminate and should be ignored. Prescaler overflow increments TH0 register.

**Figure 35.** Timer/Counter x (x = 0 or 1) in Mode 0



- Mode 1 (16-bit Timer)
- Mode 1 configures Timer 0 as a 16-bit Timer with TH0 and TL0 registers connected in cascade (see Figure 36). The selected input increments TL0 register.

Figure 36. Timer/Counter x (x = 0 or 1) in Mode 1 See the "Clock" section





# Watchdog Programming

The three lower bits (S0, S1, S2) located into WDTPRG register permit to program the WDT duration.

Table 42. Machine Cycle Count

| S2 | S1 | S0 | Machine Cycle Count |
|----|----|----|---------------------|
| 0  | 0  | 0  | 2 <sup>14</sup>     |
| 0  | 0  | 1  | 2 <sup>15</sup>     |
| 0  | 1  | 0  | 2 <sup>16</sup>     |
| 0  | 1  | 1  | 2 <sup>17</sup>     |
| 1  | 0  | 0  | 2 <sup>18</sup>     |
| 1  | 0  | 1  | 2 <sup>19</sup>     |
| 1  | 1  | 0  | 2 <sup>20</sup>     |
| 1  | 1  | 1  | 2 <sup>21</sup>     |

To compute WD Time-Out, the following formula is applied:

$$FTime - Out = \frac{F_{osc}}{6 \times 2^{WDX2 \wedge X2} (2^{14} \times 2^{Svalue})}$$

Note: Svalue represents the decimal value of (S2 S1 S0)

The following table outlines the time-out value for  $\mathsf{Fosc}_{\mathsf{XTAL}}$  = 12 MHz in X1 mode

| S2 | S1 | S0 | Fosc = 12 MHz Fosc = 16 MHz |                     | Fosc = 20 MHz |
|----|----|----|-----------------------------|---------------------|---------------|
| 0  | 0  | 0  | 16.38 ms                    | 12.28 ms            | 9.82 ms       |
| 0  | 0  | 1  | 32.77 ms                    | 24.57 ms            | 19.66 ms      |
| 0  | 1  | 0  | 65.54 ms                    | 49.14 ms            | 39.32 ms      |
| 0  | 1  | 1  | 131.07 ms                   | 98.28 ms            | 78.64 ms      |
| 1  | 0  | 0  | 262.14 ms                   | 196.56 ms           | 157.28 ms     |
| 1  | 0  | 1  | 524.29 ms                   | 524.29 ms 393.12 ms |               |
| 1  | 1  | 0  | 1.05 s                      | 1.05 s 786.24 ms    |               |
| 1  | 1  | 1  | 2.10 s                      | 1.57 s              | 1.25 s        |

Table 43. Time-Out Computation



Table 45. WDTRST Register

WDTRST (S:A6h Write only) Watchdog Timer Enable Register

| 7             | 6               | 5           | 4 | 3 | 2 | 1 | 0 |
|---------------|-----------------|-------------|---|---|---|---|---|
| -             | -               | -           | - | - | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description |   |   |   |   |   |
|               |                 |             |   |   |   |   |   |

Reset Value = 1111 1111b

Note: The WDRST register is used to reset/enable the WDT by writing 1EH then E1H in sequence without instruction between these two sequences.

# Table 51. CANTEC Register

CANTEC (S:9Ch Read Only) CAN Transmit Error Counter

| 7             | 6            | 5                     | 4                    | 3    | 2    | 1    | 0    |
|---------------|--------------|-----------------------|----------------------|------|------|------|------|
| TEC7          | TEC6         | TEC5                  | TEC4                 | TEC3 | TEC2 | TEC1 | TEC0 |
|               |              | 1                     |                      |      |      |      |      |
| Bit<br>Number | Bit Mnemonic | Descripti             | on                   |      |      |      |      |
| 7-0           | TEC7:0       | Transmit<br>see Figur | Error Counte<br>e 53 | er   |      |      |      |

Reset Value = 00h

# Table 52. CANREC Register

CANREC (S:9Dh Read Only) CAN Reception Error Counter

| 7             | 6            | 5          | 4             | 3    | 2    | 1    | 0    |
|---------------|--------------|------------|---------------|------|------|------|------|
| REC7          | REC6         | REC5       | REC4          | REC3 | REC2 | REC1 | REC0 |
|               |              |            |               |      |      |      |      |
| Bit<br>Number | Bit Mnemonic | Descriptio | on            |      |      |      |      |
| 7-0           | REC7:0       | Reception  | n Error Count | ter  |      |      |      |

Reset Value = 00h





#### Table 79. CANIDM2 Register for V2.0 part B

CANIDM2 for V2.0 part B (S:C5h) CAN Identifier Mask Registers 2

| 7             | 6           | 5                                                            | 4                                                       | 3           | 2        | 1        | 0        |
|---------------|-------------|--------------------------------------------------------------|---------------------------------------------------------|-------------|----------|----------|----------|
| IDMSK 20      | IDMSK 19    | IDMSK 18                                                     | IDMSK 17                                                | IDMSK 16    | IDMSK 15 | IDMSK 14 | IDMSK 13 |
| Bit<br>Number | Bit Mnemoni | ic Descripti                                                 | on                                                      |             |          |          |          |
| 7-0           | IDMSK20:1   | 3 <b>IDentifier</b><br>0 - compa<br>1 - bit com<br>See Figur | Mask Value<br>rison true forc<br>nparison enab<br>e 54. | ed.<br>Ied. |          |          |          |

Note: The ID Mask is only used for reception.

No default value after reset.

#### Table 80. CANIDM3 Register for V2.0 part B

CANIDM3 for V2.0 part B (S:C6h) CAN Identifier Mask Registers 3

| 7             | 6           | 5                                                           | 4                                                      | 3           | 2       | 1       | 0       |
|---------------|-------------|-------------------------------------------------------------|--------------------------------------------------------|-------------|---------|---------|---------|
| IDMSK 12      | IDMSK 11    | IDMSK 10                                                    | IDMSK 9                                                | IDMSK 8     | IDMSK 7 | IDMSK 6 | IDMSK 5 |
| Bit<br>Number | Bit Mnemoni | c Descriptio                                                | on                                                     |             |         |         |         |
| 7-0           | IDMSK12:5   | <b>IDentifier</b><br>0 - compa<br>1 - bit com<br>See Figure | Mask Value<br>rison true forc<br>parison enab<br>e 54. | ed.<br>led. |         |         |         |

Note: The ID Mask is only used for reception.

No default value after reset.



When a transmission is in progress a new data can be queued and sent as soon as transmission has been completed. So it is possible to transmit bytes without latency, useful in some applications.

The SPTE bit in SPSCR is set as long as the transmission buffer is free. It means that the user application can write SPDAT with the data to be transmitted until the SPTE becomes cleared.

Figure 63 shows a queuing transmission in master mode. Once the Byte 1 is ready, it is immediately sent on the bus. Meanwhile an other byte is prepared (and the SPTE is cleared), it will be sent at the end of the current transmission. The next data must be ready before the end of the current transmission.



In slave mode it is almost the same except it is the external master that start the transmission.

Also, in slave mode, if no new data is ready, the last value received will be the next data byte transmitted.



| Bit Number | Bit Mnemonic | Descri                                                                                                                      | ption                                        |                             |                                                                                                                                      |  |
|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| 3          | CPOL         | <b>Clock Polarity</b><br>Cleared to have the SCK set to '0' in idle state.<br>Set to have the SCK set to '1' in idle state. |                                              |                             |                                                                                                                                      |  |
| 2          | СРНА         | Clock<br>Cleared<br>state (s<br>Set to h<br>CPOL)                                                                           | Phase<br>d to have<br>see CPOL<br>have the d | the data<br>).<br>lata samp | sampled when the SCK leaves the idle<br>bled when the SCK returns to idle state (see                                                 |  |
| 1          | SPR1         | <b>SPR2</b><br>0<br>0<br>0                                                                                                  | <b>SPR1</b><br>0<br>0<br>1                   | <b>SPR0</b><br>0<br>1<br>0  | Serial Peripheral Rate<br>Invalid<br>F <sub>CLK PERIPH</sub> /4<br>F <sub>CLK PERIPH</sub> /8                                        |  |
| 0          | SPR0         | 0<br>1<br>1<br>1<br>1                                                                                                       | 1<br>0<br>0<br>1<br>1                        | 1<br>0<br>1<br>0<br>1       | F <sub>CLK PERIPH</sub> /16<br>F <sub>CLK PERIPH</sub> /32<br>F <sub>CLK PERIPH</sub> /64<br>F <sub>CLK PERIPH</sub> /128<br>Invalid |  |

Reset Value = 0001 0100b

Not bit addressable

The Serial Peripheral Status Register contains flags to signal the following conditions: Serial Peripheral Status Register

and Control (SPSCR)

- Data transfer complete •
- Write collision •
- Inconsistent logic level on  $\overline{SS}$  pin (mode fault error) •

#### Table 93. SPSCR Register

SPSCR - Serial Peripheral Status and Control register (0D5H)

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                         | 4    | 3    | 2     | 1        | 0      |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----------|--------|
| SPIF          | -               | OVR                                                                                                                                                                                                                                                                                                       | MODF | SPTE | UARTM | SPTEIE   | MODFIE |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                               |      |      |       |          |        |
| 7             | SPIF            | Serial Peripheral Data Transfer Flag<br>Cleared by hardware to indicate data transfer is in progress or has been<br>approved by a clearing sequence.<br>Set by hardware to indicate that the data transfer has been completed.<br>This bit is cleared when reading or writing SPDATA after reading SPSCR. |      |      |       |          |        |
| 6             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                                                                                           |      |      |       |          |        |
| 5             | OVR             | Overrun Error Flag<br>- Set by hardware when a byte is received whereas SPIF is set (the previous<br>received data is not overwritten).<br>- Cleared by hardware when reading SPSCR                                                                                                                       |      |      |       | previous |        |

Each module in the PCA has a special function register associated with it (CCAPM0 for module 0 ...). The CCAPM0:4 registers contain the bits that control the mode that each module will operate in.

- The ECCF bit enables the CCF flag in the CCON register to generate an interrupt when a match or compare occurs in the associated module.
- The PWM bit enables the pulse width modulation mode.
- The TOG bit when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register.
- The match bit MAT when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.
- The two bits CAPN and CAPP in CCAPMn register determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled.
- The bit ECOM in CCAPM register when set enables the comparator function.

# **PCA Interrupt**

#### Figure 68. PCA Interrupt System



#### **PCA Capture Mode**

To use one of the PCA modules in capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated.



| Analog-to-Digital<br>Converter (ADC) | This section describes the on-chip 10 bit analog-to-digital converter of the AT89C51CC03. Eight ADC channels are available for sampling of the external sources AN0 to AN7. An analog multiplexer allows the single ADC converter to select one from the 8 ADC channels as ADC input voltage (ADCIN). ADCIN is converted by the 10-bit cascaded potentiometric ADC.                                                                                                                                                                     |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      | Two kinds of conversion are available:<br>- Standard conversion (8 bits).<br>- Precision conversion (10 bits) (Up to 85°C only).                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                      | For the precision conversion, set bit PSIDLE in ADCON register and start conversion.<br>The device is in a pseudo-idle mode, the CPU does not run but the peripherals are<br>always running. This mode allows digital noise to be as low as possible, to ensure high<br>precision conversion.                                                                                                                                                                                                                                           |
|                                      | For this mode it is necessary to work with end of conversion interrupt, which is the only way to wake the device up.                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                      | If another interrupt occurs during the precision conversion, it will be treated only after this conversion is ended.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Features                             | <ul> <li>8 channels with multiplexed inputs</li> <li>10-bit cascaded potentiometric ADC</li> <li>Conversion time 16 micro-seconds (typ.)</li> <li>Zero Error (offset) ± 2 LSB max</li> <li>Positive External Reference Voltage Range (VREF) 2.4 to 3.0Volt (typ.)</li> <li>ADCIN Range 0 to 3Volt</li> <li>Integral non-linearity typical 1 LSB, max. 2 LSB</li> <li>Differential non-linearity typical 0.5 LSB, max. 1 LSB</li> <li>Conversion Complete Flag or Conversion Complete Interrupt</li> <li>Selectable ADC Clock</li> </ul> |
| ADC Port1 I/O Functions              | Port 1 pins are general I/O that are shared with the ADC channels. The channel select bit in ADCF register define which ADC channel/port1 pin will be used as ADCIN. The remaining ADC channels/port1 pins can be used as general-purpose I/O or as the alter-                                                                                                                                                                                                                                                                          |

nate function that is available.

AIMEL



Table 105. ADCLK Register

ADCLK (S:F2h) ADC Clock Prescaler

| 7             | 6               | 5                                                                                    | 4     | 3     | 2     | 1     | 0     |
|---------------|-----------------|--------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|
| -             | -               | -                                                                                    | PRS 4 | PRS 3 | PRS 2 | PRS 1 | PRS 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                          |       |       |       |       |       |
| 7-5           | -               | Reserved<br>The value read from these bits are indeterminate. Do not set these bits. |       |       |       |       |       |
| 4-0           | PRS4:0          | Clock Presc<br>See Note <sup>(1)</sup>                                               | aler  |       |       |       |       |

Reset Value = XXX0 0000b

Note:

1. In X1 mode: For PRS > 0  $F_{ADC} = \frac{EXTAL}{4xPRS}$ For PRS = 0  $F_{ADC} = \frac{FXTAL}{128}$ In X2 mode: For PRS > 0  $F_{ADC} = \frac{FXTAL}{2xPRS}$ For PRS = 0  $F_{ADC} = \frac{FXTAL}{64}$ 

Table 106. ADDH Register

ADDH (S:F5h Read Only) ADC Data High Byte Register

| 6 | 5 | 4 | 3 | 2 | 1 |  |
|---|---|---|---|---|---|--|

| ADAT 9        | ADAT 8          | ADAT 7                 | ADAT 6 | ADAT 5 | ADAT 4 | ADAT 3 | ADAT 2 |
|---------------|-----------------|------------------------|--------|--------|--------|--------|--------|
| Bit<br>Number | Bit<br>Mnemonic | Description            |        |        |        |        |        |
| 7-0           | ADAT9:2         | ADC result<br>bits 9-2 |        |        |        |        |        |

Reset Value = 00h

7

Table 107. ADDL Register

ADDL (S:F4h Read Only) ADC Data Low Byte Register



0

Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register. This register also contains a global disable bit which must be cleared to disable all the interrupts at the same time.

Each interrupt source can also be individually programmed to one of four priority levels by setting or clearing a bit in the Interrupt Priority registers. The Table below shows the bit values and priority levels associated with each combination.

| IPH.x | IPL.x | Interrupt Level Priority |
|-------|-------|--------------------------|
| 0     | 0     | 0 (Lowest)               |
| 0     | 1     | 1                        |
| 1     | 0     | 2                        |
| 1     | 1     | 3 (Highest)              |

Table 108. Priority Level Bit Values

A low-priority interrupt can be interrupted by a high priority interrupt but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of the higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence, see Table 109.

| Interrupt Name                  | Interrupt Address Vector | Priority Number |
|---------------------------------|--------------------------|-----------------|
| external interrupt (INT0)       | 0003h                    | 1               |
| Timer0 (TF0)                    | 000Bh                    | 2               |
| external interrupt (INT1)       | 0013h                    | 3               |
| Timer1 (TF1)                    | 001Bh                    | 4               |
| PCA (CF or CCFn)                | 0033h                    | 5               |
| UART (RI or TI)                 | 0023h                    | 6               |
| Timer2 (TF2)                    | 002Bh                    | 7               |
| CAN (Txok, Rxok, Err or OvrBuf) | 003Bh                    | 8               |
| ADC (ADCI)                      | 0043h                    | 9               |
| CAN Timer Overflow (OVRTIM)     | 004Bh                    | 10              |
| SPI interrupt                   | 0053h                    | 11              |

 Table 109.
 Interrupt priority Within level





# Table 112. IPL0 Register

#### IPL0 (S:B8h) Interrupt Enable Register

| 7             | 6               | 5                                                                      | 4                                                                               | 3   | 2   | 1   | 0   |  |
|---------------|-----------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|-----|--|
| -             | PPC             | PT2                                                                    | PS                                                                              | PT1 | PX1 | PT0 | PX0 |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                            | Description                                                                     |     |     |     |     |  |
| 7             | -               | <b>Reserved</b><br>The value re                                        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |     |     |     |     |  |
| 6             | PPC             | PCA Interru<br>Refer to PPC                                            | <b>CA Interrupt Priority bit</b><br>≷efer to PPCH for priority level            |     |     |     |     |  |
| 5             | PT2             | Timer 2 Ove<br>Refer to PT2                                            | Timer 2 Overflow Interrupt Priority bit<br>Refer to PT2H for priority level.    |     |     |     |     |  |
| 4             | PS              | Serial Port F<br>Refer to PSH                                          | Serial Port Priority bit<br>Refer to PSH for priority level.                    |     |     |     |     |  |
| 3             | PT1             | Timer 1 Ove<br>Refer to PT1                                            | Timer 1 Overflow Interrupt Priority bit<br>Refer to PT1H for priority level.    |     |     |     |     |  |
| 2             | PX1             | External Internation Refer to PX1                                      | External Interrupt 1 Priority bit<br>Refer to PX1H for priority level.          |     |     |     |     |  |
| 1             | PT0             | Timer 0 Ove<br>Refer to PT0                                            | Timer 0 Overflow Interrupt Priority bit<br>Refer to PT0H for priority level.    |     |     |     |     |  |
| 0             | PX0             | External Interrupt 0 Priority bit<br>Refer to PX0H for priority level. |                                                                                 |     |     |     |     |  |

Reset Value = X000 0000b bit addressable



0.45V-

#### **External Clock Drive** Waveforms

AC Testing Input/Output

Waveforms



INPUT/OUTPUT



0.2 V<sub>CC</sub> - 0.1

**Float Waveforms** 



For timing purposes as port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$  mA.

# AT89C51CC03

PLCC52







# **Table of Contents**

| Features 1                            |
|---------------------------------------|
| Description2                          |
| Block Diagram2                        |
| Pin Configuration                     |
| I/O Configurations7                   |
| Port 1, Port 3 and Port 4 7           |
| Port 0 and Port 2 8                   |
| Read-Modify-Write Instructions9       |
| Quasi-Bidirectional Port Operation 10 |
| SFR Mapping11                         |
| Clock                                 |
| Description 17                        |
| Registers                             |
| Data Memory                           |
| Internal Space                        |
| External Space 24                     |
| Dual Data Pointer                     |
| Registers                             |
| Power Monitor                         |
| Description                           |
| Reset                                 |
| Introduction                          |
| Reset Input 31                        |
| Reset Output                          |
| Power Management                      |
| Introduction                          |
| Idle Mode                             |
| Power-Down Mode                       |
| Registers                             |
| EEPROM Data Memory                    |
| Write Data in the Column Latches      |
| Programming                           |
| Read Data 37                          |
| Examples                              |