

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                         |
| Core Size                  | 8-Bit                                                                         |
| Speed                      | 40MHz                                                                         |
| Connectivity               | CANbus, SPI, UART/USART                                                       |
| Peripherals                | POR, PWM, WDT                                                                 |
| Number of I/O              | 36                                                                            |
| Program Memory Size        | 64KB (64K x 8)                                                                |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | 2K x 8                                                                        |
| RAM Size                   | 2.25K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x10b                                                                     |
| Oscillator Type            | External                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 52-LCC (J-Lead)                                                               |
| Supplier Device Package    | 52-PLCC (19.15x19.15)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51cc03ca-s3sum |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# AT89C51CC03

## **Pin Configuration**





### Table 3. CKCON1 Register

CKCON1 (S:9Fh) Clock Control Register 1

| 7             | 6               | 5                                                                                                                                                            | 4                                                                                   | 3 | 2             | 1          | 0            |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---|---------------|------------|--------------|
|               |                 |                                                                                                                                                              |                                                                                     |   |               |            | SPIX2        |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                  |                                                                                     |   |               |            |              |
| 7-1           | -               | Reserved<br>The value rea                                                                                                                                    | Reserved<br>The value read from these bits is indeterminate. Do not set these bits. |   |               |            |              |
| 0             | SPIX2           | <b>SPI clock</b> <sup>(1)</sup><br>Clear to select 6 clock periods per peripheral clock cycle.<br>Set to select 12 clock periods per peripheral clock cycle. |                                                                                     |   |               |            |              |
| Noto: 1       | This control    | hit is validat                                                                                                                                               | ed when the                                                                         |   | hit X2 is sat | when X2 is | low this hit |

Note: 1. This control bit is validated when the CPU clock bit X2 is set; when X2 is low, this bit has no effect.

Reset Value = 0000 0000b





| Entering Power-Down Mode | To ente<br>the Pow<br>that set | er Power-Down mode, set PD bit in PCON register. The AT89C51CC03 enters ver-Down mode upon execution of the instruction that sets PD bit. The instruction s PD bit is the last instruction executed.                                                                                                                                                                                                                                                                                                                                       |
|--------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Exiting Power-Down Mode  | Note:<br>There a               | If VCC was reduced during the Power-Down mode, do not exit Power-Down mode until VCC is restored to the normal operating level.<br>are two ways to exit the Power-Down mode:                                                                                                                                                                                                                                                                                                                                                               |
|                          | 1. Gei<br>–                    | The AT89C51CC03 provides capability to exit from Power-Down using<br>INT0#, INT1#.<br>Hardware clears PD bit in PCON register which starts the oscillator and<br>restores the clocks to the CPU and peripherals. Using INTx# input,<br>execution resumes when the input is released (see Figure 19). Execution<br>resumes with the interrupt service routine. Upon completion of the interrupt<br>service routine, program execution resumes with the instruction immediately<br>following the instruction that activated Power-Down mode. |
|                          | Note:                          | The external interrupt used to exit Power-Down mode must be configured as level sensi-<br>tive (INT0# and INT1#) and must be assigned the highest priority. In addition, the<br>duration of the interrupt must be long enough to allow the oscillator to stabilize. The exe-<br>cution will only resume when the interrupt is deasserted.                                                                                                                                                                                                  |
|                          | Note:                          | Exit from power-down by external interrupt does not affect the SFRs nor the internal RAM content.                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### Figure 19. Power-Down Exit Waveform Using INT1:0#



- 2. Generate a reset.
  - A logic high on the RST pin clears PD bit in PCON register directly and asynchronously. This starts the oscillator and restores the clock to the CPU and peripherals. Program execution momentarily resumes with the instruction immediately following the instruction that activated Power-Down mode and may continue for a number of clock cycles before the internal reset algorithm takes control. Reset initializes the AT89C51CC03 and vectors the CPU to address 0000h.
- Note: During the time that execution resumes, the internal RAM cannot be accessed; however, it is possible for the Port pins to be accessed. To avoid unexpected outputs at the Port pins, the instruction immediately following the instruction that activated the Power-Down mode should not write to a Port pin or to the external RAM.
- Note: Exit from power-down by reset redefines all the SFRs, but does not affect the internal RAM content.

| EEPROM Data<br>Memory               | The 2-Kbyte on-chip EEPROM memory block is located at addresses 0000h to 07FFh of the XRAM/ERAM memory space and is selected by setting control bits in the EECON register. A read in the EEPROM memory is done with a MOVX instruction.                                                                                                                                                                                                                                                        |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                     | A physical write in the EEPROM memory is done in two steps: write data in the column latches and transfer of all data latches into an EEPROM memory row (programming).                                                                                                                                                                                                                                                                                                                          |
|                                     | The number of data written on the page may vary from 1 up to 128 Bytes (the page size). When programming, only the data written in the column latch is programmed and a ninth bit is used to obtain this feature. This provides the capability to program the whole memory by Bytes, by page or by a number of Bytes in a page. Indeed, each ninth bit is set when the writing the corresponding byte in a row and all these ninth bits are reset after the writing of the complete EEPROM row. |
| Write Data in the Column<br>Latches | Data is written by byte to the column latches as for an external RAM memory. Out of the 11 address bits of the data pointer, the 4 MSBs are used for page selection (row) and 7 are used for byte selection. Between two EEPROM programming sessions, all the addresses in the column latches must stay on the same page, meaning that the 4 MSB must no be changed.                                                                                                                            |
|                                     | The following procedure is used to write to the column latches:                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                     | Save and disable interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                     | Set bit EEE of EECON register                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Load DPTR with the address to write                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                     | Store A register with the data to be written                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                     | Execute a MOVX @DPTR, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                     | If needed loop the three last instructions until the end of a 128 Bytes page                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                     | Restore interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                     | Note: The last page address used when loading the column latch is the one used to select the page programming address.                                                                                                                                                                                                                                                                                                                                                                          |
| Programming                         | The EEPROM programming consists of the following actions:                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                     | • writing one or more Bytes of one page in the column latches. Normally, all Bytes must belong to the same page; if not, the first page address will be latched and the others discarded.                                                                                                                                                                                                                                                                                                       |
|                                     | <ul> <li>launching programming by writing the control sequence (50h followed by A0h) to the<br/>EECON register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                      |
|                                     | • EEBUSY flag in EECON is then set by hardware to indicate that programming is in progress and that the EEPROM segment is not available for reading.                                                                                                                                                                                                                                                                                                                                            |
|                                     | • The end of programming is indicated by a hardware clear of the EEBUSY flag.                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Note: The sequence 5xh and Axh must be executed without instructions between then other-<br>wise the programming is aborted.                                                                                                                                                                                                                                                                                                                                                                    |
| Read Data                           | The following procedure is used to read the data stored in the EEPROM memory:                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Save and disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                     | Set bit EEE of EECON register                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Load DPTR with the address to read                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                     | Execute a MOVX A, @DPTR                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                     | Restore interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |





Figure 25. Column Latches Loading Procedure



Note: The last page address used when loading the column latch is the one used to select the page programming address.

#### **Programming the Flash Spaces**

User

The following procedure is used to program the User space and is summarized in Figure 26:

- Load up to one page of data in the column latches from address 0000h to FFFFh.
- Save and Disable the interrupts.
- Launch the programming by writing the data sequence 50h followed by A0h in FCON register (only from FM1).
  - The end of the programming indicated by the FBUSY flag cleared.
- Restore the interrupts.

Extra Row

- The following procedure is used to program the Extra Row space and is summarized in Figure 26:
- Load data in the column latches from address FF80h to FFFFh.
- Save and Disable the interrupts.
- Launch the programming by writing the data sequence 52h followed by A2h in FCON register (only from FM1).
   The end of the programming indicated by the FBUSY flag cleared.
- Restore the interrupts.

50 AT89C51CC03

For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh.

Registers

Table 25. SCON Register

SCON (S:98h) Serial Control Register

| 7             | 6               | 5                                                                                                                               | 4                                                                                                                                                                                                                                                                                                                                           | 3                                                     | 2                                  | 1       | 0             |
|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------|---------|---------------|
| FE/SM0        | SM1             | SM2                                                                                                                             | REN                                                                                                                                                                                                                                                                                                                                         | TB8                                                   | RB8                                | TI      | RI            |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                     |                                                                                                                                                                                                                                                                                                                                             |                                                       |                                    |         |               |
| 7             | FE              | Framing Err<br>Clear to rese<br>Set by hardw                                                                                    | or bit (SMOE<br>at the error sta<br>vare when an                                                                                                                                                                                                                                                                                            | 0 <b>0=1</b> )<br>ite, not cleared<br>invalid stop bi | d by a valid st<br>it is detected. | op bit. |               |
|               | SM0             | Serial port N<br>Refer to SM                                                                                                    | <b>Mode bit 0 (S</b><br>1 for serial po                                                                                                                                                                                                                                                                                                     | MOD0=0)<br>rt mode select                             | ion.                               |         |               |
| 6             | SM1             | Serial port I           SM0         SM1           0         0           0         1           1         0           1         1 | Gerial port Mode bit 1         SM0       SM1       Mode       Baud Rate         0       Shift Register       F <sub>XTAL</sub> /12 (or F <sub>XTAL</sub> /6 in mode X2)         1       8-bit UART       Variable         0       9-bit UART       F <sub>XTAL</sub> /64 or F <sub>XTAL</sub> /32         1       9-bit UART       Variable |                                                       |                                    |         |               |
| 5             | SM2             | Serial port I<br>Clear to disa<br>Set to enable                                                                                 | Serial port Mode 2 bit/Multiprocessor Communication Enable bit<br>Clear to disable multiprocessor communication feature.<br>Set to enable multiprocessor communication feature in mode 2 and 3.                                                                                                                                             |                                                       |                                    |         |               |
| 4             | REN             | Reception E<br>Clear to disa<br>Set to enable                                                                                   | Reception Enable bit<br>Clear to disable serial reception.<br>Set to enable serial reception.                                                                                                                                                                                                                                               |                                                       |                                    |         |               |
| 3             | TB8             | Transmitter<br>Clear to tran<br>Set to transm                                                                                   | <b>Bit 8/Ninth b</b><br>smit a logic 0<br>nit a logic 1 in                                                                                                                                                                                                                                                                                  | it to transmit<br>in the 9th bit.<br>the 9th bit.     | in modes 2 a                       | and 3   |               |
| 2             | RB8             | Receiver Bit<br>Cleared by h<br>Set by hardw                                                                                    | Receiver Bit 8/Ninth bit received in modes 2 and 3<br>Cleared by hardware if 9th bit received is a logic 0.<br>Set by hardware if 9th bit received is a logic 1.                                                                                                                                                                            |                                                       |                                    |         |               |
| 1             | ті              | Transmit Inf<br>Clear to ack<br>Set by hardw<br>stop bit in the                                                                 | Transmit Interrupt flag<br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the<br>stop bit in the other modes.                                                                                                                                                           |                                                       |                                    |         | inning of the |
| 0             | RI              | Receive Inte<br>Clear to ackr<br>Set by hardw<br>Figure 34. in                                                                  | Receive Interrupt flag<br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0, see Figure 33. and<br>Figure 34. in the other modes.                                                                                                                                                                 |                                                       |                                    |         | 33. and       |

Reset Value = 0000 0000b Bit addressable





#### Table 26. SADEN Register

SADEN (S:B9h) Slave Address Mask Register

| 7             | 6               | 5           | 4              | 3             | 2  | 1 | 0 |
|---------------|-----------------|-------------|----------------|---------------|----|---|---|
| Ι             | -               | _           | -              | -             | -  | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description |                |               |    |   |   |
| 7-0           |                 | Mask Data f | or Slave Indiv | vidual Addres | SS |   |   |

Reset Value = 0000 0000b Not bit addressable

Table 27. SADDR Register

SADDR (S:A9h) Slave Address Register

| 7             | 6               | 5            | 4            | 3 | 2 | 1 | 0 |
|---------------|-----------------|--------------|--------------|---|---|---|---|
| -             | -               | -            | -            | - | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description  | Description  |   |   |   |   |
| 7-0           |                 | Slave Indivi | dual Address | 6 |   |   |   |

Reset Value = 0000 0000b Not bit addressable

#### Table 28. SBUF Register

SBUF (S:99h) Serial Data Buffer

| 7             | 6               | 5            | 4            | 3             | 2 | 1 | 0 |
|---------------|-----------------|--------------|--------------|---------------|---|---|---|
| -             | _               | -            | -            | _             | _ | - | _ |
| Bit<br>Number | Bit<br>Mnemonic | Description  | Description  |               |   |   |   |
| 7-0           |                 | Data sent/re | ceived by Se | rial I/O Port |   |   |   |

Reset Value = 0000 0000b Not bit addressable



#### Table 39. TL2 Register

#### TL2 (S:CCh) Timer 2 Low Byte Register

| 7             | 6               | 5           | 4    | 3 | 2 | 1 | 0 |
|---------------|-----------------|-------------|------|---|---|---|---|
| -             | -               | -           | -    | - | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description |      |   |   |   |   |
| 7.0           |                 |             | Ti o |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable

Table 40. RCAP2H Register

RCAP2H (S:CBh) Timer 2 Reload/Capture High Byte Register

| 7             | 6               | 5            | 4             | 3           | 2 | 1 | 0 |
|---------------|-----------------|--------------|---------------|-------------|---|---|---|
| -             | -               | -            | -             | -           | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description  |               |             |   |   |   |
| 7-0           |                 | High Byte of | Timer 2 Reloa | ad/Capture. |   |   |   |

Reset Value = 0000 0000b Not bit addressable

#### Table 41. RCAP2L Register

RCAP2L (S:CAн) TIMER 2 Reload/Capture Low Byte Register

| 7             | 6               | 5           | 4             | 3          | 2 | 1 | 0 |
|---------------|-----------------|-------------|---------------|------------|---|---|---|
| -             | -               | -           | -             | -          | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description |               |            |   |   |   |
| 7-0           |                 | Low Byte of | Timer 2 Reloa | d/Capture. |   |   |   |

Reset Value = 0000 0000b Not bit addressable



| Bit Shortening               | If, on the other hand, the transmitter oscillator is faster than the receiver one, the next falling edge used for resynchronization may be too early. So Phase Segment 2 in bit N is shortened in order to adjust the sample point for bit N+1 and the end of the bit time                                                             |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Synchronization Jump Width   | The limit to the amount of lengthening or shortening of the Phase Segments is set by the Resynchronization Jump Width.                                                                                                                                                                                                                 |
|                              | This segment may not be longer than Phase Segment 2.                                                                                                                                                                                                                                                                                   |
| Programming the Sample Point | Programming of the sample point allows "tuning" of the characteristics to suit the bus.                                                                                                                                                                                                                                                |
|                              | Early sampling allows more Time Quanta in the Phase Segment 2 so the Synchroniza-<br>tion Jump Width can be programmed to its maximum. This maximum capacity to<br>shorten or lengthen the bit time decreases the sensitivity to node oscillator tolerances,<br>so that lower cost oscillators such as ceramic resonators may be used. |
|                              | Late sampling allows more Time Quanta in the Propagation Time Segment which allows a poorer bus topology and maximum bus length.                                                                                                                                                                                                       |

#### Arbitration



The CAN protocol handles bus accesses according to the concept called "Carrier Sense Multiple Access with Arbitration on Message Priority".

During transmission, arbitration on the CAN bus can be lost to a competing device with a higher priority CAN Identifier. This arbitration concept avoids collisions of messages whose transmission was started by more than one node simultaneously and makes sure the most important message is sent first without time loss.

The bus access conflict is resolved during the arbitration field mostly over the identifier value. If a data frame and a remote frame with the same identifier are initiated at the same time, the data frame prevails over the remote frame (c.f. RTR bit).

The CAN protocol signals any errors immediately as they occur. Three error detection mechanisms are implemented at the message level and two at the bit level:

Error at Message Level

Errors

 Cyclic Redundancy Check (CRC) The CRC safeguards the information in the frame by adding redundant check bits at the transmission end. At the receiver these bits are re-computed and tested against the received bits. If they do not agree there has been a CRC error.

• Frame Check This mechanism verifies the structure of the transmitted frame by checking the bit

**AT89C51CC03** 

# AT89C51CC03

Figure 48. CAN Controller Memory Organization



message object Window SFRs



- Enable General CAN IT in the interrupt system register,
- Enable interrupt by message object, EICHi,
- Enable interrupt on error, ENERCH.

To enable an interrupt on general error:

- Enable General CAN IT in the interrupt system register,
- Enable interrupt on error, ENERG.

To enable an interrupt on Buffer-full condition:

- Enable General CAN IT in the interrupt system register,
- Enable interrupt on Buffer full, ENBUF.

To enable an interrupt when Timer overruns:

• Enable Overrun IT in the interrupt system register.

When an interrupt occurs, the corresponding message object bit is set in the SIT register.

To acknowledge an interrupt, the corresponding CANSTCH bits (RXOK, TXOK,...) or CANGIT bits (OVRTIM, OVRBUF,...), must be cleared by the software application.

When the CAN node is in transmission and detects a Form Error in its frame, a bit Error will also be raised. Consequently, two consecutive interrupts can occur, both due to the same error.

When a message object error occurs and is set in CANSTCH register, no general error are set in CANGIE register.





## Registers

### Table 48. CANGCON Register

CANGCON (S:ABh) CAN General Control Register

| 7             | 6            | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4                                                                                                                                                                                                                                 | 3                                                            | 2                        | 1                               | 0                                                                                                  |
|---------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------|---------------------------------|----------------------------------------------------------------------------------------------------|
| ABRQ          | OVRQ         | TTC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SYNCTTC                                                                                                                                                                                                                           | AUTOBAUD                                                     | TEST                     | ENA                             | GRES                                                                                               |
| Bit<br>Number | Bit Mnemonic | Descriptio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | on                                                                                                                                                                                                                                |                                                              |                          |                                 |                                                                                                    |
| 7             | ABRQ         | Abort Request<br>Not an auto-resetable bit. A reset of the ENCH bit (message object control<br>and DLC register) is done for each message object. The pending transmission<br>communications are immediately aborted but the on-going communication will<br>be terminated normally, setting the appropriate status flags, TXOK or RXOK.                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                   |                                                              |                          |                                 |                                                                                                    |
| 6             | OVRQ         | Overload<br>Auto-reset<br>Set to sen<br>Cleared by<br>frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | frame reques<br>able bit.<br>d an overload<br>y the hardward                                                                                                                                                                      | <b>st (initiator)</b><br>frame after the<br>e at the beginni | next receiving of transm | ed message.<br>hission of the o | overload                                                                                           |
| 5             | ттс          | Network i<br>set to sele<br>clear to dis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | n Timer Trigg<br>ct node in TT<br>sable TTC fea                                                                                                                                                                                   | <b>ger Communic</b><br>C.<br>Itures.                         | ation                    |                                 |                                                                                                    |
| 4             | SYNCTTC      | <b>Synchron</b><br>When this<br>Frame.<br>When this<br>This bit is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Synchronization of TTC<br>When this bit is set the TTC timer is caught on the last bit of the End Of<br>Frame.<br>When this bit is clear the TTC timer is caught on the Start Of Frame.<br>This bit is only used in the TTC mode. |                                                              |                          |                                 |                                                                                                    |
| 3             | AUTOBAUD     | AUTOBA<br>Set to acti<br>Clear to di                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | JD<br>vate listening<br>sable listening                                                                                                                                                                                           | mode.<br>g mode                                              |                          |                                 |                                                                                                    |
| 2             | TEST         | Test mode<br>use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . The test mo                                                                                                                                                                                                                     | de is intended f                                             | or factory te            | sting and not f                 | for customer                                                                                       |
| 1             | ENA/STB      | Enable/Standby CAN Controller<br>When this bit is set, it enables the CAN controller and its input clock.<br>When this bit is clear, the on-going communication is terminated normally and<br>the CAN controller state of the machine is frozen (the ENCH bit of each<br>message object does not change).<br>In the standby mode, the transmitter constantly provides a recessive level; the<br>receiver is not activated and the input clock is stopped in the CAN controller.<br>During the disable mode, the registers and the mailbox remain accessible.<br>Note that two clock periods are needed to start the CAN controller state of the<br>machine. |                                                                                                                                                                                                                                   |                                                              |                          |                                 | ock.<br>normally and<br>of each<br>ive level; the<br>v controller.<br>ccessible.<br>r state of the |
| 0             | GRES         | General R<br>Auto-reset<br>order to re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | able bit. This                                                                                                                                                                                                                    | re reset)<br>reset command<br>oller. After a rese            | l is 'ORed' we           | vith the hardwa                 | are reset in<br>d.                                                                                 |

Reset Value = 0000 0x00b



#### Table 60. CANBT1 Register

CANBT1 (S:B4h) CAN Bit Timing Registers 1

| 7             | 6            | 5                                    | 4                                                                                                                                      | 3                | 2                 | 1               | 0 |  |  |
|---------------|--------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----------------|---|--|--|
| -             | BRP 5        | BRP 4                                | BRP 3                                                                                                                                  | BRP 2            | BRP 1             | BRP 0           | - |  |  |
| Bit<br>Number | Bit Mnemonie | c Descripti                          | on                                                                                                                                     |                  |                   |                 |   |  |  |
| 7             | -            | <b>Reserved</b><br>The value         | l<br>read from thi                                                                                                                     | s bit is indeter | minate. Do no     | t set this bit. |   |  |  |
| 6-1           | BRP5:0       | Baud rate<br>The period<br>determine | Baud rate prescaler<br>The period of the CAN controller system clock Tscl is programmable and<br>determines the individual bit timing. |                  |                   |                 |   |  |  |
|               |              |                                      |                                                                                                                                        | Tscl =<br>F      | RP[50] + 1<br>can |                 |   |  |  |
| 0             | -            | Reserved<br>The value                | read from thi                                                                                                                          | s bit is indeter | minate. Do no     | t set this bit. |   |  |  |

Note: The CAN controller bit timing registers must be accessed only if the CAN controller is disabled with the ENA bit of the CANGCON register set to 0. See Figure 52.

#### Table 61. CANBT2 Register

CANBT2 (S:B5h) CAN Bit Timing Registers 2

| 7             | 6            | 5                                                                             | 4                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                                                               | 2                                                                 | 1                                                 | 0                       |  |
|---------------|--------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------|-------------------------|--|
| -             | SJW 1        | SJW 0                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                             | PRS 2                                                                           | PRS 1                                                             | PRS 0                                             | -                       |  |
| Bit<br>Number | Bit Mnemonic | Description                                                                   | on                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                 |                                                                   |                                                   |                         |  |
| 7             | -            | <b>Reserved</b><br>The value                                                  | read from thi                                                                                                                                                                                                                                                                                                                                                                                                 | s bit is indeter                                                                | minate. Do no                                                     | ot set this bit.                                  |                         |  |
| 6-5           | SJW1:0       | Re-synch<br>To compe<br>controllers<br>the curren<br>The synch<br>A bit perio | Re-synchronization Jump Width<br>To compensate for phase shifts between clock oscillators of different bus<br>controllers, the controller must re-synchronize on any relevant signal edge of<br>he current transmission.<br>The synchronization jump width defines the maximum number of clock cycles.<br>A bit period may be shortened or lengthened by a re-synchronization.<br>Tsjw = Tscl x (SJW [10] +1) |                                                                                 |                                                                   |                                                   |                         |  |
| 4             | -            | Reserved<br>The value                                                         | read from thi                                                                                                                                                                                                                                                                                                                                                                                                 | s bit is indeter                                                                | minate. Do no                                                     | ot set this bit.                                  |                         |  |
| 3-1           | PRS2:0       | Programm<br>This part of<br>within the<br>bus line, th                        | ning Time Se<br>of the bit time<br>network. It is<br>he input comp                                                                                                                                                                                                                                                                                                                                            | egment<br>is used to con<br>twice the sum<br>varator delay a<br>prs = Tscl x (F | npensate for t<br>of the signal<br>and the output<br>PRS[20] + 1) | he physical de<br>propagation ti<br>driver delay. | elay times<br>me on the |  |
| 0             | -            | Reserved<br>The value                                                         | read from thi                                                                                                                                                                                                                                                                                                                                                                                                 | s bit is indeter                                                                | minate. Do no                                                     | ot set this bit.                                  |                         |  |

Note: The CAN controller bit timing registers must be accessed only if the CAN controller is disabled with the ENA bit of the CANGCON register set to 0. See Figure 52.





#### Table 62. CANBT3 Register

#### CANBT3 (S:B6h) CAN Bit Timing Registers 3

| 7             | 6            | 5                                                                   | 4                                                                                    | 3                                                                      | 2                                                             | 1                                  | 0                         |
|---------------|--------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------|---------------------------|
| -             | PHS2 2       | PHS2 1                                                              | PHS2 0                                                                               | PHS1 2                                                                 | PHS1 1                                                        | PHS1 0                             | SMP                       |
| Bit<br>Number | Bit Mnemonic | Description                                                         | on                                                                                   |                                                                        |                                                               |                                    |                           |
| 7             | -            | Reserved<br>The value                                               | read from this                                                                       | s bit is indeter                                                       | minate. Do no                                                 | t set this bit.                    |                           |
| 6-4           | PHS2 2:0     | Phase Se<br>This phas<br>be shorter<br>Phase seg<br>Processin       | gment 2<br>e is used to conned by the re-<br>Tphs<br>gment 2 is the<br>g Time (= 2TC | ompensate for<br>synchronizatic<br>2 = Tscl x (PH<br>maximum of<br>Q). | phase edge (<br>on jump width.<br>IS2[20] + 1)<br>Phase segme | errors. This se<br>nt 1 and the Ir | gment can                 |
| 3-1           | PHS1 2:0     | Phase Se<br>This phas<br>be lengthe                                 | <b>gment 1</b><br>e is used to co<br>ened by the re<br>Tpl                           | ompensate for<br>-synchronizat<br>ns1 = Tscl x (F                      | phase edge o<br>ion jump width<br>PHS1[20] + 1                | errors. This se<br>n.<br>)         | gment can                 |
| 0             | SMP          | Sample T<br>0 - once, a<br>1 - three ti<br>over a dis<br>majority d | ype<br>at the sample<br>mes, the three<br>tance of a 1/2<br>ecision of the           | point.<br>efold sampling<br>period of the<br>three values.             | of the bus is t<br>Tscl. The resu                             | the sample po<br>lt corresponds    | int and twice<br>s to the |

Note: The CAN controller bit timing registers must be accessed only if the CAN controller is disabled with the ENA bit of the CANGCON register set to 0. See Figure 52.

#### Table 77. CANIDM4 Register for V2.0 part A

CANIDM4 for V2.0 part A (S:C7h) CAN Identifier Mask Registers 4

| 7             | 6           | 5                                             | 4                                                                                                    | 3                          | 2             | 1               | 0         |  |
|---------------|-------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|---------------|-----------------|-----------|--|
| -             | -           | -                                             | -                                                                                                    | -                          | RTRMSK        | -               | IDEMSK    |  |
| Bit<br>Number | Bit Mnemoni | c Descripti                                   | on                                                                                                   |                            |               |                 |           |  |
| 7-3           | -           | <b>Reserved</b><br>The value                  | s read from th                                                                                       | nese bits are ir           | ndeterminate. | Do not set the  | ese bits. |  |
| 2             | RTRMSK      | Remote T<br>0 - compa<br>1 - bit com          | Remote Transmission Request Mask Value<br>) - comparison true forced.<br>1 - bit comparison enabled. |                            |               |                 |           |  |
| 1             | -           | Reserved<br>The value                         | read from thi                                                                                        | s bit is indeter           | minate. Do no | t set this bit. |           |  |
| 0             | IDEMSK      | <b>IDentifier</b><br>0 - compa<br>1 - bit con | Extension M<br>rison true force<br>aparison enab                                                     | lask Value<br>ced.<br>led. |               |                 |           |  |

Note: The ID Mask is only used for reception.

No default value after reset.

#### Table 78. CANIDM1 Register for V2.0 part B

CANIDM1 for V2.0 part B (S:C4h) CAN Identifier Mask Registers 1

| 7             | 6            | 5                                                          | 4                                                       | 3           | 2        | 1        | 0        |
|---------------|--------------|------------------------------------------------------------|---------------------------------------------------------|-------------|----------|----------|----------|
| IDMSK 28      | IDMSK 27     | IDMSK 26                                                   | IDMSK 25                                                | IDMSK 24    | IDMSK 23 | IDMSK 22 | IDMSK 21 |
| Bit<br>Number | Bit Mnemonie | c Descriptio                                               | on                                                      |             |          |          |          |
| 7-0           | IDMSK28:21   | <b>IDentifier</b><br>0 - compa<br>1 - bit com<br>See Figur | Mask Value<br>rison true forc<br>aparison enab<br>e 54. | ed.<br>led. |          |          |          |

Note: The ID Mask is only used for reception.



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4             | MODF            | <ul> <li>Mode Fault <ul> <li>Set by hardware to indicate that the SS pin is in inappropriate logic level (in both master and slave modes).</li> <li>Cleared by hardware when reading SPSCR</li> </ul> </li> <li>When MODF error occurred: <ul> <li>In slave mode: SPI interface ignores all transmitted data while SS remains high. A new transmission is perform as soon as SS returns low.</li> <li>In master mode: SPI interface is disabled (SPEN=0, see description for SPEN bit in SPCON register).</li> </ul> </li> </ul> |
| 3             | SPTE            | <ul> <li>Serial Peripheral Transmit register Empty</li> <li>Set by hardware when transmit register is empty (if needed, SPDAT can be loaded with another data).</li> <li>Cleared by hardware when transmit register is full (no more data should be loaded in SPDAT).</li> </ul>                                                                                                                                                                                                                                                 |
| 2             | UARTM           | Serial Peripheral UART mode<br>Set and cleared by software:<br>- Clear: Normal mode, data are transmitted MSB first (default)<br>- Set: UART mode, data are transmitted LSB first.                                                                                                                                                                                                                                                                                                                                               |
| 1             | SPTEIE          | Interrupt Enable for SPTE<br>Set and cleared by software:<br>- Set to enable SPTE interrupt generation (when SPTE goes high, an interrupt is<br>generated).<br>- Clear to disable SPTE interrupt generation<br>Caution: When SPTEIE is set no interrupt generation occurred when SPIF flag<br>goes high. To enable SPIF interrupt again, SPTEIE should be cleared.                                                                                                                                                               |
| 0             | MODFIE          | Interrupt Enable for MODF<br>Set and cleared by software:<br>- Set to enable MODF interrupt generation<br>- Clear to disable MODF interrupt generation                                                                                                                                                                                                                                                                                                                                                                           |

Reset Value = 00X0 XXXXb

Not Bit addressable

Serial Peripheral DATa Register (SPDAT)

The Serial Peripheral Data Register (Table 94) is a read/write buffer for the receive data register. A write to SPDAT places data directly into the shift register. No transmit buffer is available in this model.

A Read of the SPDAT returns the value located in the receive buffer and not the content of the shift register.

#### Table 94. SPDAT Register

SPDAT - Serial Peripheral Data Register (0D6H)

| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |

Reset Value = Indeterminate

R7:R0: Receive data bits



# AT89C51CC03

#### Table 97. CCAPnH Registers

| CCAP0H (S:FAh)                                         |
|--------------------------------------------------------|
| CCAP1H (S:FBh)                                         |
| CCAP2H (S:FCh)                                         |
| CCAP3H (S:FDh)                                         |
| CCAP4H (S:FEh)                                         |
| PCA High Byte Compare/Capture Module n Register (n=04) |
|                                                        |

| 7             | 6               | 5            | 4          | 3             | 2             | 1        | 0        |
|---------------|-----------------|--------------|------------|---------------|---------------|----------|----------|
| CCAPnH 7      | CCAPnH 6        | CCAPnH 5     | CCAPnH 4   | CCAPnH 3      | CCAPnH 2      | CCAPnH 1 | CCAPnH 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description  |            |               |               |          |          |
| 7:0           | CCAPnH<br>7:0   | High byte of | EWC-PCA co | mparison or c | apture values |          |          |

Reset Value = 0000 0000b

#### Table 98. CCAPnL Registers

CCAP0L (S:EAh) CCAP1L (S:EBh) CCAP2L (S:ECh) CCAP3L (S:EDh) CCAP4L (S:EEh) PCA Low Byte Compare/Capture Module n Register (n=0..4)

| 7             | 6               | 5             | 4           | 3              | 2             | 1        | 0        |
|---------------|-----------------|---------------|-------------|----------------|---------------|----------|----------|
| CCAPnL 7      | CCAPnL 6        | CCAPnL 5      | CCAPnL 4    | CCAPnL 3       | CCAPnL 2      | CCAPnL 1 | CCAPnL 0 |
| Bit<br>Number | Bit<br>Mnemonic | Description   |             |                |               |          |          |
| 7:0           | CCAPnL<br>7:0   | Low byte of E | EWC-PCA cor | mparison or ca | apture values |          |          |

Reset Value = 0000 0000b





## **Electrical Characteristics**

## **Absolute Maximum Ratings**

| Ambiant Temperature Under Bias:         |                                | Note: |
|-----------------------------------------|--------------------------------|-------|
| I = industrial<br>A = automotive        | 40°C to 85°C<br>40°C to +125°C |       |
| Voltage on $V_{CC}$ from $V_{SS}$       | 0.5V to + 6V                   |       |
| Voltage on Any Pin from V <sub>SS</sub> | 0.5V to V <sub>CC</sub> + 0.2V |       |
| Power Dissipation                       | 1 W                            |       |

Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

The power dissipation is based on the maximum allowable die temperature and the thermal resistance of the package.

## **ICCOP Test Conditions**

Power Consumption<br/>ManagementSince the introduction of the first C51 device, every manufacturer made operating I<sub>CC</sub><br/>measurements under Reset, which made sense for the designs where the CPU was<br/>running under reset. In our new devices, the CPU is no longer active during reset, so the<br/>power consumption is very low but not representative of what will happen in the cus-<br/>tomer system. Thus, while keeping measurements under Reset, we present a new way<br/>to measure the operating I<sub>CC</sub>.<br/>Using an internal test ROM, the following code is executed.<br/>Label: SJMP Label (80FE)<br/>Ports 1 and 4 are disconnected, RST = Vcc, XTAL2 is not connected and XTAL1 is<br/>driven by the clock.

This is much more representative of the real operating Icc.

### **DC Parameters for Standard Voltage**

Industrial  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ;  $V_{SS} = 0V$ ; Automotive  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ ;  $V_{SS} = 0V$ 

Automotive  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C,  $v_{SS} = 0^{\circ}$ 

 $V_{CC}$  =3.0V to 5.5V and F = 0 to 40 MHz (both internal and external code execution)

 $V_{CC}$  =4.5V to 5.5V and F = 0 to 60 MHz (internal code execution only)

Table 116. DC Parameters in Standard Voltage

| Symbol           | Parameter                                            | Min                       | Тур <sup>(5)</sup> | Мах                   | Unit        | Test Conditions                                                                                                      |
|------------------|------------------------------------------------------|---------------------------|--------------------|-----------------------|-------------|----------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage                                    | -0.5                      |                    | 0.2Vcc - 0.1          | V           |                                                                                                                      |
| V <sub>IH</sub>  | Input High Voltage except XTAL1, RST                 | 0.2 V <sub>CC</sub> + 0.9 |                    | V <sub>CC</sub> + 0.5 | V           |                                                                                                                      |
| V <sub>IH1</sub> | Input High Voltage, XTAL1, RST                       | 0.7 V <sub>CC</sub>       |                    | V <sub>CC</sub> + 0.5 | V           |                                                                                                                      |
| V <sub>OL</sub>  | Output Low Voltage, ports 1, 2, 3 and $4^{(6)}$      |                           |                    | 0.3<br>0.45<br>1.0    | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$ |
| V <sub>OL1</sub> | Output Low Voltage, port 0, ALE, PSEN <sup>(6)</sup> |                           |                    | 0.3<br>0.45<br>1.0    | V<br>V<br>V | $\begin{split} I_{OL} &= 200 \; \mu A^{(4)} \\ I_{OL} &= 3.2 \; m A^{(4)} \\ I_{OL} &= 7.0 \; m A^{(4)} \end{split}$ |

| Table 116. | DC Parameters in Standard Voltage | (Continued) |
|------------|-----------------------------------|-------------|
|------------|-----------------------------------|-------------|

| Symbol               | Parameter                                              | Min                                                                                          | Typ <sup>(5)</sup> | Max                              | Unit        | Test Conditions                                                                                                                      |
|----------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------|----------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OH</sub>      | Output High Voltage, ports 1, 2, 3, and 4              | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5                      |                    |                                  | V<br>V<br>V | $\begin{split} I_{OH} &= -10 \; \mu A \\ I_{OH} &= -30 \; \mu A \\ I_{OH} &= -60 \; \mu A \\ V_{CC} &= 3V \; to \; 5.5V \end{split}$ |
| V <sub>OH1</sub>     | Output High Voltage, port 0, ALE, PSEN                 | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5                      |                    |                                  | V<br>V<br>V | $I_{OH} = -200 \ \mu A$<br>$I_{OH} = -3.2 \ m A$<br>$I_{OH} = -7.0 \ m A$<br>$V_{CC} = 5V \pm 10\%$                                  |
| R <sub>RST</sub>     | RST Pulldown Resistor                                  | 20                                                                                           | 100                | 200                              | kΩ          |                                                                                                                                      |
| I <sub>IL</sub>      | Logical 0 Input Current ports 1, 2, 3 and 4            |                                                                                              |                    | -50                              | μΑ          | Vin = 0.45V                                                                                                                          |
| ILI                  | Input Leakage Current                                  |                                                                                              |                    | ±10                              | μΑ          | 0.45V < Vin < V <sub>CC</sub>                                                                                                        |
| Ι <sub>τι</sub>      | Logical 1 to 0 Transition Current, ports 1, 2, 3 and 4 |                                                                                              |                    | -650                             | μA          | Vin = 2.0V                                                                                                                           |
| C <sub>IO</sub>      | Capacitance of I/O Buffer                              |                                                                                              |                    | 10                               | pF          | Fc = 1 MHz<br>TA = 25°C                                                                                                              |
| I <sub>PD</sub>      | Power-down Current Industrial                          |                                                                                              | 75                 | 150                              | μΑ          | $3V < V_{CC} < 5.5V^{(3)}$                                                                                                           |
|                      | Power-down Current Automotive                          |                                                                                              | 100                | 350                              | μΑ          | $3V < V_{CC} < 5.5V^{(3)}$                                                                                                           |
| I <sub>cc</sub>      | Power Supply Current                                   | I <sub>CCOP</sub> = 0.4 Frequency (MHz) + 8<br>I <sub>CCIDLE</sub> = 0.2 Frequency (MHz) + 8 |                    |                                  | mA          | $Vcc = 5.5V^{(1)(2)}$                                                                                                                |
| I <sub>CCWRITE</sub> | Power Supply Current on flash or EEdata write          |                                                                                              |                    | 0.8 x<br>Frequency<br>(MHz) + 15 | mA          | V <sub>CC</sub> = 5.5V                                                                                                               |

Notes: 1. Operating  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  hs (see Figure 81.),  $V_{IL} = V_{SS} + 0.5V$ ,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = RST = Port 0 = V_{CC}$ .  $I_{CC}$  would be slightly higher if a crystal oscillator used (see Figure 78.).

- 2. Idle I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5V, V<sub>IH</sub> = V<sub>CC</sub> 0.5V; XTAL2 N.C; Port 0 = V<sub>CC</sub>;  $\overline{EA}$  = RST = V<sub>SS</sub> (see Figure 79.).
- 3. Power-down I<sub>CC</sub> is measured with all output pins disconnected;  $\overline{EA} = V_{CC}$ , PORT 0 = V<sub>CC</sub>; XTAL2 NC.; RST = V<sub>SS</sub> (see Figure 80.). In addition, the WDT must be inactive and the POF flag must be set.
- 4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub>s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi V<sub>OL</sub> peak 0.6V. A Schmitt Trigger use is not necessary.
- 5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature.
- 6. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:
  - Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port:
  - Port 0: 26 mA
  - Ports 1, 2, 3 and 4: 15 mA
  - Maximum total  $I_{OL}$  for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

