

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                        |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 40MHz                                                                        |
| Connectivity               | CANbus, UART/USART                                                           |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 36                                                                           |
| Program Memory Size        | 64KB (64K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 2K x 8                                                                       |
| RAM Size                   | 2.25K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | A/D 8x10b                                                                    |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 44-LQFP                                                                      |
| Supplier Device Package    | 44-VQFP (10x10)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51cc03u-rlrim |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- On-chip Emulation Logic (Enhanced Hook System)
- Power Saving Modes
  - Idle Mode
  - Power-down Mode
- Power Supply: 3 volts to 5.5 volts
- Temperature Range: Industrial (-40° to +85°C), Automotive (-40°C to +125°C)
- Packages: VQFP44, PLCC44, VQFP64, PLCC52

## Description

The AT89C51CC03 is a member of the family of 8-bit microcontrollers dedicated to CAN network applications.

In X2 mode a maximum external clock rate of 20 MHz reaches a 300 ns cycle time.

Besides the full CAN controller AT89C51CC03 provides 64K Bytes of Flash memory including In-System Programming (ISP), 2K Bytes Boot Flash Memory, 2K Bytes EEPROM and 2048 byte ERAM.

Primary attention is paid to the reduction of the electro-magnetic emission of AT89C51CC03.

## **Block Diagram**



## SFR Mapping

The Special Function Registers (SFRs) of the AT89C51CC03 fall into the following categories:

| Mnemonic | Add | Name                                     | 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0 |
|----------|-----|------------------------------------------|----|----|----|-----|-----|----|----|---|
| ACC      | E0h | Accumulator                              | -  | -  | -  | _   | -   | _  | -  | _ |
| В        | F0h | B Register                               | -  | -  | -  | _   | -   | _  | -  | _ |
| PSW      | D0h | Program Status Word                      | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р |
| SP       | 81h | Stack Pointer                            | -  | -  | -  | _   | -   | _  | -  | _ |
| DPL      | 82h | Data Pointer Low<br>byte<br>LSB of DPTR  | _  | _  | _  | _   | _   | _  | _  | _ |
| DPH      | 83h | Data Pointer High<br>byte<br>MSB of DPTR | _  | _  | _  | _   | _   | _  | _  | _ |

| Mnemonic | Add | Name        | 7 | 6 | 5 | 4              | 3             | 2              | 1              | 0              |
|----------|-----|-------------|---|---|---|----------------|---------------|----------------|----------------|----------------|
| P0       | 80h | Port 0      | - | - | - | -              | -             | -              | -              | -              |
| P1       | 90h | Port 1      | - | - | - | -              | -             | _              | -              | -              |
| P2       | A0h | Port 2      | - | - | - | -              | -             | _              | -              | -              |
| P3       | B0h | Port 3      | - | - | - | -              | -             | _              | -              | -              |
| P4       | C0h | Port 4 (x5) | _ | _ | _ | P4.4 /<br>MOSI | P4.3 /<br>SCK | P4.2 /<br>MISO | P4.1 /<br>RxDC | P4.0 /<br>TxDC |

| Mnemonic | Add | Name                          | 7     | 6     | 5   | 4   | 3     | 2     | 1   | 0   |
|----------|-----|-------------------------------|-------|-------|-----|-----|-------|-------|-----|-----|
| тно      | 8Ch | Timer/Counter 0 High byte     | _     | _     | _   | _   | _     | _     | -   | _   |
| TLO      | 8Ah | Timer/Counter 0 Low byte      | _     | _     | _   | _   | _     | _     | -   | _   |
| TH1      | 8Dh | Timer/Counter 1 High byte     | _     | _     | _   | _   | _     | _     | -   | _   |
| TL1      | 8Bh | Timer/Counter 1 Low byte      | -     | _     | -   | _   | _     | -     | _   | _   |
| TH2      | CDh | Timer/Counter 2 High byte     | _     | _     | _   | _   | _     | _     | -   | _   |
| TL2      | CCh | Timer/Counter 2 Low byte      | _     | _     | _   | _   | _     | _     | -   | _   |
| TCON     | 88h | Timer/Counter 0 and 1 control | TF1   | TR1   | TF0 | TR0 | IE1   | IT1   | IEO | ITO |
| TMOD     | 89h | Timer/Counter 0 and 1 Modes   | GATE1 | C/T1# | M11 | M01 | GATE0 | C/T0# | M10 | M00 |





## **Dual Data Pointer**

## Description

The AT89C51CC03 implements a second data pointer for speeding up code execution and reducing code size in case of intensive usage of external memory accesses. DPTR 0 and DPTR 1 are seen by the CPU as DPTR and are accessed using the SFR addresses 83h and 84h that are the DPH and DPL addresses. The DPS bit in AUXR1 register (see Figure 8) is used to select whether DPTR is the data pointer 0 or the data pointer 1 (see Figure 13).

Figure 13. Dual Data Pointer Implementation



#### Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare...) are well served by using one data pointer as a "source" pointer and the other one as a "destination" pointer. Hereafter is an example of block move implementation using the two pointers and coded in assembler. The latest C compiler takes also advantage of this feature by providing enhanced algorithm libraries.

The INC instruction is a short (2 Bytes) and fast (6 machine cycle) way to manipulate the DPS bit in the AUXR1 register. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry.

- ; ASCII block move using dual data pointers
- ; Modifies DPTR0, DPTR1, A and PSW
- ; Ends when encountering NULL character
- ; Note: DPS exits opposite to the entry state unless an extra INC AUXR1 is added

#### AUXR1EQU0A2h

move:movDPTR,#SOURCE ; address of SOURCE incAUXR1 ; switch data pointers movDPTR,#DEST ; address of DEST mv\_loop:incAUXR1; switch data pointers movxA,@DPTR; get a byte from SOURCE incDPTR; increment SOURCE address incAUXR1; switch data pointers movx@DPTR,A; write the byte to DEST incDPTR; increment DEST address jnzmv\_loop; check for NULL terminator end\_move:

# AT89C51CC03

## Cross Flash Memory Access

|        |                    | Action            | FM0<br>(user Flash) | FM1<br>(boot Flash) |
|--------|--------------------|-------------------|---------------------|---------------------|
|        |                    | Read              | ok                  | -                   |
| E      | FMO                | Load column latch | ok                  | -                   |
| ig fro | (user Flash)       | Write             | -                   | -                   |
| cutin  |                    | Read              | ok                  | ok                  |
| exe    | FM1                | Load column latch | ok                  | -                   |
| Code   | (boot Flash)       | Write             | ok                  | -                   |
|        |                    | Read              | (a)                 | -                   |
|        | External<br>memorv | Load column latch | -                   | -                   |
|        | EA = 0             | Write             | -                   | -                   |

(a) Depend upon general lock bit configuration.





| Given Address     | <ul> <li>Each device has an individual address that is specified in the SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed. To address a device by its individual address, the SADEN mask byte must be 1111 1111b.</li> <li>For example:         <ul> <li>SADDR0101 0110b</li> <li>SADDEN1111 1100b</li> <li>Given0101 01XXb</li> </ul> </li> <li>Here is an example of how to use given addresses to address different slaves:</li> <li>Slave A:SADDR1111 0011b</li> <li>SADEN1111 1001b</li> <li>Given1111 002b</li> <li>The SADEN byte is selected so that each slave may be addressed separately.</li> <li>For slave A, bit 0 (the LSB) is a don't-care bit; for slaves B and C, bit 0 is a 1. To communicate with slave A only, the master must send an address where bit 0 is clear (</li></ul> |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | bit 1 clear, and bit 2 clear (e.g. 1111 0001b).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Broadcast Address | A broadcast address is formed from the logical OR of the SADDR and SADEN registers<br>with zeros defined as don't-care bits, e.g.:<br>SADDR0101 0110b<br>SADEN1111 1100b<br>SADDR OR SADEN1111 111Xb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                   | The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:<br>Slave A:SADDR1111 0001b<br><u>SADEN1111 1010b</u><br>Given1111 1X11b,<br>Slave B:SADDR1111 0011b<br><u>SADEN1111 1001b</u><br>Given1111 1X11B,<br>Slave C:SADDR=1111 0010b<br><u>SADEN1111 1101b</u><br>Given1111 1111b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Timer 1                                   | <ul> <li>Timer 1 is identical to Timer 0 excepted for Mode 3 which is a hold-count mode. The following comments help to understand the differences:</li> <li>Timer 1 functions as either a Timer or event Counter in three modes of operation. Figure 35 to Figure 37 show the logical configuration for modes 0, 1, and 2. Timer 1's mode 3 is a hold-count mode.</li> </ul>                                                                                                  |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                           | <ul> <li>Timer 1 is controlled by the four high-order bits of TMOD register (see Figure 31)<br/>and bits 2, 3, 6 and 7 of TCON register (see Figure 30). TMOD register selects the<br/>method of Timer gating (GATE1), Timer or Counter operation (C/T1#) and mode of<br/>operation (M11 and M01). TCON register provides Timer 1 control functions:<br/>overflow flag (TF1), run control bit (TR1), interrupt flag (IE1) and interrupt type<br/>control bit (IT1).</li> </ul> |
|                                           | • Timer 1 can serve as the Baud Rate Generator for the Serial Port. Mode 2 is best suited for this purpose.                                                                                                                                                                                                                                                                                                                                                                    |
|                                           | • For normal Timer operation (GATE1 = 0), setting TR1 allows TL1 to be incremented by the selected input. Setting GATE1 and TR1 allows external pin INT1# to control Timer operation.                                                                                                                                                                                                                                                                                          |
|                                           | • Timer 1 overflow (count rolls over from all 1s to all 0s) sets the TF1 flag generating an interrupt request.                                                                                                                                                                                                                                                                                                                                                                 |
|                                           | • When Timer 0 is in mode 3, it uses Timer 1's overflow flag (TF1) and run control bit (TR1). For this situation, use Timer 1 only for applications that do not require an interrupt (such as a Baud Rate Generator for the Serial Port) and switch Timer 1 in and out of mode 3 to turn it off and on.                                                                                                                                                                        |
|                                           | It is important to stop Timer/Counter before changing mode.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Mode 0 (13-bit Timer)                     | Mode 0 configures Timer 1 as a 13-bit Timer, which is set up as an 8-bit Timer (TH1 reg-<br>ister) with a modulo-32 prescaler implemented with the lower 5 bits of the TL1 register<br>(see Figure 35). The upper 3 bits of TL1 register are ignored. Prescaler overflow incre-<br>ments TH1 register.                                                                                                                                                                         |
| Mode 1 (16-bit Timer)                     | Mode 1 configures Timer 1 as a 16-bit Timer with TH1 and TL1 registers connected in cascade (see Figure 36). The selected input increments TL1 register.                                                                                                                                                                                                                                                                                                                       |
| Mode 2 (8-bit Timer with Auto-<br>Reload) | Mode 2 configures Timer 1 as an 8-bit Timer (TL1 register) with automatic reload from TH1 register on overflow (see Figure 37). TL1 overflow sets TF1 flag in TCON register and reloads TL1 with the contents of TH1, which is preset by software. The reload leaves TH1 unchanged.                                                                                                                                                                                            |
| Mode 3 (Halt)                             | Placing Timer 1 in mode 3 causes it to halt and hold its count. This can be used to halt Timer 1 when TR1 run control bit is not available i.e. when Timer 0 is in mode 3.                                                                                                                                                                                                                                                                                                     |





## Table 39. TL2 Register

## TL2 (S:CCh) Timer 2 Low Byte Register

| 7             | 6               | 5                    | 4 | 3 | 2 | 1 | 0 |
|---------------|-----------------|----------------------|---|---|---|---|---|
| -             | -               | -                    | - | - | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description          |   |   |   |   |   |
| 7.0           |                 | Low Byte of Timer 2. |   |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable

Table 40. RCAP2H Register

RCAP2H (S:CBh) Timer 2 Reload/Capture High Byte Register

| 7             | 6               | 5            | 4             | 3           | 2 | 1 | 0 |
|---------------|-----------------|--------------|---------------|-------------|---|---|---|
| -             | -               | -            | -             | -           | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description  |               |             |   |   |   |
| 7-0           |                 | High Byte of | Timer 2 Reloa | ad/Capture. |   |   |   |

Reset Value = 0000 0000b Not bit addressable

## Table 41. RCAP2L Register

RCAP2L (S:CAн) TIMER 2 Reload/Capture Low Byte Register

| 7             | 6               | 5           | 4             | 3          | 2 | 1 | 0 |
|---------------|-----------------|-------------|---------------|------------|---|---|---|
| -             | -               | -           | -             | -          | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description |               |            |   |   |   |
| 7-0           |                 | Low Byte of | Timer 2 Reloa | d/Capture. |   |   |   |

Reset Value = 0000 0000b Not bit addressable

## Watchdog Timer During Power-down Mode and Idle

In Power-down mode the oscillator stops, which means the WDT also stops. While in Power-down mode, the user does not need to service the WDT. There are 2 methods of exiting Power-down mode: by a hardware reset or via a level activated external interrupt which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, the Watchdog is disabled. Exiting Power-down with an interrupt is significantly different. The interrupt shall be held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service for the interrupt used to exit Power-down.

To ensure that the WDT does not overflow within a few states of exiting powerdown, it is best to reset the WDT just before entering powerdown.

In the Idle mode, the oscillator continues to run. To prevent the WDT from resetting AT89C51CC03 while in Idle mode, the user should always set up a timer that will periodically exit Idle, service the WDT, and re-enter Idle mode.

Register

Table 44. WDTPRG Register

#### WDTPRG (S:A7h)

Watchdog Timer Duration Programming Register

| 7             | 6               | 5                                | 4                                                                                    | 3 | 2  | 1  | 0  |  |  |
|---------------|-----------------|----------------------------------|--------------------------------------------------------------------------------------|---|----|----|----|--|--|
| _             | -               | -                                | -                                                                                    | - | S2 | S1 | S0 |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                      | Description                                                                          |   |    |    |    |  |  |
| 7             | -               | Reserved<br>The value rea        | eserved<br>he value read from this bit is indeterminate. Do not set this bit.        |   |    |    |    |  |  |
| 6             | -               | Reserved<br>The value rea        | eserved<br>ne value read from this bit is indeterminate. Do not set this bit.        |   |    |    |    |  |  |
| 5             | -               | Reserved<br>The value rea        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.      |   |    |    |    |  |  |
| 4             | -               | <b>Reserved</b><br>The value rea | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.      |   |    |    |    |  |  |
| 3             | -               | <b>Reserved</b><br>The value rea | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.      |   |    |    |    |  |  |
| 2             | S2              | Watchdog T<br>Work in conju      | Watchdog Timer Duration selection bit 2<br>Work in conjunction with bit 1 and bit 0. |   |    |    |    |  |  |
| 1             | S1              | Watchdog T<br>Work in conju      | Watchdog Timer Duration selection bit 1<br>Work in conjunction with bit 2 and bit 0. |   |    |    |    |  |  |
| 0             | S0              | Watchdog T<br>Work in conju      | Watchdog Timer Duration selection bit 0<br>Work in conjunction with bit 1 and bit 2. |   |    |    |    |  |  |

Reset Value = XXXX X000b



#### **Buffer Mode**

Any message object can be used to define one buffer, including non-consecutive message objects, and with no limitation in number of message objects used up to 15.

Each message object of the buffer must be initialized CONCH2 = 1 and CONCH1 = 1;

| Figure 49. E | Buffer mode |
|--------------|-------------|
|--------------|-------------|

| message object 14 |   |              |
|-------------------|---|--------------|
| message object 13 |   |              |
| message object 12 |   | Block buffer |
| message object 11 |   |              |
| message object 10 |   | buffer 7     |
| message object 9  |   | buffer 6     |
| message object 8  |   | buffer 5     |
| message object 7  |   | buffer 4     |
| message object 6  | ► | buffer 3     |
| message object 5  |   | buffer 2     |
| message object 4  |   | buffer 1     |
| message object 3  |   | buffer 0     |
| message object 2  |   |              |
| message object 1  | 1 |              |
| message object 0  | 1 |              |
|                   |   |              |

The same acceptance filter must be defined for each message objects of the buffer. When there is no mask on the identifier or the IDE, all messages are accepted.

A received frame will always be stored in the lowest free message object.

When the flag Rxok is set on one of the buffer message objects, this message object can then be read by the application. This flag must then be cleared by the software and the message object re-enabled in buffer reception in order to free the message object.

The OVRBUF flag in the CANGIT register is set when the buffer is full. This flag can generate an interrupt.

The frames following the buffer-full interrupt will not stored and no status will be overwritten in the CANSTCH registers involved in the buffer until at least one of the buffer message objects is re-enabled in reception.

This flag must be cleared by the software in order to acknowledge the interrupt.



## **Acceptance Filter**

Upon a reception hit (i.e., a good comparison between the ID+RTR+RB+IDE received and an ID+RTR+RB+IDE specified while taking the comparison mask into account) the ID+RTR+RB+IDE received are written over the ID TAG Registers.

ID => IDT0-29

RTR => RTRTAG

RB => RB0-1TAG

IDE => IDE in CANCONCH register





example: To accept only ID = 318h in part A. ID MSK = 111 1111 1111 b ID TAG = 011 0001 1000 b

CAN SFRs



## CAN SFR's

Table 47. CAN SFR's With Reset Values

|     | 0/8 <sup>(1)</sup>        | 1/9                  | 2/A                  | 3/B                   | 4/C                  | 5/D                  | 6/E                   | 7/F                   |     |
|-----|---------------------------|----------------------|----------------------|-----------------------|----------------------|----------------------|-----------------------|-----------------------|-----|
| F8h | IPL1<br>xxxx x000         | CH<br>0000 0000      | CCAP0H<br>0000 0000  | CCAP1H<br>0000 0000   | CCAP2H<br>0000 0000  | CCAP3H<br>0000 0000  | CCAP4H<br>0000 0000   |                       | FFh |
| F0h | B<br>0000 0000            |                      | ADCLK<br>xx00 x000   | ADCON<br>0000 0000    | ADDL<br>xxxx xx00    | ADDH<br>0000 0000    | ADCF<br>0000 0000     | IPH1<br>xxxx x000     | F7h |
| E8h | IEN1<br>xxxx x000         | CL<br>0000 0000      | CCAP0L<br>0000 0000  | CCAP1L<br>0000 0000   | CCAP2L<br>0000 0000  | CCAP3L<br>0000 0000  | CCAP4L<br>0000 0000   |                       | EFh |
| E0h | ACC<br>0000 0000          |                      |                      |                       |                      |                      |                       |                       | E7h |
| D8h | CCON<br>00xx xx00         | CMOD<br>00xx x000    | CCAPM0<br>x000 0000  | CCAPM1<br>x000 0000   | CCAPM2<br>x000 0000  | CCAPM3<br>x000 0000  | CCAPM4<br>x000 0000   |                       | DFh |
| D0h | PSW<br>0000 0000          | FCON<br>0000 0000    | EECON<br>xxxx xx00   | FSTA<br>xxxx xx00     | SPCON<br>0001 0100   | SPSCR<br>0000 0000   | SPDAT<br>xxxx xxxx    |                       | D7h |
| C8h | T2CON<br>0000 0000        | T2MOD<br>xxxx xx00   | RCAP2L<br>0000 0000  | RCAP2H<br>0000 0000   | TL2<br>0000 0000     | TH2<br>0000 0000     | CANEN1<br>xx00 0000   | CANEN2<br>0000 0000   | CFh |
| C0h | P4<br>xxxx xx11           | CANGIE<br>0000 0000  | CANIE1<br>xx00 0000  | CANIE2<br>0000 0000   | CANIDM1<br>xxxx xxxx | CANIDM2<br>xxxx xxxx | CANIDM3<br>xxxx xxxx  | CANIDM4<br>xxxx xxxx  | C7h |
| B8h | IPL0<br>x000 0000         | SADEN<br>0000 0000   | CANSIT1<br>0x00 0000 | CANSIT2<br>0000 0000  | CANIDT1<br>xxxx xxxx | CANIDT2<br>xxxx xxxx | CANIDT3<br>xxxx xxxx  | CANIDT4<br>xxxx xxxx  | BFh |
| B0h | P3<br>1111 1111           | CANPAGE<br>0000 0000 | CANSTCH<br>xxxx xxxx | CANCONCH<br>xxxx xxxx | CANBT1<br>xxxx xxxx  | CANBT2<br>xxxx xxxx  | CANBT3<br>xxxx xxxx   | IPH0<br>x000 0000     | B7h |
| A8h | IEN0<br>0000 0000         | SADDR<br>0000 0000   | CANGSTA<br>0000 0000 | CANGCON<br>0000 x000  | CANTIML<br>0000 0000 | CANTIMH<br>0000 0000 | CANSTMPL<br>0000 0000 | CANSTMPH<br>0000 0000 | AFh |
| A0h | P2<br>1111 1111           | CANTCON<br>0000 0000 | AUXR1<br>xxxx 00x0   | CANMSG<br>xxxx xxxx   | CANTTCL<br>0000 0000 | CANTTCH<br>0000 0000 | WDTRST<br>1111 1111   | WDTPRG<br>xxxx x000   | A7h |
| 98h | SCON<br>0000 0000         | SBUF<br>0000 0000    |                      | CANGIT<br>0x00 0000   | CANTEC<br>0000 0000  | CANREC<br>0000 0000  |                       | CKCON1<br>xxxx xxx0   | 9Fh |
| 90h | P1<br>1111 1111           |                      |                      |                       |                      |                      |                       |                       | 97h |
| 88h | TCON<br>0000 0000         | TMOD<br>0000 0000    | TL0<br>0000 0000     | TL1<br>0000 0000      | TH0<br>0000 0000     | TH1<br>0000 0000     | AUXR<br>X001 0100     | CKCON<br>0000 0000    | 8Fh |
| 80h | P0<br>1111 1111           | SP<br>0000 0111      | DPL<br>0000 0000     | DPH<br>0000 0000      |                      |                      |                       | PCON<br>0000 0000     | 87h |
|     | <b>0/8</b> <sup>(1)</sup> | 1/9                  | 2/A                  | 3/B                   | 4/C                  | 5/D                  | 6/E                   | 7/F                   |     |





## Table 56. CANSIT1 Register

CANSIT1 (S:BAh Read Only) CAN Status Interrupt Message Object Registers 1

| 7             | 6            | 5                                                                  | 4                                                                                                                                                                                                                                       | 3     | 2     | 1    | 0    |  |  |  |
|---------------|--------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|------|--|--|--|
| -             | SIT14        | SIT13                                                              | SIT12                                                                                                                                                                                                                                   | SIT11 | SIT10 | SIT9 | SIT8 |  |  |  |
| Bit<br>Number | Bit Mnemonic | Descriptio                                                         | Description                                                                                                                                                                                                                             |       |       |      |      |  |  |  |
| 7             | -            | Reserved<br>The value                                              | Reserved<br>The values read from this bit is indeterminate. Do not set this bit.                                                                                                                                                        |       |       |      |      |  |  |  |
| 6-0           | SIT14:8      | Status of<br>0 - no inte<br>1 - IT turn<br>SIT14:8 =<br>see Figure | Status of Interrupt by Message Object         0 - no interrupt.         1 - IT turned on. Reset when interrupt condition is cleared by user.         SIT14:8 = 0b 0000 1001 -> IT's on message objects 11 and 8.         see Figure 50. |       |       |      |      |  |  |  |

Reset Value = x000 0000b

## Table 57. CANSIT2 Register

CANSIT2 (S:BBh Read Only)

CAN Status Interrupt Message Object Registers 2

| 7             | 6            | 5                                                                   | 4                                                                                                                                                                                                                | 3    | 2    | 1    | 0    |  |  |
|---------------|--------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|
| SIT7          | SIT6         | SIT5                                                                | SIT4                                                                                                                                                                                                             | SIT3 | SIT2 | SIT1 | SIT0 |  |  |
| Bit<br>Number | Bit Mnemonic | Descriptio                                                          | Description                                                                                                                                                                                                      |      |      |      |      |  |  |
| 7-0           | SIT7:0       | Status of<br>0 - no inte<br>1 - IT turn<br>SIT7:0 = 0<br>see Figure | Status of Interrupt by Message Object<br>0 - no interrupt.<br>1 - IT turned on. Reset when interrupt condition is cleared by user.<br>SIT7:0 = 0b 0000 1001 -> IT's on message objects 3 and 0<br>see Figure 50. |      |      |      |      |  |  |

Reset Value = 0000 0000b

## Table 63. CANPAGE Register

CANPAGE (S:B1h) CAN Message Object Page Register

| 7             | 6            | 5                                       | 4                                                                                                                                    | 3    | 2     | 1     | 0     |  |  |
|---------------|--------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------|--|--|
| CHNB 3        | CHNB 2       | CHNB 1                                  | CHNB 0                                                                                                                               | AINC | INDX2 | INDX1 | INDX0 |  |  |
| Bit<br>Number | Bit Mnemonic | Descriptio                              | on                                                                                                                                   |      |       |       |       |  |  |
| 7-4           | CHNB3:0      | Selection<br>The availa                 | Selection of Message Object Number<br>The available numbers are: 0 to 14 (see Figure 48).                                            |      |       |       |       |  |  |
| 3             | AINC         | Auto Incre<br>0 - auto-in<br>1 - non-au | Auto Increment of the Index (active low)<br>0 - auto-increment of the index (default value).<br>1 - non-auto-increment of the index. |      |       |       |       |  |  |
| 2-0           | INDX2:0      | Index<br>Byte locati                    | Index<br>Byte location of the data field for the defined message object (see Figure 48).                                             |      |       |       |       |  |  |

Reset Value = 0000 0000b

## Table 64. CANCONCH Register

## CANCONCH (S:B3h)

CAN Message Object Control and DLC Register

| 7       | 6       | 5    | 4   | 3     | 2     | 1     | 0     |
|---------|---------|------|-----|-------|-------|-------|-------|
| CONCH 1 | CONCH 0 | RPLV | IDE | DLC 3 | DLC 2 | DLC 1 | DLC 0 |

| Bit<br>Number | Bit Mnemonic | Description                                                                                                                                                                                                                                                                                                                                   |
|---------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6           | CONCH1:0     | Configuration of Message Object         CONCH1         CONCH1       CONCH0         0       0: disable         0       1: Launch transmission         1       0: Enable Reception         1       1: Enable Reception Buffer         Note: The user must re-write the configuration to enable the corresponding bit in the CANEN1:2 registers. |
| 5             | RPLV         | Reply Valid<br>Used in the automatic reply mode after receiving a remote frame<br>0 - reply not ready.<br>1 - reply ready and valid.                                                                                                                                                                                                          |
| 4             | IDE          | Identifier Extension<br>0 - CAN standard rev 2.0 A (ident = 11 bits).<br>1 - CAN standard rev 2.0 B (ident = 29 bits).                                                                                                                                                                                                                        |
| 3-0           | DLC3:0       | Data Length Code<br>Number of Bytes in the data field of the message.<br>The range of DLC is from 0 up to 8.<br>This value is updated when a frame is received (data or remote frame).<br>If the expected DLC differs from the incoming DLC, a warning appears in the<br>CANSTCH register.                                                    |

No default value after reset



Table 66. CANIDT1 Register for V2.0 part A

CANIDT1 for V2.0 part A (S:BCh) CAN Identifier Tag Registers 1

| 7      | 6            | 5                       | 4                  | 3     | 2     | 1     | 0     |
|--------|--------------|-------------------------|--------------------|-------|-------|-------|-------|
| IDT 10 | IDT 9        | IDT 8                   | IDT 7              | IDT 6 | IDT 5 | IDT 4 | IDT 3 |
| Bit    |              |                         |                    |       |       |       |       |
| Number | Bit Mnemonic | Descripti               | on                 |       |       |       |       |
| 7-0    | IDT10:3      | IDentifier<br>See Figur | tag value<br>e 54. |       |       |       |       |

No default value after reset.

#### Table 67. CANIDT2 Register for V2.0 part A

CANIDT2 for V2.0 part A (S:BDh) CAN Identifier Tag Registers 2

| 7     | 6     | 5     | 4 | 3 | 2 | 1 | 0 |
|-------|-------|-------|---|---|---|---|---|
| IDT 2 | IDT 1 | IDT 0 | - | - | - | - | - |

| Bit<br>Number | Bit Mnemonic | Description                                                                                  |
|---------------|--------------|----------------------------------------------------------------------------------------------|
| 7-5           | IDT2:0       | IDentifier tag value<br>See Figure 54.                                                       |
| 4-0           | -            | <b>Reserved</b><br>The values read from these bits are indeterminate. Do not set these bits. |

No default value after reset.

Table 68. CANIDT3 Register for V2.0 part A

CANIDT3 for V2.0 part A (S:BEh) CAN Identifier Tag Registers 3

| 7             | 6            | 5                     | 4                                                                                     | 3 | 2 | 1 | 0 |  |
|---------------|--------------|-----------------------|---------------------------------------------------------------------------------------|---|---|---|---|--|
| -             | -            | -                     | -                                                                                     | - | - | - | - |  |
| Bit<br>Number | Bit Mnemonic | Description           | on                                                                                    |   |   |   |   |  |
| 7-0           | -            | Reserved<br>The value | Reserved<br>The values read from these bits are indeterminate. Do not set these bits. |   |   |   |   |  |

No default value after reset.





## Table 79. CANIDM2 Register for V2.0 part B

CANIDM2 for V2.0 part B (S:C5h) CAN Identifier Mask Registers 2

| 7             | 6           | 5                                                            | 4                                                       | 3           | 2        | 1        | 0        |
|---------------|-------------|--------------------------------------------------------------|---------------------------------------------------------|-------------|----------|----------|----------|
| IDMSK 20      | IDMSK 19    | IDMSK 18                                                     | IDMSK 17                                                | IDMSK 16    | IDMSK 15 | IDMSK 14 | IDMSK 13 |
| Bit<br>Number | Bit Mnemoni | ic Descripti                                                 | on                                                      |             |          |          |          |
| 7-0           | IDMSK20:1   | 3 <b>IDentifier</b><br>0 - compa<br>1 - bit com<br>See Figur | Mask Value<br>rison true forc<br>nparison enab<br>e 54. | ed.<br>Ied. |          |          |          |

Note: The ID Mask is only used for reception.

No default value after reset.

#### Table 80. CANIDM3 Register for V2.0 part B

CANIDM3 for V2.0 part B (S:C6h) CAN Identifier Mask Registers 3

| 7             | 6           | 5                                                           | 4                                                      | 3           | 2       | 1       | 0       |
|---------------|-------------|-------------------------------------------------------------|--------------------------------------------------------|-------------|---------|---------|---------|
| IDMSK 12      | IDMSK 11    | IDMSK 10                                                    | IDMSK 9                                                | IDMSK 8     | IDMSK 7 | IDMSK 6 | IDMSK 5 |
| Bit<br>Number | Bit Mnemoni | c Descriptio                                                | on                                                     |             |         |         |         |
| 7-0           | IDMSK12:5   | <b>IDentifier</b><br>0 - compa<br>1 - bit com<br>See Figure | Mask Value<br>rison true forc<br>parison enab<br>e 54. | ed.<br>led. |         |         |         |

Note: The ID Mask is only used for reception.

No default value after reset.

## Table 86. CANSTMPH Register

CANSTMPH (S:AFh Read Only) CAN Stamp Timer High

| 7             | 6               | 5                      | 4                       | 3             | 2             | 1         | 0         |
|---------------|-----------------|------------------------|-------------------------|---------------|---------------|-----------|-----------|
| TIMSTMP<br>15 | TIMSTMP<br>14   | TIMSTMP<br>13          | TIMSTMP<br>12           | TIMSTMP<br>11 | TIMSTMP<br>10 | TIMSTMP 9 | TIMSTMP 8 |
| Bit<br>Number | Bit Mnemonic    | Description            | on                      |               |               |           |           |
| 7-0           | TIMSTMP15:<br>8 | High byte<br>See Figur | e of Time Star<br>e 55. | np            |               |           |           |

No default value after reset

## Table 87. CANSTMPL Register

CANSTMPL (S:AEh Read Only) CAN Stamp Timer Low

| 7         | 6           | 5                       | 4                     | 3         | 2         | 1         | 0         |
|-----------|-------------|-------------------------|-----------------------|-----------|-----------|-----------|-----------|
| TIMSTMP 7 | TIMSTMP 6   | TIMSTMP 5               | TIMSTMP 4             | TIMSTMP 3 | TIMSTMP 2 | TIMSTMP 1 | TIMSTMP 0 |
| D''       |             |                         |                       |           |           |           |           |
| Number    | Bit Mnemoni | c Descripti             | on                    |           |           |           |           |
| 7-0       | TIMSTMP7:   | D Low byte<br>See Figur | of Time Stan<br>e 55. | np        |           |           |           |

No default value after reset

## Table 88. CANTTCH Register

CANTTCH (S:A5h Read Only) CAN TTC Timer High

| 7             | 6            | 5                      | 4                      | 3         | 2         | 1        | 0        |
|---------------|--------------|------------------------|------------------------|-----------|-----------|----------|----------|
| TIMTTC 15     | TIMTTC 14    | TIMTTC 13              | TIMTTC 12              | TIMTTC 11 | TIMTTC 10 | TIMTTC 9 | TIMTTC 8 |
| Bit<br>Number | Bit Mnemonie | Descripti              | on                     |           |           |          |          |
| 7-0           | TIMTTC15:8   | High byte<br>See Figur | e of TTC Time<br>e 55. | r         |           |          |          |

Reset Value = 0000 0000b



# AT89C51CC03

# Serial Port Interface (SPI)

The Serial Peripheral Interface Module (SPI) allows full-duplex, synchronous, serial communication between the MCU and peripheral devices, including other MCUs.

## Features

- Features of the SPI Module include the following:
- Full-duplex, three-wire synchronous transfers
- Master or Slave operation
- Six programmable Master clock rates in master mode
- Serial clock with programmable polarity and phase
- Master Mode fault error flag with MCU interrupt capability

**Signal Description** Figure 57 shows a typical SPI bus configuration using one Master controller and many Slave peripherals. The bus is made of three wires connecting all the devices.

Figure 57. SPI Master/Slaves Interconnection





| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4             | MODF            | <ul> <li>Mode Fault <ul> <li>Set by hardware to indicate that the SS pin is in inappropriate logic level (in both master and slave modes).</li> <li>Cleared by hardware when reading SPSCR</li> </ul> </li> <li>When MODF error occurred: <ul> <li>In slave mode: SPI interface ignores all transmitted data while SS remains high. A new transmission is perform as soon as SS returns low.</li> <li>In master mode: SPI interface is disabled (SPEN=0, see description for SPEN bit in SPCON register).</li> </ul> </li> </ul> |
| 3             | SPTE            | <ul> <li>Serial Peripheral Transmit register Empty</li> <li>Set by hardware when transmit register is empty (if needed, SPDAT can be loaded with another data).</li> <li>Cleared by hardware when transmit register is full (no more data should be loaded in SPDAT).</li> </ul>                                                                                                                                                                                                                                                 |
| 2             | UARTM           | Serial Peripheral UART mode<br>Set and cleared by software:<br>- Clear: Normal mode, data are transmitted MSB first (default)<br>- Set: UART mode, data are transmitted LSB first.                                                                                                                                                                                                                                                                                                                                               |
| 1             | SPTEIE          | Interrupt Enable for SPTE<br>Set and cleared by software:<br>- Set to enable SPTE interrupt generation (when SPTE goes high, an interrupt is<br>generated).<br>- Clear to disable SPTE interrupt generation<br>Caution: When SPTEIE is set no interrupt generation occurred when SPIF flag<br>goes high. To enable SPIF interrupt again, SPTEIE should be cleared.                                                                                                                                                               |
| 0             | MODFIE          | Interrupt Enable for MODF<br>Set and cleared by software:<br>- Set to enable MODF interrupt generation<br>- Clear to disable MODF interrupt generation                                                                                                                                                                                                                                                                                                                                                                           |

Reset Value = 00X0 XXXXb

Not Bit addressable

Serial Peripheral DATa Register (SPDAT)

The Serial Peripheral Data Register (Table 94) is a read/write buffer for the receive data register. A write to SPDAT places data directly into the shift register. No transmit buffer is available in this model.

A Read of the SPDAT returns the value located in the receive buffer and not the content of the shift register.

## Table 94. SPDAT Register

SPDAT - Serial Peripheral Data Register (0D6H)

| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |

Reset Value = Indeterminate

R7:R0: Receive data bits



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                 |
|---------------|-----------------|---------------------------------------------------------------------------------------------|
| 7-2           | -               | <b>Reserved</b><br>The value read from these bits are indeterminate. Do not set these bits. |
| 1-0           | ADAT1:0         | ADC result<br>bits 1-0                                                                      |

Reset Value = 00h



## Table 115. IPH1 Register

IPH1 (S:F7h) Interrupt High Priority Register 1

| 7             | 6               | 5                                                                                                                                | 4                                                                               | 3                           | 2              | 1            | 0     |  |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------|----------------|--------------|-------|--|
| -             | -               | -                                                                                                                                | -                                                                               | SPIH                        | POVRH          | PADCH        | PCANH |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                      |                                                                                 |                             |                |              |       |  |
| 7             | -               | <b>Reserved</b><br>The value re                                                                                                  | ad from this b                                                                  | it is indetermi             | nate. Do not s | et this bit. |       |  |
| 6             | -               | <b>Reserved</b><br>The value re                                                                                                  | ad from this b                                                                  | it is indetermi             | nate. Do not s | et this bit. |       |  |
| 5             | -               | Reserved<br>The value re                                                                                                         | ad from this b                                                                  | it is indetermi             | nate. Do not s | et this bit. |       |  |
| 4             | -               | <b>Reserved</b><br>The value re                                                                                                  | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                             |                |              |       |  |
| 3             | SPIH            | SPI Interrup           SPIH         SPIL           0         0           0         1           1         0           1         1 | t <b>Priority Lev</b><br><u>Priority level</u><br>Lowest<br>Highest             | vel Most Sign               | ificant bit    |              |       |  |
| 2             | POVRH           | Timer overn           POVRH         PO           0         0           0         1           1         0           1         1   | un Interrupt I<br><u>VRL Priority k</u><br>Lowest<br>Highest                    | Priority Level<br>evel      | Most Signifi   | ant bit      |       |  |
| 1             | PADCH           | ADC Interru           PADCH PAD           0         0           0         1           1         0           1         1          | <b>pt Priority Le</b><br>I <u>CL Priority lev</u><br>Lowest<br>Highest          | evel Most Sig<br><u>vel</u> | nificant bit   |              |       |  |
| 0             | PCANH           | CAN Interru           PCANH         PC.           0         0           0         1           1         0           1         1  | pt Priority Le<br><u>ANL</u> <u>Priority I</u><br>Lowest<br>Highest             | evel Most Sig<br>level      | nificant bit   |              |       |  |

Reset Value = XXXX 0000b

