

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                        |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 40MHz                                                                        |
| Connectivity               | CANbus, UART/USART                                                           |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 36                                                                           |
| Program Memory Size        | 64KB (64K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 2K x 8                                                                       |
| RAM Size                   | 2.25K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | A/D 8x10b                                                                    |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 44-LCC (J-Lead)                                                              |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51cc03u-slrim |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Entering Power-Down Mode | To ente<br>the Pow<br>that set | To enter Power-Down mode, set PD bit in PCON register. The AT89C51CC03 enters the Power-Down mode upon execution of the instruction that sets PD bit. The instruction that sets PD bit is the last instruction executed.                                                                                                                                                                                                                                                                                                                   |  |  |  |
|--------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Exiting Power-Down Mode  | Note:<br>There a               | If VCC was reduced during the Power-Down mode, do not exit Power-Down mode until VCC is restored to the normal operating level.<br>are two ways to exit the Power-Down mode:                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|                          | 1. Gei<br>–                    | The AT89C51CC03 provides capability to exit from Power-Down using<br>INT0#, INT1#.<br>Hardware clears PD bit in PCON register which starts the oscillator and<br>restores the clocks to the CPU and peripherals. Using INTx# input,<br>execution resumes when the input is released (see Figure 19). Execution<br>resumes with the interrupt service routine. Upon completion of the interrupt<br>service routine, program execution resumes with the instruction immediately<br>following the instruction that activated Power-Down mode. |  |  |  |
|                          | Note:                          | The external interrupt used to exit Power-Down mode must be configured as level sensi-<br>tive (INT0# and INT1#) and must be assigned the highest priority. In addition, the<br>duration of the interrupt must be long enough to allow the oscillator to stabilize. The exe-<br>cution will only resume when the interrupt is deasserted.                                                                                                                                                                                                  |  |  |  |
|                          | Note:                          | Exit from power-down by external interrupt does not affect the SFRs nor the internal RAM content.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |

#### Figure 19. Power-Down Exit Waveform Using INT1:0#



- 2. Generate a reset.
  - A logic high on the RST pin clears PD bit in PCON register directly and asynchronously. This starts the oscillator and restores the clock to the CPU and peripherals. Program execution momentarily resumes with the instruction immediately following the instruction that activated Power-Down mode and may continue for a number of clock cycles before the internal reset algorithm takes control. Reset initializes the AT89C51CC03 and vectors the CPU to address 0000h.
- Note: During the time that execution resumes, the internal RAM cannot be accessed; however, it is possible for the Port pins to be accessed. To avoid unexpected outputs at the Port pins, the instruction immediately following the instruction that activated the Power-Down mode should not write to a Port pin or to the external RAM.
- Note: Exit from power-down by reset redefines all the SFRs, but does not affect the internal RAM content.

## Registers

### Table 11. EECON Register

EECON (S:0D2h) EEPROM Control Register

| 7          | 6               | 5                                                                               | 4                                                              | 3                                                           | 2                           | 1                | 0            |
|------------|-----------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------|-----------------------------|------------------|--------------|
| EEPL3      | EEPL2           | EEPL1                                                                           | EEPL0                                                          | -                                                           | -                           | EEE              | EEBUSY       |
| Bit Number | Bit<br>Mnemonic | Descriptio                                                                      | n                                                              |                                                             |                             |                  |              |
| 7-4        | EEPL3-0         | <b>Programm</b><br>Write 5Xh f                                                  | ing Launch of ollowed by AX                                    | <b>command bit</b> s<br>Kh to EEPL to                       | <b>s</b><br>launch the pr   | ogramming.       |              |
| 3          | -               | <b>Reserved</b><br>The value r                                                  | ead from this                                                  | bit is indetern                                             | ninate. Do not              | set this bit.    |              |
| 2          | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                                                |                                                             |                             |                  |              |
| 1          | EEE             | Enable EE<br>Set to map<br>latches)<br>Clear to ma                              | PROM Space<br>the EEPROM<br>ap the XRAM                        | e <b>bit</b><br>I space during<br>space during I            | MOVX instru<br>MOVX.        | ctions (Write ir | n the column |
| 0          | EEBUSY          | Programm<br>Set by hard<br>Cleared by<br>Can not be                             | ing Busy flag<br>lware when p<br>hardware wh<br>set or cleared | <b>g</b><br>rogramming is<br>en programmi<br>d by software. | in progress.<br>ng is done. |                  |              |

Reset Value = XXXX XX00b Not bit addressable





| Given Address     | <ul> <li>Each device has an individual address that is specified in the SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed. To address a device by its individual address, the SADEN mask byte must be 1111 1111b.</li> <li>For example:         <ul> <li>SADDR0101 0110b</li> <li>SADDEN1111 1100b</li> <li>Given0101 01XXb</li> </ul> </li> <li>Here is an example of how to use given addresses to address different slaves:</li> <li>Slave A:SADDR1111 0011b</li> <li>SADEN1111 1001b</li> <li>Given1111 002b</li> <li>The SADEN byte is selected so that each slave may be addressed separately.</li> <li>For slave A, bit 0 (the LSB) is a don't-care bit; for slaves B and C, bit 0 is a 1. To communicate with slave A only, the master must send an address where bit 0 is clear (</li></ul> |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | bit 1 clear, and bit 2 clear (e.g. 1111 0001b).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Broadcast Address | A broadcast address is formed from the logical OR of the SADDR and SADEN registers<br>with zeros defined as don't-care bits, e.g.:<br>SADDR0101 0110b<br>SADEN1111 1100b<br>SADDR OR SADEN1111 111Xb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                   | The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:<br>Slave A:SADDR1111 0001b<br><u>SADEN1111 1010b</u><br>Given1111 1X11b,<br>Slave B:SADDR1111 0011b<br><u>SADEN1111 1001b</u><br>Given1111 1X11B,<br>Slave C:SADDR=1111 0010b<br><u>SADEN1111 1101b</u><br>Given1111 1111b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| R |
|---|

| Timers/Counters             | The AT89C51CC03 implements two general-purpose, 16-bit Timers/Counters. Such are identified as Timer 0 and Timer 1, and can be independently configured to operate in a variety of modes as a Timer or an event Counter. When operating as a Timer, the Timer/Counter runs for a programmed length of time, then issues an interrupt request. When operating as a Counter, the Timer/Counter counts negative transitions on an external pin. After a preset number of counts, the Counter issues an interrupt request. The various operating modes of each Timer/Counter are described in the following sections.                                                                       |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer/Counter<br>Operations | A basic operation is Timer registers THx and TLx ( $x = 0, 1$ ) connected in cascade to form a 16-bit Timer. Setting the run control bit (TRx) in TCON register (see Figure 30) turns the Timer on by allowing the selected input to increment TLx. When TLx overflows it increments THx; when THx overflows it sets the Timer overflow flag (TFx) in TCON register. Setting the TRx does not clear the THx and TLx Timer registers. Timer registers can be accessed to obtain the current count or to enter preset values. They can be read at any time but TRx bit must be cleared to preset their values, otherwise the behavior of the Timer/Counter is unpredictable.              |
|                             | The C/Tx# control bit selects Timer operation or Counter operation by selecting the divided-down peripheral clock or external pin Tx as the source for the counted signal. TRx bit must be cleared when changing the mode of operation, otherwise the behavior of the Timer/Counter is unpredictable.                                                                                                                                                                                                                                                                                                                                                                                   |
|                             | For Timer operation (C/Tx# = 0), the Timer register counts the divided-down peripheral clock. The Timer register is incremented once every peripheral cycle (6 peripheral clock periods). The Timer clock rate is $F_{PER}/6$ , i.e. $F_{OSC}/12$ in standard mode or $F_{OSC}/6$ in X2 mode.                                                                                                                                                                                                                                                                                                                                                                                           |
|                             | For Counter operation (C/Tx# = 1), the Timer register counts the negative transitions on the Tx external input pin. The external input is sampled every peripheral cycles. When the sample is high in one cycle and low in the next one, the Counter is incremented. Since it takes 2 cycles (12 peripheral clock periods) to recognize a negative transition, the maximum count rate is $F_{PER}/12$ , i.e. $F_{OSC}/24$ in standard mode or $F_{OSC}/12$ in X2 mode. There are no restrictions on the duty cycle of the external input signal, but to ensure that a given level is sampled at least once before it changes, it should be held for at least one full peripheral cycle. |
| Timer 0                     | Timer 0 functions as either a Timer or event Counter in four modes of operation.<br>Figure 35 to Figure 38 show the logical configuration of each mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                             | Timer 0 is controlled by the four lower bits of TMOD register (see Figure 31) and bits 0, 1, 4 and 5 of TCON register (see Figure 30). TMOD register selects the method of Timer gating (GATE0), Timer or Counter operation (T/C0#) and mode of operation (M10 and M00). TCON register provides Timer 0 control functions: overflow flag (TF0), run control bit (TR0), interrupt flag (IE0) and interrupt type control bit (IT0).                                                                                                                                                                                                                                                       |
|                             | For normal Timer operation (GATE0 = 0), setting TR0 allows TL0 to be incremented by the selected input. Setting GATE0 and TR0 allows external pin INT0# to control Timer operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                             | Timer 0 overflow (count rolls over from all 1s to all 0s) sets TF0 flag generating an inter-<br>rupt request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                             | It is important to stop Timer/Counter before changing mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



#### Interrupt

Each Timer handles one interrupt source that is the timer overflow flag TF0 or TF1. This flag is set every time an overflow occurs. Flags are cleared when vectoring to the Timer interrupt routine. Interrupts are enabled by setting ETx bit in IEN0 register. This assumes interrupts are globally enabled by setting EA bit in IEN0 register.

Figure 39. Timer Interrupt System



### Registers

**Table 30.** TCON RegisterTCON (S:88h)Timer/Counter Control Register

| 7             | 6               | 5                                                                                                                                                                                                    | 4                                                                                                                                                                          | 3                                           | 2                                | 1                                | 0                   |  |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------|----------------------------------|---------------------|--|
| TF1           | TR1             | TF0                                                                                                                                                                                                  | TR0                                                                                                                                                                        | IE1                                         | IT1                              | IE0                              | IT0                 |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                          |                                                                                                                                                                            |                                             |                                  |                                  |                     |  |
| 7             | TF1             | Timer 1 Ove<br>Cleared by h<br>Set by hardw                                                                                                                                                          | <b>rflow Flag</b><br>ardware wher<br>are on Timer/                                                                                                                         | n processor ve<br>'Counter overf            | ctors to interr<br>low, when Tin | upt routine.<br>ner 1 register o | overflows.          |  |
| 6             | TR1             | Timer 1 Run<br>Clear to turn<br>Set to turn or                                                                                                                                                       | Timer 1 Run Control Bit<br>Clear to turn off Timer/Counter 1.<br>Set to turn on Timer/Counter 1.                                                                           |                                             |                                  |                                  |                     |  |
| 5             | TF0             | Timer 0 Ove<br>Cleared by h<br>Set by hardw                                                                                                                                                          | Timer 0 Overflow Flag<br>Cleared by hardware when processor vectors to interrupt routine.<br>Set by hardware on Timer/Counter overflow, when Timer 0 register overflows.   |                                             |                                  |                                  |                     |  |
| 4             | TR0             | Timer 0 Run Control Bit<br>Clear to turn off Timer/Counter 0.<br>Set to turn on Timer/Counter 0.                                                                                                     |                                                                                                                                                                            |                                             |                                  |                                  |                     |  |
| 3             | IE1             | Interrupt 1 Edge Flag<br>Cleared by hardware when interrupt is processed if edge-triggered (see IT1).<br>Set by hardware when external interrupt is detected on INT1# pin.                           |                                                                                                                                                                            |                                             |                                  |                                  | see IT1).           |  |
| 2             | IT1             | Interrupt 1 Type Control Bit<br>Clear to select low level active (level triggered) for external interrupt 1 (INT1#).<br>Set to select falling edge active (edge triggered) for external interrupt 1. |                                                                                                                                                                            |                                             |                                  |                                  | 1 (INT1#).<br>ot 1. |  |
| 1             | IE0             | Interrupt 0 E<br>Cleared by h<br>Set by hardw                                                                                                                                                        | Interrupt 0 Edge Flag<br>Cleared by hardware when interrupt is processed if edge-triggered (see IT0).<br>Set by hardware when external interrupt is detected on INT0# pin. |                                             |                                  |                                  |                     |  |
| 0             | IT0             | Interrupt 0 T<br>Clear to sele<br>Set to select                                                                                                                                                      | ype Control<br>ct low level ac<br>falling edge a                                                                                                                           | Bit<br>ctive (level trig<br>ctive (edge tri | gered) for extending             | ernal interrupt                  | 0 (INT0#).<br>ot 0. |  |

Reset Value = 0000 0000b

72 AT89C51CC03



## Registers

### Table 36. T2CON Register

T2CON (S:C8h) Timer 2 Control Register

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                                                                                                                                                                                                                        | 3     | 2   | 1     | 0       |  |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|---------|--|
| TF2           | EXF2            | RCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TCLK                                                                                                                                                                                                                                                     | EXEN2 | TR2 | C/T2# | CP/RL2# |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                          |       |     |       |         |  |
| 7             | TF2             | Timer 2 Ove<br>TF2 is not se<br>Must be clea<br>Set by hardw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Fimer 2 Overflow Flag<br>FF2 is not set if RCLK=1 or TCLK = 1.<br>Must be cleared by software.<br>Set by hardware on timer 2 overflow.                                                                                                                   |       |     |       |         |  |
| 6             | EXF2            | Timer 2 Extension 2 Extensio 2 | Fimer 2 External Flag<br>Set when a capture or a reload is caused by a negative transition on T2EX pin it<br>EXEN2=1.<br>Set to cause the CPU to vector to timer 2 interrupt routine when timer 2 interrup<br>s enabled.<br>Must be cleared by software. |       |     |       |         |  |
| 5             | RCLK            | Receive Clo<br>Clear to use<br>Set to use tir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Receive Clock bit<br>Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                      |       |     |       |         |  |
| 4             | TCLK            | Transmit Clock bit<br>Clear to use timer 1 overflow as transmit clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                          |       |     |       |         |  |
| 3             | EXEN2           | Timer 2 External Enable bit<br>Clear to ignore events on T2EX pin for timer 2 operation.<br>Set to cause a capture or reload when a negative transition on T2EX pin is<br>detected, if timer 2 is not used to clock the serial port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                          |       |     |       |         |  |
| 2             | TR2             | Timer 2 Run Control bit<br>Clear to turn off timer 2.<br>Set to turn on timer 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                          |       |     |       |         |  |
| 1             | C/T2#           | <b>Timer/Counter 2 Select bit</b><br>Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ).<br>Set for counter operation (input from T2 input pin).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                          |       |     |       |         |  |
| 0             | CP/RL2#         | <b>Timer 2 Capture/Reload bit</b><br>If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on<br>timer 2 overflow.<br>Clear to auto-reload on timer 2 overflows or negative transitions on T2EX pin if<br>EXEN2=1.<br>Set to capture on negative transitions on T2EX pin if EXEN2=1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                          |       |     |       |         |  |

Reset Value = 0000 0000b Bit addressable

Figure 48. CAN Controller Memory Organization



message object Window SFRs



// Enable the CAN macro
CANGCON = 02h

2. Configure message object 3 in reception to receive only standard (11-bit identifier) message 100h

// Select the message object 3 CANPAGE = 30h // Enable the interrupt on this message object CANIE2 = 08h// Clear the status and control register CANSTCH = 00h CANCONCH = 00h // Init the acceptance filter to accept only message 100h in standard mode CANIDT1 = 20h CANIDT2 = 00h CANIDT3 = 00h CANIDT4 = 00hCANIDM1 = FFhCANIDM2 = FFh CANIDM3 = FFh CANIDM4 = FFh// Enable channel in reception CANCONCH = 88h // enable reception

- Note: To enable the CAN interrupt in reception:
  - EA = 1 ECAN = 1 CANGIE = 20h
- 3. Send a message on the message object 12
  - // Select the message object 12 CANPAGE = C0h // Enable the interrupt on this message object CANIE1 = 01h // Clear the Status register CANSTCH = 00h; // load the identifier to send (ex: 555h) CANIDT1 = AAh; CANIDT2 = A0h; // load data to send CANMSG = 00hCANMSG = 01hCANMSG = 02hCANMSG = 03h CANMSG = 04h CANMSG = 05h CANMSG = 06h CANMSG = 07h // configure the control register CANCONCH = 18h





When a transmission is in progress a new data can be queued and sent as soon as transmission has been completed. So it is possible to transmit bytes without latency, useful in some applications.

The SPTE bit in SPSCR is set as long as the transmission buffer is free. It means that the user application can write SPDAT with the data to be transmitted until the SPTE becomes cleared.

Figure 63 shows a queuing transmission in master mode. Once the Byte 1 is ready, it is immediately sent on the bus. Meanwhile an other byte is prepared (and the SPTE is cleared), it will be sent at the end of the current transmission. The next data must be ready before the end of the current transmission.



In slave mode it is almost the same except it is the external master that start the transmission.

Also, in slave mode, if no new data is ready, the last value received will be the next data byte transmitted.

#### Figure 66. SPI Interrupt Requests Generation



#### Registers

Serial Peripheral Control Register (SPCON)

- Three registers in the SPI module provide control, status and data storage functions. These registers are describe in the following paragraphs.
- The Serial Peripheral Control Register does the following:
- Selects one of the Master clock rates
- Configure the SPI Module as Master or Slave
- Selects serial clock polarity and phase
- Enables the SPI Module
- Frees the SS pin for a general-purpose

Table 92 describes this register and explains the use of each bit

#### Table 92. SPCON Register

SPCON - Serial Peripheral Control Register (0D4H)

| 7          | 6       | 5      | 4                                                                                                                                 | 3                                                                   | 2                                                        | 1                                               | 0                    |  |
|------------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------|----------------------|--|
| SPR2       | SPEN    | SSDIS  | MSTR                                                                                                                              | CPOL                                                                | СРНА                                                     | SPR1                                            | SPR0                 |  |
| Bit Number | Bit Mne | emonic | Description                                                                                                                       |                                                                     |                                                          |                                                 |                      |  |
| 7          | SPR2    |        | Serial Peripheral Rate 2<br>Bit with SPR1 and SPR0 define the clock rate (See bits SPR1 and<br>SPR0 for detail).                  |                                                                     |                                                          |                                                 |                      |  |
| 6          | SPEN    |        | Serial Peripheral Enable<br>Cleared to disable the SPI interface (internal reset of the SPI).<br>Set to enable the SPI interface. |                                                                     |                                                          |                                                 |                      |  |
| 5          | SSDIS   |        | SS Disable<br>Cleared to ena<br>Set to disable<br>this bit has no<br>interrupt reque                                              | ble SS in both<br>SS in both Ma<br>effect if CPHA<br>st is generate | n Master and S<br>ster and Slave<br>. ='0'. When S<br>d. | Slave modes.<br>e modes. In S<br>SDIS is set, n | lave mode,<br>o MODF |  |
| 4          | MSTR    |        | Serial Periphe<br>Cleared to con<br>Set to configur                                                                               | e <b>ral Master</b><br>figure the SPI<br>e the SPI as a             | as a Slave.<br>Master.                                   |                                                 |                      |  |





| Bit Number | Bit Mnemonic | Descri                                                                                                                                                                              | ption                      |                            |                                                                                                                                      |
|------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 3          | CPOL         | <b>Clock Polarity</b><br>Cleared to have the SCK set to '0' in idle state.<br>Set to have the SCK set to '1' in idle state.                                                         |                            |                            |                                                                                                                                      |
| 2          | СРНА         | Clock Phase<br>Cleared to have the data sampled when the SCK leaves the idle<br>state (see CPOL).<br>Set to have the data sampled when the SCK returns to idle state (see<br>CPOL). |                            |                            |                                                                                                                                      |
| 1          | SPR1         | <b>SPR2</b><br>0<br>0<br>0                                                                                                                                                          | <b>SPR1</b><br>0<br>0<br>1 | <b>SPR0</b><br>0<br>1<br>0 | Serial Peripheral Rate<br>Invalid<br>F <sub>CLK PERIPH</sub> /4<br>F <sub>CLK PERIPH</sub> /8                                        |
| 0          | SPR0         | 0<br>1<br>1<br>1<br>1                                                                                                                                                               | 1<br>0<br>0<br>1<br>1      | 1<br>0<br>1<br>0<br>1      | F <sub>CLK PERIPH</sub> /16<br>F <sub>CLK PERIPH</sub> /32<br>F <sub>CLK PERIPH</sub> /64<br>F <sub>CLK PERIPH</sub> /128<br>Invalid |

Reset Value = 0001 0100b

Not bit addressable

The Serial Peripheral Status Register contains flags to signal the following conditions: Serial Peripheral Status Register

and Control (SPSCR)

- Data transfer complete •
- Write collision •
- Inconsistent logic level on  $\overline{SS}$  pin (mode fault error) •

#### Table 93. SPSCR Register

SPSCR - Serial Peripheral Status and Control register (0D5H)

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                         | 4    | 3    | 2     | 1      | 0      |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|--------|--------|
| SPIF          | -               | OVR                                                                                                                                                                                                                                                                                                       | MODF | SPTE | UARTM | SPTEIE | MODFIE |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                               |      |      |       |        |        |
| 7             | SPIF            | Serial Peripheral Data Transfer Flag<br>Cleared by hardware to indicate data transfer is in progress or has been<br>approved by a clearing sequence.<br>Set by hardware to indicate that the data transfer has been completed.<br>This bit is cleared when reading or writing SPDATA after reading SPSCR. |      |      |       |        |        |
| 6             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                                                                                           |      |      |       |        |        |
| 5             | OVR             | Overrun Error Flag<br>- Set by hardware when a byte is received whereas SPIF is set (the previous<br>received data is not overwritten).<br>- Cleared by hardware when reading SPSCR                                                                                                                       |      |      |       |        |        |

| Analog-to-Digital<br>Converter (ADC) | This section describes the on-chip 10 bit analog-to-digital converter of the AT89C51CC03. Eight ADC channels are available for sampling of the external sources AN0 to AN7. An analog multiplexer allows the single ADC converter to select one from the 8 ADC channels as ADC input voltage (ADCIN). ADCIN is converted by the 10-bit cascaded potentiometric ADC.                                                                                                                                                                     |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                      | Two kinds of conversion are available:<br>- Standard conversion (8 bits).<br>- Precision conversion (10 bits) (Up to 85°C only).                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                                      | For the precision conversion, set bit PSIDLE in ADCON register and start conversion.<br>The device is in a pseudo-idle mode, the CPU does not run but the peripherals are<br>always running. This mode allows digital noise to be as low as possible, to ensure high<br>precision conversion.                                                                                                                                                                                                                                           |  |  |  |
|                                      | For this mode it is necessary to work with end of conversion interrupt, which is the or way to wake the device up.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                                      | If another interrupt occurs during the precision conversion, it will be treated only after this conversion is ended.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| Features                             | <ul> <li>8 channels with multiplexed inputs</li> <li>10-bit cascaded potentiometric ADC</li> <li>Conversion time 16 micro-seconds (typ.)</li> <li>Zero Error (offset) ± 2 LSB max</li> <li>Positive External Reference Voltage Range (VREF) 2.4 to 3.0Volt (typ.)</li> <li>ADCIN Range 0 to 3Volt</li> <li>Integral non-linearity typical 1 LSB, max. 2 LSB</li> <li>Differential non-linearity typical 0.5 LSB, max. 1 LSB</li> <li>Conversion Complete Flag or Conversion Complete Interrupt</li> <li>Selectable ADC Clock</li> </ul> |  |  |  |
| ADC Port1 I/O Functions              | Port 1 pins are general I/O that are shared with the ADC channels. The channel select bit in ADCF register define which ADC channel/port1 pin will be used as ADCIN. The remaining ADC channels/port1 pins can be used as general-purpose I/O or as the alter-                                                                                                                                                                                                                                                                          |  |  |  |

nate function that is available.

AIMEL

#### Figure 73. ADC Description



Figure 74 shows the timing diagram of a complete conversion. For simplicity, the figure depicts the waveforms in idealized form and do not provide precise timing information. For ADC characteristics and timing parameters refer to the Section "AC Characteristics" of the AT89C51CC03 datasheet.

#### Figure 74. Timing Diagram



Note: Tsetup min = 4 us

Tconv=11 clock ADC = 1sample and hold + 10 bit conversion The user must ensure that 4 us minimum time between setting ADEN and the start of the first conversion.





## ADC Converter Operation

A start of single A/D conversion is triggered by setting bit ADSST (ADCON.3).

After completion of the A/D conversion, the ADSST bit is cleared by hardware.

The end-of-conversion flag ADEOC (ADCON.4) is set when the value of conversion is available in ADDH and ADDL, it must be cleared by software. If the bit EADC (IEN1.1) is set, an interrupt occur when flag ADEOC is set (see Figure 76). Clear this flag for rearming the interrupt.

The bits SCH0 to SCH2 in ADCON register are used for the analog input channel selection.

| SCH2 | SCH1 | SCH0 | Selected Analog input |
|------|------|------|-----------------------|
| 0    | 0    | 0    | ANO                   |
| 0    | 0    | 1    | AN1                   |
| 0    | 1    | 0    | AN2                   |
| 0    | 1    | 1    | AN3                   |
| 1    | 0    | 0    | AN4                   |
| 1    | 0    | 1    | AN5                   |
| 1    | 1    | 0    | AN6                   |
| 1    | 1    | 1    | AN7                   |

#### Table 102. Selected Analog input

**Voltage Conversion** When the ADCIN is equals to VAREF the ADC converts the signal to 3FFh (full scale). If the input voltage equals VAGND, the ADC converts it to 000h. Input voltage between VAREF and VAGND are a straight-line linear conversion. All other voltages will result in 3FFh if greater than VAREF and 000h if less than VAGND.

Note that ADCIN should not exceed VAREF absolute maximum range! (See section "AC-DC")

**Clock Selection** The ADC clock is the same as CPU.

The maximum clock frequency is defined in the DC parameters for A/D converter. A prescaler is featured (ADCCLH) to generate the ADC clock from the oscillator frequency.

if PRS = 0 then  $F_{ADC} = F_{periph} / 64$ 

if PRS > 0 then  $F_{ADC} = F_{periph} / 2 \times PRS$ 



## Registers

### Table 110. IEN0 Register

IEN0 (S:A8h) Interrupt Enable Register

| 7             | 6               | 5                                                                                                                                                                                                                       | 4                                                                                                                                  | 3   | 2   | 1   | 0   |  |
|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|--|
| EA            | EC              | ET2                                                                                                                                                                                                                     | ES                                                                                                                                 | ET1 | EX1 | ET0 | EX0 |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                             |                                                                                                                                    |     |     |     |     |  |
| 7             | EA              | Enable All Interrupt bit<br>Clear to disable all interrupts.<br>Set to enable all interrupts.<br>If EA=1, each interrupt source is individually enabled or disabled by setting or<br>clearing its interrupt enable bit. |                                                                                                                                    |     |     |     |     |  |
| 6             | EC              | PCA Interru<br>Clear to disa<br>Set to enable                                                                                                                                                                           | PCA Interrupt Enable<br>Clear to disable the PCA interrupt.<br>Set to enable the PCA interrupt.                                    |     |     |     |     |  |
| 5             | ET2             | Timer 2 Ove<br>Clear to disa<br>Set to enable                                                                                                                                                                           | Timer 2 Overflow Interrupt Enable bit<br>Clear to disable Timer 2 overflow interrupt.<br>Set to enable Timer 2 overflow interrupt. |     |     |     |     |  |
| 4             | ES              | Serial Port Enable bit<br>Clear to disable serial port interrupt.<br>Set to enable serial port interrupt.                                                                                                               |                                                                                                                                    |     |     |     |     |  |
| 3             | ET1             | Timer 1 Overflow Interrupt Enable bit<br>Clear to disable timer 1 overflow interrupt.<br>Set to enable timer 1 overflow interrupt.                                                                                      |                                                                                                                                    |     |     |     |     |  |
| 2             | EX1             | <b>External Interrupt 1 Enable bit</b><br>Clear to disable external interrupt 1.<br>Set to enable external interrupt 1.                                                                                                 |                                                                                                                                    |     |     |     |     |  |
| 1             | ET0             | Timer 0 Overflow Interrupt Enable bit<br>Clear to disable timer 0 overflow interrupt.<br>Set to enable timer 0 overflow interrupt.                                                                                      |                                                                                                                                    |     |     |     |     |  |
| 0             | EX0             | External Interrupt 0 Enable bit<br>Clear to disable external interrupt 0.<br>Set to enable external interrupt 0.                                                                                                        |                                                                                                                                    |     |     |     |     |  |

Reset Value = 0000 0000b bit addressable



### Table 112. IPL0 Register

#### IPL0 (S:B8h) Interrupt Enable Register

| 7             | 6               | 5                                                                                   | 4                                                                               | 3   | 2   | 1   | 0   |  |
|---------------|-----------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|-----|--|
| -             | PPC             | PT2                                                                                 | PS                                                                              | PT1 | PX1 | PT0 | PX0 |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                         | Description                                                                     |     |     |     |     |  |
| 7             | -               | <b>Reserved</b><br>The value re                                                     | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |     |     |     |     |  |
| 6             | PPC             | PCA Interru<br>Refer to PPC                                                         | PCA Interrupt Priority bit<br>Refer to PPCH for priority level                  |     |     |     |     |  |
| 5             | PT2             | Timer 2 Ove<br>Refer to PT2                                                         | Timer 2 Overflow Interrupt Priority bit<br>Refer to PT2H for priority level.    |     |     |     |     |  |
| 4             | PS              | Serial Port Priority bit<br>Refer to PSH for priority level.                        |                                                                                 |     |     |     |     |  |
| 3             | PT1             | Timer 1 Overflow Interrupt Priority bit<br>Refer to PT1H for priority level.        |                                                                                 |     |     |     |     |  |
| 2             | PX1             | External Interrupt 1 Priority bit<br>Refer to PX1H for priority level.              |                                                                                 |     |     |     |     |  |
| 1             | PT0             | Timer 0 Overflow Interrupt Priority bit           Refer to PT0H for priority level. |                                                                                 |     |     |     |     |  |
| 0             | PX0             | External Interrupt 0 Priority bit<br>Refer to PX0H for priority level.              |                                                                                 |     |     |     |     |  |

Reset Value = X000 0000b bit addressable

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | X parameter | Units |
|-------------------|------|-------------------|-----------|-------------|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 20          | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 20          | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 25          | ns    |
| T <sub>RHDX</sub> | Min  | х                 | x         | 0           | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 20          | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 40          | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 60          | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 25          | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 25          | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 25          | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 15          | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 25          | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 10          | ns    |
| T <sub>RLAZ</sub> | Max  | х                 | х         | 0           | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 15          | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 15          | ns    |

 Table 123.
 AC Parameters for a Variable Clock





#### **External Data Memory Write Cycle**



### **External Data Memory Read Cycle**



#### Serial Port Timing – Shift Register Mode

#### Table 124. Symbol Description (F = 40 MHz)

| Symbol            | Parameter                                |
|-------------------|------------------------------------------|
| T <sub>XLXL</sub> | Serial port clock cycle time             |
| T <sub>QVHX</sub> | Output data set-up to clock rising edge  |
| T <sub>XHQX</sub> | Output data hold after clock rising edge |
| T <sub>XHDX</sub> | Input data hold after clock rising edge  |
| T <sub>XHDV</sub> | Clock rising edge to input data valid    |



## STANDARD NOTES FOR PQFP/ VQFP / TQFP / DQFP

1/ CONTROLLING DIMENSIONS : INCHES

2/ ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y 14.5M - 1982.

3/ "D1 AND E1" DIMENSIONS DO NOT INCLUDE MOLD PROTUSIONS. MOLD PROTUSIONS SHALL NOT EXCEED 0.25 mm (0.010 INCH). THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE BODY SIZE BY AS MUCH AS 0.15 mm.

4/ DATUM PLANE "H" LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING LINE.

5/ DATUM "A" AND "D" TO BE DETERMINED AT DATUM PLANE H.

6/ DIMENSION " f " DOES NOT INCLUDE DAMBAR PROTUSION ALLOWABLE DAMBAR PROTUSION SHALL BE 0.08mm/.003" TOTAL IN EXCESS OF THE " f " DIMENSION AT MAXIMUM MATERIAL CONDITION . DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.

| DC Parameters for A/D Converter 17           | 71             |
|----------------------------------------------|----------------|
| AC Parameters17                              | 71             |
| Timings                                      | 31             |
| Ordering Information18                       | }4             |
| Package Drawings                             | 35             |
| VQFP44                                       | 35             |
| PLCC44                                       | 37             |
| VQFP64                                       | 39             |
| PLCC52 19                                    | <b>)</b> 1     |
| Datasheet Change Log 19                      | )2             |
| Changes from 4182B - 09/03 to 4182C 12/03 19 | <del>)</del> 2 |
| Changes from 4182C - 12/03 to 4182D 01/04 19 | 92             |
| Changes from 4182D - 01/04 to 4182E 05/04 19 | 92             |
| Changes from 4182E -05/04 to 4182F 10/04 19  | 92             |
| Changes from 4182F - 10/04 to 4182G 03/05 19 | 92             |
| Changes from 4182G 03/05 to 4182H 04/05 19   | 92             |
| Changes from 4182H 04/05 to 4182I 06/05 19   | 92             |
| Changes from 4182I 06/05 to 4182J 03/06 19   | 92             |
| Changes from 4182J 03/06 to 4182K 04/06 19   | 92             |
| Changes from 4182K 04/06 to 4182L 06/07 19   | 92             |
| Changes from 4182L 06/07 to 4182M 02/08 19   | 92             |
| Changes from 4182M 02/087 to 4182N 03/08 19  | 92             |
| Changes from 4182N 03/08 to 4182O 09/08 19   | <del>)</del> 3 |
| Table of Contents                            | . i            |

