Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART | | Peripherals | POR, PWM, Voltage Detect, WDT | | Number of I/O | 19 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 1.5K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V | | Data Converters | A/D 8x10b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 24-LSSOP (0.220", 5.60mm Width) | | Supplier Device Package | 24-LSSOP | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f213g4cdsp-w4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong R8C/3GC Group 1. Overview Figure 1.4 shows Pin Assignment (Top View) of PLSP0024JB-A Package. Table 1.5 outlines the Pin Name Information by Pin Number. Figure 1.4 Pin Assignment (Top View) of PLSP0024JB-A Package R8C/3GC Group 1. Overview # 1.5 Pin Functions Tables 1.6 and 1.7 list Pin Functions. Table 1.6 Pin Functions (1) | Item | Pin Name | I/O Type | Description | |---------------------------|-----------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------| | Power supply input | VCC, VSS | _ | Apply 1.8 V to 5.5 V to the VCC pin. Apply 0 V to the VSS pin. | | Analog power supply input | AVCC, AVSS | _ | Power supply for the A/D converter. Connect a capacitor between AVCC and AVSS. | | Reset input | RESET | I | Input "L" on this pin resets the MCU. | | MODE | MODE | I | Connect this pin to VCC via a resistor. | | XIN clock input | XIN | I | These pins are provided for XIN clock generation circuit I/O. Connect a ceramic resonator or a crystal oscillator between | | XIN clock output | XOUT | I/O | the XIN and XOUT pins <sup>(1)</sup> . To use an external clock, input it to the XOUT pin and leave the XIN pin open. | | XCIN clock input | XCIN | I | These pins are provided for XCIN clock generation circuit I/O. Connect a crystal oscillator between the XCIN and XCOUT | | XCIN clock output | XCOUT | 0 | pins <sup>(1)</sup> . To use an external clock, input it to the XCIN pin and leave the XCOUT pin open. | | INT interrupt input | ĪNTO, ĪNT1, ĪNT3 | I | INT interrupt input pins. INT0 is timer RB, and RC input pin. | | Key input interrupt | KI0 to KI3 | I | Key input interrupt input pins | | Timer RA | TRAIO | I/O | Timer RA I/O pin | | | TRAO | 0 | Timer RA output pin | | Timer RB | TRBO | 0 | Timer RB output pin | | Timer RC | TRCCLK | I | External clock input pin | | | TRCTRG | I | External trigger input pin | | | TRCIOA, TRCIOB,<br>TRCIOC, TRCIOD | I/O | Timer RC I/O pins | | Serial interface | CLK0, CLK2 | I/O | Transfer clock I/O pins | | | RXD0, RXD2 | I | Serial data input pins | | | TXD0, TXD2 | 0 | Serial data output pins | | | CTS2 | I | Transmission control input pin | | | RTS2 | 0 | Reception control output pin | | | SCL2 | I/O | I <sup>2</sup> C mode clock I/O pin | | | SDA2 | I/O | I <sup>2</sup> C mode data I/O pin | | I <sup>2</sup> C bus | SCL | I/O | Clock I/O pin | | | SDA | I/O | Data I/O pin | | SSU | SSI | I/O | Data I/O pin | | | SCS | I/O | Chip-select signal I/O pin | | | SSCK | I/O | Clock I/O pin | | | SSO | I/O | Data I/O pin | I: Input O: Output I/O: Input and output Note: 1. Refer to the oscillator manufacturer for oscillation characteristics. # 2. Central Processing Unit (CPU) Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank. Figure 2.1 CPU Registers R8C/3GC Group 3. Memory # 3. Memory ## 3.1 R8C/3GC Group Figure 3.1 is a Memory Map of R8C/3GC Group. The R8C/3GC Group has a 1-Mbyte address space from addresses 00000h to FFFFh. The internal ROM (program ROM) is allocated lower addresses, beginning with address 0FFFFh. For example, a 32-Kbyte internal ROM area is allocated addresses 08000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. The starting address of each interrupt routine is stored here. The internal ROM (data flash) is allocated addresses 03000h to 03FFFh. The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 2.5-Kbyte internal RAM area is allocated addresses 00400h to 00DFFh. The internal RAM is used not only for data storage but also as a stack area when a subroutine is called or when an interrupt request is acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh and 02C00h to 02FFFh. Peripheral function control registers are allocated here. All unallocated spaces within the SFRs are reserved and cannot be accessed by users. 1. Data flash indicates block A (1 Kbyte), block B (1 Kbyte), block C (1 Kbyte) and block D (1 Kbyte). | 2. The blank areas are reserved | I and cannot be accessed by users. | |---------------------------------|------------------------------------| |---------------------------------|------------------------------------| | Part Number | | Internal ROM | Internal RAM | | | |---------------------------------------------|-----------|----------------|----------------|------------|----------------| | Fait Number | Size | Address 0YYYYh | Address ZZZZZh | Size | Address 0XXXXh | | R5F213G1CNSP, R5F213G1CDSP | 4 Kbytes | 0F000h | - | 512 byte | 005FFh | | R5F213G2CNNP, R5F213G2CNSP, R5F213G2CDSP | 8 Kbytes | 0E000h | - | 1 Kbyte | 007FFh | | R5F213G4CNNP, R5F213G4CNSP,<br>R5F213G4CDSP | 16 Kbytes | 0C000h | - | 1.5 Kbytes | 009FFh | | R5F213G5CNNP, R5F213G5CNSP, R5F213G5CDSP | 24 Kbytes | 0A000h | _ | 2 Kbytes | 00BFFh | | R5F213G6CNNP, R5F213G6CNSP, R5F213G6CDSP | 32 Kbytes | 08000h | _ | 2.5 Kbytes | 00DFFh | Figure 3.1 Memory Map of R8C/3GC Group SFR Information (7) (1) Table 4.7 | A -1 -1 | De sistes | O: ::-h -l | A4 D | |--------------|------------------------------------------------------------------|-----------------|-----------------------| | Address | Register | Symbol<br>TRASR | After Reset | | 0180h | Timer RA Pin Select Register | TRBRCSR | 00h<br>00h | | 0181h | Timer RC Pin Select Register | TRCPSR0 | | | 0182h | Timer RC Pin Select Register 0 | | 00h | | 0183h | Timer RC Pin Select Register 1 | TRCPSR1 | 00h | | 0184h | | | | | 0185h | | | | | 0186h | | | | | 0187h | | | | | 0188h | UART0 Pin Select Register | U0SR | 00h | | 0189h | | | | | 018Ah | UART2 Pin Select Register 0 | U2SR0 | 00h | | 018Bh | UART2 Pin Select Register 1 | U2SR1 | 00h | | 018Ch | SSU/IIC Pin Select Register | SSUIICSR | 00h | | 018Dh | | | | | 018Eh | INT Interrupt Input Pin Select Register | INTSR | 00h | | 018Fh | I/O Function Pin Select Register | PINSR | 00h | | 0190h | | | | | 0191h | | | | | 0192h | | | | | 0193h | SS Bit Counter Register | SSBR | 11111000b | | 0194h | SS Transmit Data Register L / IIC bus Transmit Data Register (2) | SSTDR / ICDRT | FFh | | 0195h | SS Transmit Data Register H (2) | SSTDRH | FFh | | 0196h | SS Receive Data Register L / IIC bus Receive Data Register (2) | SSRDR / ICDRR | FFh | | 0196H | | SSRDRH | FFh | | | SS Receive Data Register H (2) | | | | 0198h | SS Control Register H / IIC bus Control Register 1 (2) | SSCRH / ICCR1 | 00h | | 0199h | SS Control Register L / IIC bus Control Register 2 (2) | SSCRL / ICCR2 | 01111101b | | 019Ah | SS Mode Register / IIC bus Mode Register (2) | SSMR / ICMR | 00010000b / 00011000b | | 019Bh | SS Enable Register / IIC bus Interrupt Enable Register (2) | SSER / ICIER | 00h | | 019Ch | SS Status Register / IIC bus Status Register (2) | SSSR / ICSR | 00h / 0000X000b | | 019Dh | SS Mode Register 2 / Slave Address Register (2) | SSMR2 / SAR | 00h | | 019Eh | 33 Mode Register 27 Stave Address Register C7 | SOUNTE / STATE | | | 019Fh | | | - | | 01A0h | | + | + | | 01A1h | | | | | 01A1h | | | | | 01A3h | | | | | 01A3fi | | | | | | | | | | 01A5h | | | | | 01A6h | | | | | 01A7h | | | | | 01A8h | | | | | 01A9h | | | | | 01AAh | | | | | 01ABh | | | | | 01ACh | | | | | 01ADh | | | | | 01AEh | | | | | 01AFh | | | | | 01B0h | | | | | 01B1h | | | | | 01B2h | Flash Memory Status Register | FST | 10000X00b | | 01B3h | | | | | 01B4h | Flash Memory Control Register 0 | FMR0 | 00h | | 01B5h | Flash Memory Control Register 1 | FMR1 | 00h | | 01B6h | Flash Memory Control Register 2 | FMR2 | 00h | | 01B7h | | | | | 01B8h | | | 1 | | 01B9h | | | 1 | | 01BAh | | | | | 01BBh | | | + | | 01BCh | | | + | | 01BDh | | | + | | 01BEh | | + | + | | 01BFh | | | + | | X: Undefined | L | L | | X: Undefined Notes: 1. The blank areas are reserved and cannot be accessed by users. 2. Selectable by the IICSEL bit in the SSUIICSR register. SFR Information (8) (1) Table 4.8 | Addross | Pagintar | Symbol | After Reset | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------| | Address<br>01C0h | Register Address Match Interrupt Register 0 | Symbol RMAD0 | After Reset XXh | | 01C0h | Address Match Interrupt Register 0 | KWADO | XXh | | 01C1h | - | | 0000XXXXb | | 01C2h | Address Match Interrupt Enable Register 0 | AIER0 | 0000XXXXB | | 01C3h | Address Match Interrupt Enable Register 0 Address Match Interrupt Register 1 | RMAD1 | XXh | | | Address Match Interrupt Register 1 | RIVIADI | XXh | | 01C5h | 4 | | | | 01C6h | Address Match Intervent Freshle Devister 4 | AIED4 | 0000XXXXb | | 01C7h | Address Match Interrupt Enable Register 1 | AIER1 | 00h | | 01C8h | | | | | 01C9h | | | | | 01CAh | | | | | 01CBh | | | | | 01CCh | | | | | 01CDh | | | | | 01CEh | | | | | 01CFh | | | | | 01D0h | | | | | 01D1h | | | | | 01D2h | | | | | 01D3h | | | | | 01D4h | | | | | 01D5h | | | | | 01D6h | | | | | 01D7h | | | | | 01D8h | | | | | 01D9h | | | | | 01DAh | | | | | 01DBh | | | | | 01DCh | | | | | 01DDh | | | | | 01DEh | | | | | 01DFh | | | | | 01E0h | Pull-Up Control Register 0 | PUR0 | 00h | | 01E1h | Pull-Up Control Register 1 | PUR1 | 00h | | 01E2h | 1 5 | | | | 01E3h | | | | | 01E4h | | | | | 01E5h | | | | | 01E6h | | | | | 01E7h | | | | | 01E8h | | | | | 01E9h | | | | | 01EAh | | | | | 01EBh | | | + | | 01ECh | | | | | 01EDh | | | | | 01EEh | | | | | 01EFh | | | | | 01F0h | Port P1 Drive Capacity Control Register | P1DRR | 00h | | | Port PT Drive Capacity Control Register | PIDRR | oon | | 01F1h<br>01F2h | Drive Capacity Control Register C | DDDA | 00h | | | Drive Capacity Control Register 0 | DRR0 | | | 01F3h | Drive Capacity Control Register 1 | DRR1 | 00h | | 04 - 41 | | | 00h | | 01F4h | Innuit Throokald Control Docistor C | | | | 01F5h | Input Threshold Control Register 0 | VLT0 | | | 01F5h<br>01F6h | Input Threshold Control Register 0 Input Threshold Control Register 1 | VLT0<br>VLT1 | 00h | | 01F5h<br>01F6h<br>01F7h | Input Threshold Control Register 1 | VLT1 | 00h | | 01F5h<br>01F6h<br>01F7h<br>01F8h | | | | | 01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h | Input Threshold Control Register 1 Comparator B Control Register 0 | VLT1 | 00h<br>00h | | 01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh | Input Threshold Control Register 1 | VLT1 | 00h | | 01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh | Input Threshold Control Register 1 Comparator B Control Register 0 External Input Enable Register 0 | VLT1 INTCMP INTEN | 00h<br>00h<br>00h | | 01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh<br>01FCh | Input Threshold Control Register 1 Comparator B Control Register 0 | VLT1 | 00h<br>00h | | 01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh<br>01FCh<br>01FDh | Input Threshold Control Register 1 Comparator B Control Register 0 External Input Enable Register 0 INT Input Filter Select Register 0 | VLT1 INTCMP INTEN INTF | 00h<br>00h<br>00h<br>00h | | 01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh<br>01FCh | Input Threshold Control Register 1 Comparator B Control Register 0 External Input Enable Register 0 | VLT1 INTCMP INTEN | 00h<br>00h<br>00h | X: Undefined Note: 1. The blank areas are reserved and cannot be accessed by users. SFR Information (9) (1) Table 4.9 | Addross | Pogietor | Symbol | After Reset | |------------------|-----------------------------------|----------|-------------| | Address<br>2C00h | Register DTC Transfer Vector Area | Symbol | XXh | | 2C01h | DTC Transfer Vector Area | | XXh | | 2C02h | DTC Transfer Vector Area | | XXh | | 2C03h | DTC Transfer Vector Area | | XXh | | 2C04h | DTC Transfer Vector Area | | XXh | | 2C05h | DTC Transfer Vector Area | | XXh | | 2C06h | DTC Transfer Vector Area | | XXh | | 2C07h | DTC Transfer Vector Area | | XXh | | 2C08h | DTC Transfer Vector Area | | XXh | | 2C09h | DTC Transfer Vector Area | | XXh | | 2C0Ah | DTC Transfer Vector Area | | XXh | | : | DTC Transfer Vector Area | <b>'</b> | XXh | | : | DTC Transfer Vector Area | | XXh | | 2C3Ah | DTC Transfer Vector Area | | XXh | | 2C3Bh | DTC Transfer Vector Area | | XXh | | 2C3Ch | DTC Transfer Vector Area | | XXh | | 2C3Dh | DTC Transfer Vector Area | | XXh | | 2C3Eh | DTC Transfer Vector Area | | XXh | | 2C3Fh | DTC Transfer Vector Area | | XXh | | 2C40h | DTC Control Data 0 | DTCD0 | XXh | | 2C41h | | | XXh | | 2C42h | | | XXh | | 2C43h | | | XXh | | 2C44h | | | XXh | | 2C45h | | | XXh | | 2C46h | | | XXh | | 2C47h | | | XXh | | 2C48h | DTC Control Data 1 | DTCD1 | XXh | | 2C49h | | | XXh | | 2C4Ah | | | XXh | | 2C4Bh | | | XXh | | 2C4Ch | | | XXh | | 2C4Dh | | | XXh | | 2C4Eh | | | XXh | | 2C4Fh | | | XXh | | 2C50h | DTC Control Data 2 | DTCD2 | XXh | | 2C51h | | | XXh | | 2C52h | | | XXh | | 2C53h | | | XXh | | 2C54h | | | XXh | | 2C55h | | | XXh | | 2C56h | | | XXh | | 2C57h | | | XXh | | 2C58h | DTC Control Data 3 | DTCD3 | XXh | | 2C59h | _ | | XXh | | 2C5Ah | 4 | | XXh | | 2C5Bh | 4 | | XXh | | 2C5Ch | 4 | | XXh | | 2C5Dh | 4 | | XXh | | 2C5Eh | 4 | | XXh | | 2C5Fh | DTO O ID | DTOD4 | XXh | | 2C60h | DTC Control Data 4 | DTCD4 | XXh | | 2C61h | 4 | | XXh | | 2C62h | - | | XXh | | 2C63h | 4 | | XXh | | 2C64h | - | | XXh | | 2C65h<br>2C66h | - | | XXh<br>XXh | | | | | | | 2C67h | DTC Control Data 5 | DTODE | XXh | | 2C68h | DTC Control Data 5 | DTCD5 | XXh | | 2C69h | - | | XXh | | 2C6Ah | 4 | | XXh | | 2C6Bh | - | | XXh | | 2C6Ch | 4 | | XXh | | 2C6Dh | - | | XXh | | 2C6Eh<br>2C6Fh | - | | XXh<br>XXh | | | | | 1 A A H | X: Undefined Note: 1. The blank areas are reserved and cannot be accessed by users. **Recommended Operating Conditions** Table 5.2 | Cumbal | Parameter | | Conditions | Standard | | | Unit | | | |-----------|-----------------------------------------|---------------|---------------|-----------------------------------|---------------------|----------|--------|----------|------| | Symbol | | Parameter | | | Conditions | Min. | Тур. | Max. | Unit | | Vcc/AVcc | Supply voltage | | | | | 1.8 | - | 5.5 | V | | Vss/AVss | Supply voltage | | | | | - | 0 | - | V | | VIH | Input "H" voltage Other than CMOS input | | | nput | | 0.8 Vcc | - | Vcc | V | | | | CMOS | Input level | Input level selection: | 4.0 V ≤ Vcc ≤ 5.5 V | 0.5 Vcc | - | Vcc | V | | | | input | switching | 0.35 Vcc | 2.7 V ≤ Vcc < 4.0 V | 0.55 Vcc | - | Vcc | V | | | | | function | | 1.8 V ≤ Vcc < 2.7 V | 0.65 Vcc | - | Vcc | V | | | | | (I/O port) | Input level selection: | 4.0 V ≤ Vcc ≤ 5.5 V | 0.65 Vcc | - | Vcc | V | | | | | | 0.5 Vcc | 2.7 V ≤ Vcc < 4.0 V | 0.7 Vcc | - | Vcc | V | | | | | | | 1.8 V ≤ Vcc < 2.7 V | 0.8 Vcc | - | Vcc | V | | | | | | Input level selection: | 4.0 V ≤ Vcc ≤ 5.5 V | 0.85 Vcc | - | Vcc | V | | | | | | 0.7 Vcc | 2.7 V ≤ Vcc < 4.0 V | 0.85 Vcc | - | Vcc | V | | | | | | 1.8 V ≤ Vcc < 2.7 V | 0.85 Vcc | - | Vcc | V | | | | External clock | l clock input | (XOUT) | | 1.2 | - | Vcc | V | | | VIL | Input "L" voltage | Other th | an CMOS i | nput | | 0 | - | 0.2 Vcc | V | | | | CMOS | Inputlevel | Input level selection: | 4.0 V ≤ Vcc ≤ 5.5 V | 0 | - | 0.2 Vcc | V | | | | input | switching | 0.35 Vcc | 2.7 V ≤ Vcc < 4.0 V | 0 | - | 0.2 Vcc | V | | | | | function | | 1.8 V ≤ Vcc < 2.7 V | 0 | - | 0.2 Vcc | V | | | | | (I/O port) | Input level selection:<br>0.5 Vcc | 4.0 V ≤ Vcc ≤ 5.5 V | 0 | - | 0.4 Vcc | V | | | | | | | 2.7 V ≤ Vcc < 4.0 V | 0 | - | 0.3 Vcc | V | | | | | | | 1.8 V ≤ Vcc < 2.7 V | 0 | - | 0.2 Vcc | V | | | | | | Input level selection:<br>0.7 Vcc | 4.0 V ≤ Vcc ≤ 5.5 V | 0 | - | 0.55 Vcc | V | | | | | | | 2.7 V ≤ Vcc < 4.0 V | 0 | _ | 0.45 Vcc | V | | | | | | | 1.8 V ≤ Vcc < 2.7 V | 0 | _ | 0.35 Vcc | V | | | | Externa | l clock input | (XOUT) | | 0 | _ | 0.4 | V | | IOH(sum) | Peak sum output "H | | | pins IOH(peak) | | _ | - | -160 | mA | | IOH(sum) | Average sum output ' | | | | | - | _ | -80 | mA | | IOH(peak) | Peak output "H" cur | | Drive capa | | | - | _ | -10 | mA | | . , | · | | Drive capa | city High | | - | _ | -40 | mA | | IOH(avg) | Average output "H" | current | Drive capa | city Low | | _ | - | -5 | mA | | | | | Drive capa | | | - | _ | -20 | mA | | IOL(sum) | Peak sum output "L | " current | | pins IOL(peak) | | - | 1 | 160 | mA | | IOL(sum) | Average sum output ' | L" current | | pins IOL(avg) | | _ | - | 80 | mA | | IOL(peak) | Peak output "L" curi | ent | Drive capa | city Low | | _ | - | 10 | mA | | | | | Drive capa | city High | | _ | - | 40 | mA | | IOL(avg) | Average output "L" | current | Drive capa | city Low | | - | - | 5 | mA | | | | | Drive capa | city High | | - | - | 20 | mA | | f(XIN) | XIN clock input osci | llation fred | quency | | 2.7 V ≤ Vcc ≤ 5.5 V | - | - | 20 | MHz | | | | | | | 1.8 V ≤ Vcc < 2.7 V | - | - | 5 | MHz | | f(XCIN) | XCIN clock input os | cillation fr | equency | | 1.8 V ≤ Vcc ≤ 5.5 V | - | 32.768 | 50 | kHz | | fOCO40M | When used as the o | ount sour | ce for timer | RC <sup>(3)</sup> | 2.7 V ≤ Vcc ≤ 5.5 V | 32 | _ | 40 | MHz | | fOCO-F | fOCO-F frequency | | | | 2.7 V ≤ Vcc ≤ 5.5 V | _ | _ | 20 | MHz | | | | | | | 1.8 V ≤ Vcc < 2.7 V | _ | _ | 5 | MHz | | _ | System clock freque | ency | | | 2.7 V ≤ Vcc ≤ 5.5 V | - | - | 20 | MHz | | | | • | | | 1.8 V ≤ Vcc < 2.7 V | _ | _ | 5 | MHz | | f(BCLK) | CPU clock frequenc | ;y | | | 2.7 V ≤ Vcc ≤ 5.5 V | _ | _ | 20 | MHz | | . , | | - | | | 1.8 V ≤ Vcc < 2.7 V | _ | _ | 5 | MHz | #### Notes: - 1. Vcc = 1.8 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - The average output current indicates the average value of current measured during 100 ms. fOCO40M can be used as the count source for timer RC in the range of Vcc = 2.7 V to 5.5V. Table 5.12 High-speed On-Chip Oscillator Circuit Electrical Characteristics (Package Type: PWQN0024KC-A) | Symbol | Parameter | Condition | | Unit | | | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------|--------|--------|-------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Offit | | - | High-speed on-chip oscillator frequency after reset | Vcc = 1.8 V to 5.5 V<br>$-20^{\circ}\text{C} \le \text{Topr} \le 85^{\circ}\text{C}$ | 37.80 | 40 | 42.60 | MHz | | | High-speed on-chip oscillator frequency when<br>the FRA4 register correction value is written into<br>the FRA1 register and the FRA5 register<br>correction value into the FRA3 register (2) | Vcc = 1.8 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C | 34.836 | 36.864 | 39.261 | MHz | | | High-speed on-chip oscillator frequency when<br>the FRA6 register correction value is written into<br>the FRA1 register and the FRA7 register<br>correction value into the FRA3 register | Vcc = 1.8 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C | 30.24 | 32 | 34.08 | MHz | | = | Oscillation stability time | Vcc = 5.0 V, Topr = 25°C | - | 0.5 | 3 | ms | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 400 | - | μА | #### Notes: - 1. Vcc = 1.8 to 5.5 V, Topr = -20 to $85^{\circ}C$ (N version), unless otherwise specified. - 2. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode. Table 5.13 High-speed On-Chip Oscillator Circuit Electrical Characteristics (Package Type: PLSP0024JB-A) | Symbol | Parameter | Condition | | Unit | | | |--------|-------------------------------------------------------------------------------------------------|---------------------------------------------|--------|--------|--------|-------| | Symbol | Falametei | Condition | Min. | Тур. | Max. | Offic | | - | High-speed on-chip oscillator frequency after reset | Vcc = 1.8 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C | 38.4 | 40 | 41.6 | MHz | | | | Vcc = 1.8 V to 5.5 V<br>-40°C ≤ Topr ≤ 85°C | 38.0 | 40 | 42.0 | MHz | | | High-speed on-chip oscillator frequency when the FRA4 register correction value is written into | Vcc = 1.8 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C | 35.389 | 36.864 | 38.338 | MHz | | | the FRA1 register and the FRA5 register correction value into the FRA3 register (2) | Vcc = 1.8 V to 5.5 V<br>-40°C ≤ Topr ≤ 85°C | 35.020 | 36.864 | 38.707 | MHz | | | High-speed on-chip oscillator frequency when the FRA6 register correction value is written into | Vcc = 1.8 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C | 30.72 | 32 | 33.28 | MHz | | | the FRA1 register and the FRA7 register correction value into the FRA3 register | Vcc = 1.8 V to 5.5 V<br>-40°C ≤ Topr ≤ 85°C | 30.40 | 32 | 33.60 | MHz | | _ | Oscillation stability time | Vcc = 5.0 V, Topr = 25°C | = | 0.5 | 3 | ms | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | _ | 400 | _ | μА | #### Notes: - 1. Vcc = 1.8 to 5.5 V, Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode. Table 5.14 Low-speed On-Chip Oscillator Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |--------|----------------------------------------|--------------------------|------|------|------|-------| | Symbol | Falametei | Condition | Min. | Тур. | Max. | Offic | | fOCO-S | Low-speed on-chip oscillator frequency | | 60 | 125 | 250 | kHz | | - | Oscillation stability time | Vcc = 5.0 V, Topr = 25°C | - | 30 | 100 | μS | | - | Self power consumption at oscillation | VCC = 5.0 V, Topr = 25°C | 1 | 2 | 1 | μΑ | ## Note: 1. Vcc = 1.8 to 5.5 V, $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. Figure 5.5 I/O Timing of Synchronous Serial Communication Unit (SSU) (Slave) Table 5.19 Electrical Characteristics (2) [3.3 V $\leq$ Vcc $\leq$ 5.5 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | | Condition | Standard | | | Unit | |--------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | Symbol | Faiailielei | | | Min. | Тур. | Max. | OTIL | | Icc | Power supply<br>current<br>(Vcc = 3.3 to 5.5 V) | High-speed clock mode | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 6.5 | 15 | mA | | | Single-chip mode,<br>output pins are<br>open, other pins | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | _ | 5.3 | 12.5 | mA | | | are Vss | • | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 3.6 | _ | mA | | | | | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 3.0 | _ | mA | | | | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2.2 | _ | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 1.5 | _ | mA | | | High-speed on-chip oscillator mode | XIN clock off<br>High-speed on-chip oscillator on fOCO-F = 20 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 7.0 | 15 | mA | | | | | | XIN clock off High-speed on-chip oscillator on fOCO-F = 20 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 3.0 | _ | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO-F = 4 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-16, MSTIIC = MSTTRD = MSTTRC = 1 | _ | 1 | _ | mA | | | | Low-speed on-chip oscillator mode | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR27 = 1, VCA20 = 0 | _ | 90 | 400 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz No division, FMR27 = 1, VCA20 = 0 | _ | 85 | 400 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz No division, Program operation on RAM Flash memory off, FMSTP = 1, VCA20 = 0 | _ | 47 | _ | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 15 | 100 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 4 | 90 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (peripheral clock off) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 3.5 | - | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1, Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 2.0 | 5.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1, Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 5.0 | _ | μА | ## **Timing Requirements** (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) Table 5.20 External Clock Input (XOUT, XCIN) | Symbol | Parameter | Stan | Unit | | |-----------|-----------------------|------|------|-------| | | Falanetei | Min. | Max. | Offic | | tc(XOUT) | XOUT input cycle time | 50 | - | ns | | twh(xout) | XOUT input "H" width | 24 | - | ns | | tWL(XOUT) | XOUT input "L" width | 24 | - | ns | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | twh(xcin) | XCIN input "H" width | 7 | = | μS | | tWL(XCIN) | XCIN input "L" width | 7 | _ | μS | Figure 5.8 External Clock Input Timing Diagram when VCC = 5 V Table 5.21 TRAIO Input | Symbol | Parameter | Stan | Unit | | |------------|------------------------|------|------|-------| | | | Min. | Max. | Uniil | | tc(TRAIO) | TRAIO input cycle time | 100 | = | ns | | tWH(TRAIO) | TRAIO input "H" width | 40 | = | ns | | twl(traio) | TRAIO input "L" width | 40 | = | ns | Figure 5.9 TRAIO Input Timing Diagram when Vcc = 5 V Table 5.24 Electrical Characteristics (3) [2.7 V $\leq$ Vcc < 4.2 V] | Symbol | Parar | notor | Condition | 22 | St | tandard | | Unit | |---------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-----------|---------|------|------| | Symbol | Parar | neter | Condition | | Min. | Тур. | Max. | Unit | | Vон | Output "H" voltage | Other than XOUT | Drive capacity High | IOH = -5 mA | Vcc - 0.5 | - | Vcc | V | | | | | Drive capacity Low | IOH = -1 mA | Vcc - 0.5 | - | Vcc | V | | | | XOUT | | IOH = $-200 \mu A$ | 1.0 | - | Vcc | V | | Vol | Output "L" voltage | Other than XOUT | Drive capacity High | IoL = 5 mA | - | - | 0.5 | V | | | | | Drive capacity Low | IOL = 1 mA | - | - | 0.5 | V | | | | XOUT | | IOL = 200 μA | - | - | 0.5 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT3, KIO, KI1, KI2, KI3, TRAIO, TRBO, TRCIOA, TRCIOB, TRCIOC, TRCIOD, TRCTRG, TRCCLK, ADTRG, RXD0, RXD2, CLK0, CLK2, SSI, SCL, SDA, SSO | Vcc = 3.0 V | | 0.1 | 0.4 | _ | V | | | | RESET | Vcc = 3.0 V | | 0.1 | 0.5 | _ | V | | Iн | Input "H" current | | VI = 3 V, Vcc = 3.0 \ | / | = | = | 4.0 | μΑ | | lıL | Input "L" current | | VI = 0 V, Vcc = 3.0 \ | / | = | = | -4.0 | μΑ | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 3.0 \ | / | 42 | 84 | 168 | kΩ | | RfXIN | Feedback resistance | XIN | | | = | 0.3 | - | ΜΩ | | RfXCIN | Feedback resistance | XCIN | | | - | 8 | - | ΜΩ | | VRAM | RAM hold voltage | | During stop mode | | 1.8 | - | - | V | ## Note: <sup>1.</sup> $2.7 \text{ V} \le \text{Vcc} < 4.2 \text{ V}$ and $\text{T}_{\text{OPT}} = -20$ to $85^{\circ}\text{C}$ (N version) / -40 to $85^{\circ}\text{C}$ (D version), f(XIN) = 10 MHz, unless otherwise specified. Table 5.25 Electrical Characteristics (4) [2.7 V $\leq$ Vcc < 3.3 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | | Condition | | Standard | t | Unit | |---------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------| | Cyrribol | | | | Min. | Тур. | Max. | | | Icc | Power supply current (Vcc = 2.7 to 3.3 V) Single-chip mode, | High-speed clock mode | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | = | 3.5 | 10 | mA | | output pins are open,<br>other pins are Vss | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | = | 1.5 | 7.5 | mA | | | | | High-speed<br>on-chip<br>oscillator | XIN clock off High-speed on-chip oscillator on fOCO-F = 20 MHz Low-speed on-chip oscillator on = 125 kHz No division | = | 7.0 | 15 | mA | | | | mode XIN clock off High-speed on-chip oscillator on fOCO-F = 20 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 3.0 | - | mA | | | | | | XIN clock off High-speed on-chip oscillator on fOCO-F = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | ı | 4.0 | _ | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO-F = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 1.5 | _ | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO-F = 4 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-16 MSTIIC = MSTTRD = MSTTRC = 1 | - | 1 | - | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR27 = 1, VCA20 = 0 | = | 90 | 390 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz No division, FMR27 = 1, VCA20 = 0 | - | 80 | 400 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz No division, Program operation on RAM Flash memory off, FMSTP = 1, VCA20 = 0 | - | 40 | - | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0, VCA20 = 1 | _ | 15 | 90 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0, VCA20 = 1 | _ | 4 | 80 | μА | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (peripheral clock off) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0, VCA20 = 1 | _ | 3.5 | _ | μА | | | | | Stop mode | XIN clock off, Topr = 25°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0 | - | 2.0 | 5.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off | _ | 5.0 | _ | μА | ## **Timing Requirements** (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) Table 5.26 External Clock Input (XOUT, XCIN) | Symbol | Parameter | Stan | Unit | | |-----------|-----------------------|------|------|-------| | | | Min. | Max. | Offic | | tc(XOUT) | XOUT input cycle time | 50 | - | ns | | twh(xout) | XOUT input "H" width | 24 | - | ns | | tWL(XOUT) | XOUT input "L" width | 24 | - | ns | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | twh(xcin) | XCIN input "H" width | 7 | - | μS | | tWL(XCIN) | XCIN input "L" width | 7 | - | μS | Figure 5.12 External Clock Input Timing Diagram when VCC = 3 V Table 5.27 TRAIO Input | Symbol | Parameter | Stan | Unit | | |------------|------------------------|------|------|------| | | | Min. | Max. | Unit | | tc(TRAIO) | TRAIO input cycle time | 300 | - | ns | | twh(traio) | TRAIO input "H" width | 120 | - | ns | | twl(TRAIO) | TRAIO input "L" width | 120 | _ | ns | Figure 5.13 TRAIO Input Timing Diagram when Vcc = 3 V Table 5.30 Electrical Characteristics (5) [1.8 V $\leq$ Vcc < 2.7 V] | Symbol | Por | ameter | Condition | an. | S | tandard | | Unit | |---------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|-----------|---------|------|------| | Symbol | Fai | ameter | Condition | | Min. Typ. | | Max. | Unit | | Vон | Output "H" voltage | Other than XOUT | Drive capacity High | Iон = −2 mA | Vcc - 0.5 | - | Vcc | V | | | | | Drive capacity Low | Iон = −1 mA | Vcc - 0.5 | - | Vcc | V | | | | XOUT | | IOH = -200 μA | 1.0 | - | Vcc | V | | Vol | Output "L" voltage | Other than XOUT | Drive capacity High | IoL = 2 mA | - | - | 0.5 | V | | | | | Drive capacity Low | IoL = 1 mA | - | - | 0.5 | V | | | | XOUT | | IoL = 200 μA | = | = | 0.5 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT3, KIO, KI1, KI2, KI3, TRAIO, TRBO, TRCIOA, TRCIOB, TRCIOC, TRCIOD, TRCTRG, TRCCLK, ADTRG, RXDO, RXD2, CLKO, CLK2, SSI, SCL, SDA, SSO RESET | | | 0.05 | 0.2 | _ | V | | IIн | Input "H" current | | VI = 2.2 V, Vcc = 2.2 | 2 V | - | 1 | 4.0 | μА | | lıL | Input "L" current | | VI = 0 V, Vcc = 2.2 \ | / | - | - | -4.0 | μА | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 2.2 \ | / | 70 | 140 | 300 | kΩ | | RfXIN | Feedback resistance | XIN | | | _ | 0.3 | - | МΩ | | RfXCIN | Feedback resistance | XCIN | | | _ | 8 | - | МΩ | | VRAM | RAM hold voltage | | During stop mode | | 1.8 | 1 | _ | V | #### Note <sup>1.</sup> $1.8 \text{ V} \le \text{Vcc} < 2.7 \text{ V}$ and $\text{Topr} = -20 \text{ to } 85^{\circ}\text{C}$ (N version) / -40 to $85^{\circ}\text{C}$ (D version), f(XIN) = 5 MHz, unless otherwise specified. ## **Timing Requirements** (Unless Otherwise Specified: Vcc = 2.2 V, Vss = 0 V at Topr = 25°C) Table 5.32 External Clock Input (XOUT, XCIN) | Symbol | Parameter | Stan | Unit | | |-----------|-----------------------|------|------|-------| | | Farameter | Min. | Max. | Offic | | tc(XOUT) | XOUT input cycle time | 200 | - | ns | | twh(xout) | XOUT input "H" width | 90 | - | ns | | tWL(XOUT) | XOUT input "L" width | 90 | - | ns | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | twh(xcin) | XCIN input "H" width | 7 | = | μS | | tWL(XCIN) | XCIN input "L" width | 7 | - | μS | Figure 5.16 External Clock Input Timing Diagram when Vcc = 2.2 V Table 5.33 TRAIO Input | Symbol | Parameter | Stan | Unit | | |------------|------------------------|------|------|-------| | | | Min. | Max. | Offic | | tc(TRAIO) | TRAIO input cycle time | 500 | - | ns | | twh(traio) | TRAIO input "H" width | 200 | = | ns | | tWL(TRAIO) | TRAIO input "L" width | 200 | - | ns | Figure 5.17 TRAIO Input Timing Diagram when Vcc = 2.2 V | Table 5.34 | Serial Interface | |------------|------------------| |------------|------------------| | Symbol | Parameter | Stan | Unit | | |----------|------------------------|------|------|-------| | | Farameter | Min. | Max. | Offic | | tc(CK) | CLKi input cycle time | 800 | = | ns | | tW(CKH) | CLKi input "H" width | 400 | = | ns | | tW(CKL) | CLKi input "L" width | 400 | - | ns | | td(C-Q) | TXDi output delay time | - | 200 | ns | | th(C-Q) | TXDi hold time | 0 | - | ns | | tsu(D-C) | RXDi input setup time | 150 | = | ns | | th(C-D) | RXDi input hold time | 90 | - | ns | i = 0 or 2 Figure 5.18 Serial Interface Timing Diagram when Vcc = 2.2 V Table 5.35 External Interrupt $\overline{\text{INTi}}$ (i = 0, 1, 3) Input, Key Input Interrupt $\overline{\text{Kli}}$ (i = 0 to 3) | Symbol | Parameter | Stan | Unit | | |---------|-------------------------------------------|----------|------|------| | | | Min. | Max. | Unit | | tW(INH) | ĪNTi input "H" width, Kli input "H" width | 1000 (1) | - | ns | | tW(INL) | INTi input "L" width, Kli input "L" width | 1000 (2) | - | ns | ### Notes: - 1. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use an $\overline{\text{INTi}}$ input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. Figure 5.19 Input Timing Diagram for External Interrupt INTi and Key Input Interrupt Kli when Vcc = 2.2 V R8C/3GC Group Package Dimensions # **Package Dimensions** Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Electronics website. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft: aerospace equipment: submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics ## SALES OFFICES Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898 Limites State United Programs From Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tet: +952-2866-9318, Fax: +852-2866-9022/9044 Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwar Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-627-80-3000, Fax: +65-6278-8001 Renesas Electronics Malaysia Sdn.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-558-5141 © 2010 Renesas Electronics Corporation. All rights reserved.