



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                      |
|----------------------------|----------------------------------------------------------------------|
| Product Status             | Active                                                               |
| Core Processor             | ARM® Cortex®-M0+                                                     |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 48MHz                                                                |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, TSI, UART/USART                       |
| Peripherals                | Brown-out Detect/Reset, DMA, LVD, POR, PWM, WDT                      |
| Number of I/O              | 40                                                                   |
| Program Memory Size        | 64KB (64K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 8K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                         |
| Data Converters            | A/D 15x16b; D/A 1x12b                                                |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 48-VFQFN Exposed Pad                                                 |
| Supplier Device Package    | 48-QFN (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl15z64vft4 |
|                            |                                                                      |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

#### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.6 Relationship between ratings and operating requirements



# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

# 4.4 Voltage and current operating ratings

| Symbol           | Description                                                               | Min.                  | Max.                  | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                                    | _                     | 120                   | mA   |
| V <sub>DIO</sub> | Digital pin input voltage (except RESET)                                  | -0.3                  | 3.6                   | V    |
| V <sub>AIO</sub> | Analog pins <sup>1</sup> and RESET pin input voltage                      | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | <del>-</del> 25       | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |

<sup>1.</sup> Analog pins are defined as pins that do not have an associated general purpose I/O port function.

#### 5 General

#### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 1. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assumes:

- 1. output pins
  - have C<sub>L</sub>=30pF loads,
  - are slew rate disabled, and
  - are normal drive strength

# 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                               | Min.                 | Max.                 | Unit | Notes |
|------------------------------------|-----------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>                    | Supply voltage                                            | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>                   | Analog supply voltage                                     | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$                 | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                        |                      |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                         | $0.7 \times V_{DD}$  | _                    | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                         | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                         |                      |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                         | _                    | $0.35 \times V_{DD}$ | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                         | _                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                          | $0.06 \times V_{DD}$ | _                    | V    |       |

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements (continued)

| Symbol            | Description                                              | Min. | Тур. | Max. | Unit | Notes |
|-------------------|----------------------------------------------------------|------|------|------|------|-------|
|                   | Low-voltage warning thresholds — low range               |      |      |      |      | 1     |
| $V_{LVW1L}$       | Level 1 falling (LVWV=00)                                | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$       | Level 2 falling (LVWV=01)                                | 1.84 | 1.90 | 1.96 | V    |       |
| $V_{LVW3L}$       | Level 3 falling (LVWV=10)                                | 1.94 | 2.00 | 2.06 | V    |       |
| $V_{LVW4L}$       | Level 4 falling (LVWV=11)                                | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range | _    | ±40  | _    | mV   |       |
| $V_{BG}$          | Bandgap voltage reference                                | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>  | Internal low power oscillator period — factory trimmed   | 900  | 1000 | 1100 | μs   |       |

<sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage

# 5.2.3 Voltage and current operating behaviors

Table 3. Voltage and current operating behaviors

| Symbol           | Description                                                                           | Min.                  | Max.  | Unit | Notes |
|------------------|---------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad                                                |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -5 \text{ mA}$  | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OH</sub> = -1.5 mA                         | V <sub>DD</sub> – 0.5 | _     | V    |       |
| V <sub>OH</sub>  | Output high voltage — High drive pad                                                  |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -18 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OH</sub> = -6 mA                           | V <sub>DD</sub> – 0.5 | _     | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                               | _                     | 100   | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                 |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 5 \text{ mA}$   | _                     | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 1.5 mA                | _                     | 0.5   | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                   |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 18 \text{ mA}$  | _                     | 0.5   | V    |       |
|                  | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OL</sub> = 6 mA                            | _                     | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                | _                     | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                            | _                     | 1     | μA   | 2     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                              | _                     | 0.025 | μA   | 2     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                     | _                     | 65    | μA   | 2     |
| l <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                            | _                     | 1     | μΑ   |       |

Table 6. Low power mode peripheral adders — typical value (continued)

| Symbol           | Description                                                                                                                                                                                                                                                                           |     | Temperature (°C) |     |     |     |     | Uni |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|-----|-----|-----|
|                  |                                                                                                                                                                                                                                                                                       | -40 | 25               | 50  | 70  | 85  | 105 | 1   |
| lerefsten32kHz   | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by                                                                                                                                                                                  |     |                  |     |     |     |     |     |
|                  | entering all modes with the crystal                                                                                                                                                                                                                                                   | 440 | 490              | 540 | 560 | 570 | 580 |     |
|                  | enabled.                                                                                                                                                                                                                                                                              | 440 | 490              | 540 | 560 | 570 | 580 |     |
|                  | VLLS1                                                                                                                                                                                                                                                                                 | 490 | 490              | 540 | 560 | 570 | 680 | n   |
|                  | VLLS3                                                                                                                                                                                                                                                                                 | 510 | 560              | 560 | 560 | 610 | 680 |     |
|                  | LLS                                                                                                                                                                                                                                                                                   | 510 | 560              | 560 | 560 | 610 | 680 |     |
|                  | VLPS                                                                                                                                                                                                                                                                                  |     |                  |     |     |     |     |     |
|                  | STOP                                                                                                                                                                                                                                                                                  |     |                  |     |     |     |     |     |
| I <sub>CMP</sub> | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption.                                                                                                 | 22  | 22               | 22  | 22  | 22  | 22  | ٢   |
| I <sub>RTC</sub> | RTC peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the RTC_CR[OSCE] bit and the RTC ALARM set for 1 minute. Includes ERCLK32K (32 kHz external crystal) power consumption.                                            | 432 | 357              | 388 | 475 | 532 | 810 | n   |
| luart            | UART peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source waiting for RX data at 115200 baud rate. Includes selected clock source power consumption.                                                                                       |     |                  |     |     |     |     |     |
|                  | MCGIRCLK (4MHz internal reference clock)                                                                                                                                                                                                                                              | 66  | 66               | 66  | 66  | 66  | 66  | μ   |
|                  | OSCERCLK (4MHz external crystal)                                                                                                                                                                                                                                                      | 214 | 237              | 246 | 254 | 260 | 268 |     |
| I <sub>TPM</sub> | TPM peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source configured for output compare generating 100Hz clock signal. No load is placed on the I/O generating the clock signal. Includes selected clock source and I/O switching currents. |     |                  |     |     |     |     | μ   |
|                  | MCGIRCLK (4MHz internal reference clock)                                                                                                                                                                                                                                              | 86  | 86               | 86  | 86  | 86  | 86  |     |
|                  | OSCERCLK (4MHz external crystal)                                                                                                                                                                                                                                                      | 235 | 256              | 265 | 274 | 280 | 287 |     |
| I <sub>BG</sub>  | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode.                                                                                                                                                                                                  | 45  | 45               | 45  | 45  | 45  | 45  | μ   |

- 2.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 8 \text{ MHz}$  (crystal),  $f_{SYS} = 48 \text{ MHz}$ ,  $f_{BUS} = 48 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 5.2.8 Capacitance attributes

Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 5.3 Switching specifications

### 5.3.1 Device clock specifications

| Symbol                       | Description                    | Min. | Max. | Unit | Notes |
|------------------------------|--------------------------------|------|------|------|-------|
|                              | Normal run mod                 | le   | •    | •    |       |
| f <sub>SYS</sub>             | System and core clock          | _    | 48   | MHz  |       |
| f <sub>BUS</sub>             | Bus clock                      | _    | 24   | MHz  |       |
| f <sub>FLASH</sub>           | Flash clock                    | _    | 24   | MHz  |       |
| f <sub>LPTMR</sub>           | LPTMR clock                    | _    | 24   | MHz  |       |
|                              | VLPR mode <sup>1</sup>         |      | •    |      |       |
| f <sub>SYS</sub>             | System and core clock          | _    | 4    | MHz  |       |
| f <sub>BUS</sub>             | Bus clock                      | _    | 1    | MHz  |       |
| f <sub>FLASH</sub>           | Flash clock                    | _    | 1    | MHz  |       |
| f <sub>LPTMR</sub>           | LPTMR clock                    | _    | 24   | MHz  |       |
| f <sub>ERCLK</sub>           | External reference clock       | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>       | LPTMR clock                    | _    | 24   | MHz  |       |
| f <sub>LPTMR_ERCL</sub><br>K | LPTMR external reference clock | _    | 16   | MHz  |       |

#### 5.4.2 Thermal attributes

Table 10. Thermal attributes

| Board type        | Symbol            | Description                                                                                     | 80<br>LQFP | 64<br>LQFP | 48 QFN | 32 QFN | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------|------------|------------|--------|--------|------|-------|
| Single-layer (1S) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 70         | 71         | 84     | 92     | °C/W | 1     |
| Four-layer (2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 53         | 52         | 28     | 33     | °C/W |       |
| Single-layer (1S) | R <sub>θЈМА</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | _          | 59         | 69     | 75     | °C/W |       |
| Four-layer (2s2p) | R <sub>θЈМА</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | _          | 46         | 22     | 27     | °C/W |       |
| _                 | R <sub>θJB</sub>  | Thermal resistance, junction to board                                                           | 34         | 34         | 10     | 12     | °C/W | 2     |
| _                 | R <sub>eJC</sub>  | Thermal resistance, junction to case                                                            | 15         | 20         | 2.0    | 1.8    | °C/W | 3     |
| _                 | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 0.6        | 5          | 5.0    | 8      | °C/W | 4     |

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions*—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

#### 6.1 Core modules

#### 6.1.1 SWD Electricals

Table 11. SWD full voltage range electricals

|   | Symbol | Description       | Min. | Max. | Unit |
|---|--------|-------------------|------|------|------|
| Ī |        | Operating voltage | 1.71 | 3.6  | V    |

Table continues on the next page...

KL15 Sub-Family Data Sheet Data Sheet, Rev. 3, 9/19/2012.

Table 14. Oscillator frequency specifications (continued)

| Symbol           | Description                                                                            | Min. | Тур. | Max. | Unit | Notes |
|------------------|----------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>cst</sub> | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                    | _    | 750  | _    | ms   | 3, 4  |
|                  | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1)                    | _    | 250  | _    | ms   |       |
|                  | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0) | _    | 0.6  | _    | ms   |       |
|                  | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1) | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

# 6.4 Memories and memory interfaces

## 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

# 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

Table 15. NVM program/erase timing specifications

| Symbol                | Description                        | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>   | Longword Program high-voltage time | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub> | Sector Erase high-voltage time     | _    | 13   | 113  | ms   | 1     |
| t <sub>hversall</sub> | Erase All high-voltage time        | _    | 52   | 452  | ms   | 1     |

1. Maximum time based on expectations at cycling end-of-life.

# 6.4.1.2 Flash timing specifications — commands Table 16. Flash command timing specifications

| Symbol                | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _    | _    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                  | _    | _    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>   | Read Resource execution time                  | _    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>     | Program Longword execution time               | _    | 65   | 145  | μs   |       |
| t <sub>ersscr</sub>   | Erase Flash Sector execution time             | _    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>   | Read 1s All Blocks execution time             | _    | _    | 1.8  | ms   |       |
| t <sub>rdonce</sub>   | Read Once execution time                      | _    | _    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                   | _    | 65   | _    | μs   |       |
| t <sub>ersall</sub>   | Erase All Blocks execution time               | _    | 62   | 500  | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time     | _    | _    | 30   | μs   | 1     |

- 1. Assumes 25MHz flash clock frequency.
- 2. Maximum times for erase parameters based on expectations at cycling end-of-life.

# 6.4.1.3 Flash high voltage current behaviors Table 17. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

## 6.4.1.4 Reliability specifications

#### Table 18. NVM reliability specifications

| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|--|
| Program Flash           |                                        |      |                   |      |        |       |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | _    | years  |       |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | _    | years  |       |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              | _    | cycles | 2     |  |

- 1. Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.
- Cycling endurance represents number of program/erase cycles at -40°C ≤ T<sub>i</sub> ≤ 125°C.

Table 19. 16-bit ADC operating conditions (continued)

| Symbol | Description    | Conditions                                                 | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|--------|----------------|------------------------------------------------------------|--------|-------------------|---------|------|-------|
| - Tale | ADC conversion | 16-bit mode                                                |        |                   |         |      | 6     |
|        | rate           | No ADC hardware averaging                                  | 37.037 | _                 | 461.467 | Ksps |       |
|        |                | Continuous conversions enabled, subsequent conversion time |        |                   |         |      |       |

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. DC potential difference.
- For packages without dedicated VREFH and VREFL pins, V<sub>REFH</sub> is internally tied to V<sub>DDA</sub>, and V<sub>REFL</sub> is internally tied to V<sub>SSA</sub>.
- 4. This resistance is external to MCU. The analog source resistance must be kept as low as possible to achieve the best results. The results in this data sheet were derived from a system which has < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1ns.</p>
- 5. To use the maximum ADC conversion clock frequency, the ADHSC bit must be set and the ADLPC bit must be clear.
- 6. For guidelines and examples of conversion rate calculation, download the ADC calculator tool



Figure 6. ADC input impedance equivalency diagram

#### 6.6.1.2 16-bit ADC electrical characteristics Table 20. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ )

| Symbol               | Description    | Conditions <sup>1</sup> | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes |
|----------------------|----------------|-------------------------|-------|-------------------|------|------|-------|
| I <sub>DDA_ADC</sub> | Supply current |                         | 0.215 |                   | 1.7  | mA   | 3     |

# Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input



Figure 8. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

# 6.6.2 CMP and 6-bit DAC electrical specifications

Table 21. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                            | Min.                  | Тур. | Max.     | Unit |
|--------------------|--------------------------------------------------------|-----------------------|------|----------|------|
| $V_{DD}$           | Supply voltage                                         | 1.71                  | _    | 3.6      | V    |
| I <sub>DDHS</sub>  | Supply current, high-speed mode (EN = 1, PMODE = 1)    | _                     | _    | 200      | μA   |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN = 1, PMODE = 0)     | _                     | _    | 20       | μΑ   |
| V <sub>AIN</sub>   | Analog input voltage                                   | V <sub>SS</sub>       | _    | $V_{DD}$ | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                            | _                     | _    | 20       | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>              |                       |      |          |      |
|                    | • CR0[HYSTCTR] = 00                                    | _                     | 5    | _        | mV   |
|                    | • CR0[HYSTCTR] = 01                                    | _                     | 10   | _        | mV   |
|                    | • CR0[HYSTCTR] = 10                                    | _                     | 20   | _        | mV   |
|                    | CR0[HYSTCTR] = 11                                      | _                     | 30   | _        | mV   |
| V <sub>CMPOh</sub> | Output high                                            | V <sub>DD</sub> – 0.5 | _    | _        | V    |
| $V_{CMPOI}$        | Output low                                             | _                     | _    | 0.5      | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1, PMODE = 1) | 20                    | 50   | 200      | ns   |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1, PMODE = 0)  | 80                    | 250  | 600      | ns   |

Table continues on the next page...

KL15 Sub-Family Data Sheet Data Sheet, Rev. 3, 9/19/2012.

Table 21. Comparator and 6-bit DAC electrical specifications (continued)

| Symbol             | Description                                         | Min. | Тур. | Max. | Unit             |
|--------------------|-----------------------------------------------------|------|------|------|------------------|
|                    | Analog comparator initialization delay <sup>2</sup> | _    | _    | 40   | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _    | 7    | _    | μΑ               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5 | _    | 0.5  | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3 | _    | 0.3  | LSB              |

- 1. Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{DD}$  0.7 V.
- 2. Comparator initialization delay is defined as the time between software writes to change control inputs (writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.
- 3.  $1 LSB = V_{reference}/64$



Figure 9. Typical hysteresis vs. Vin level ( $V_{DD} = 3.3 \text{ V}$ , PMODE = 0)



Figure 10. Typical hysteresis vs. Vin level ( $V_{DD} = 3.3 \text{ V}$ , PMODE = 1)

#### 6.6.3 12-bit DAC electrical characteristics

Table 23. 12-bit DAC operating behaviors (continued)

| Symbol | Description                     | Min. | Тур. | Max. | Unit | Notes |
|--------|---------------------------------|------|------|------|------|-------|
| SR     | Slew rate -80h→ F7Fh→ 80h       |      |      |      | V/µs |       |
|        | High power (SP <sub>HP</sub> )  | 1.2  | 1.7  | _    |      |       |
|        | • Low power (SP <sub>LP</sub> ) | 0.05 | 0.12 | _    |      |       |
| BW     | 3dB bandwidth                   |      |      |      | kHz  |       |
|        | High power (SP <sub>HP</sub> )  | 550  | _    | _    |      |       |
|        | Low power (SP <sub>LP</sub> )   | 40   | _    | _    |      |       |

- 1. Settling within ±1 LSB
- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from V<sub>SS</sub> + 100 mV to V<sub>DACR</sub> 100 mV
   6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



Figure 11. Typical INL error vs. digital code

Table 26. SPI slave mode timing on slew rate disabled pads (continued)

| Num. | Symbol           | Description                   | Min. | Max.                     | Unit | Note |
|------|------------------|-------------------------------|------|--------------------------|------|------|
| 6    | t <sub>SU</sub>  | Data setup time (inputs)      | 2    | _                        | ns   | _    |
| 7    | t <sub>HI</sub>  | Data hold time (inputs)       | 7    | _                        | ns   | _    |
| 8    | t <sub>a</sub>   | Slave access time             | _    | t <sub>periph</sub>      | ns   | 3    |
| 9    | t <sub>dis</sub> | Slave MISO disable time       | _    | t <sub>periph</sub>      | ns   | 4    |
| 10   | t <sub>v</sub>   | Data valid (after SPSCK edge) | _    | 22                       | ns   | _    |
| 11   | t <sub>HO</sub>  | Data hold time (outputs)      | 0    | _                        | ns   | _    |
| 12   | t <sub>RI</sub>  | Rise time input               | _    | t <sub>periph</sub> - 25 | ns   | _    |
|      | t <sub>FI</sub>  | Fall time input               |      |                          |      |      |
| 13   | t <sub>RO</sub>  | Rise time output              | _    | 25                       | ns   | _    |
|      | t <sub>FO</sub>  | Fall time output              |      |                          |      |      |

- 1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ). For SPI1  $f_{periph}$  is the system clock ( $f_{SYS}$ ).
- 2.  $t_{periph} = 1/f_{periph}$
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state

Table 27. SPI slave mode timing on slew rate enabled pads

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | _                        | t <sub>periph</sub> | _    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _                        | ns                  | _    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | _                        | ns                  | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | _                        | ns                  | _    |
| 8    | t <sub>a</sub>      | Slave access time              | _                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | _                        | - t <sub>periph</sub>    |                     | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                        | 122                      | ns                  | _    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  | _    |
| 12   | t <sub>RI</sub>     | Rise time input                | _                        | t <sub>periph</sub> - 25 | ns                  | _    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | _                        | 36                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

- 1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ). For SPI1  $f_{periph}$  is the system clock ( $f_{SYS}$ ).
- 2.  $t_{periph} = 1/f_{periph}$
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state

# 6.9 Human-machine interfaces (HMI)

## 6.9.1 TSI electrical specifications

Table 28. TSI electrical specifications

| Symbol    | Description                                                                        | Min. | Туре | Max  | Unit |
|-----------|------------------------------------------------------------------------------------|------|------|------|------|
| TSI_RUNF  | Fixed power consumption in run mode                                                | _    | 100  | _    | μΑ   |
| TSI_RUNV  | Variable power consumption in run mode (depends on oscillator's current selection) | 1.0  | _    | 128  | μА   |
| TSI_EN    | Power consumption in enable mode                                                   | _    | 100  | _    | μΑ   |
| TSI_DIS   | Power consumption in disable mode                                                  | _    | 1.2  | _    | μΑ   |
| TSI_TEN   | TSI analog enable time                                                             | _    | 66   | _    | μs   |
| TSI_CREF  | TSI reference capacitor                                                            | _    | 1.0  | _    | pF   |
| TSI_DVOLT | Voltage variation of VP & VM around nominal values                                 | 0.19 | _    | 1.03 | V    |

## 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to www.freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin QFN                               | 98ASA00473D                   |
| 48-pin QFN                               | 98ASA00466D                   |
| 64-pin LQFP                              | 98ASS23234W                   |
| 80-pin LQFP                              | 98ASS23174W                   |

# 8 Pinout

| 80<br>LQFP | 64<br>LQFP | 48<br>QFN | 32<br>QFN | Pin Name          | Default   | ALT0      | ALT1              | ALT2      | ALT3            | ALT4       | ALT5      | ALT6     | ALT7 |
|------------|------------|-----------|-----------|-------------------|-----------|-----------|-------------------|-----------|-----------------|------------|-----------|----------|------|
| 62         | 50         | 38        | 26        | PTC5/<br>LLWU_P9  | DISABLED  |           | PTC5/<br>LLWU_P9  | SPI0_SCK  | LPTMR0_<br>ALT2 |            |           | CMP0_OUT |      |
| 63         | 51         | 39        | 27        | PTC6/<br>LLWU_P10 | CMP0_IN0  | CMP0_IN0  | PTC6/<br>LLWU_P10 | SPI0_MOSI | EXTRG_IN        |            | SPI0_MISO |          |      |
| 64         | 52         | 40        | 28        | PTC7              | CMP0_IN1  | CMP0_IN1  | PTC7              | SPI0_MISO |                 |            | SPI0_MOSI |          |      |
| 65         | 53         | _         | _         | PTC8              | CMP0_IN2  | CMP0_IN2  | PTC8              | I2CO_SCL  | TPM0_CH4        |            |           |          |      |
| 66         | 54         | -         | _         | PTC9              | CMP0_IN3  | CMP0_IN3  | PTC9              | I2CO_SDA  | TPM0_CH5        |            |           |          |      |
| 67         | 55         | _         | _         | PTC10             | DISABLED  |           | PTC10             | I2C1_SCL  |                 |            |           |          |      |
| 68         | 56         | _         | _         | PTC11             | DISABLED  |           | PTC11             | I2C1_SDA  |                 |            |           |          |      |
| 69         | _          | _         | _         | PTC12             | DISABLED  |           | PTC12             |           |                 | TPM_CLKIN0 |           |          |      |
| 70         | _          | _         | _         | PTC13             | DISABLED  |           | PTC13             |           |                 | TPM_CLKIN1 |           |          |      |
| 71         | _          | _         | _         | PTC16             | DISABLED  |           | PTC16             |           |                 |            |           |          |      |
| 72         | _          | _         | _         | PTC17             | DISABLED  |           | PTC17             |           |                 |            |           |          |      |
| 73         | 57         | 41        | _         | PTD0              | DISABLED  |           | PTD0              | SPI0_PCS0 |                 | TPM0_CH0   |           |          |      |
| 74         | 58         | 42        | _         | PTD1              | ADC0_SE5b | ADC0_SE5b | PTD1              | SPI0_SCK  |                 | TPM0_CH1   |           |          |      |
| 75         | 59         | 43        | _         | PTD2              | DISABLED  |           | PTD2              | SPI0_MOSI | UART2_RX        | TPM0_CH2   | SPI0_MISO |          |      |
| 76         | 60         | 44        | _         | PTD3              | DISABLED  |           | PTD3              | SPI0_MISO | UART2_TX        | TPM0_CH3   | SPI0_MOSI |          |      |
| 77         | 61         | 45        | 29        | PTD4/<br>LLWU_P14 | DISABLED  |           | PTD4/<br>LLWU_P14 | SPI1_PCS0 | UART2_RX        | TPM0_CH4   |           |          |      |
| 78         | 62         | 46        | 30        | PTD5              | ADC0_SE6b | ADC0_SE6b | PTD5              | SPI1_SCK  | UART2_TX        | TPM0_CH5   |           |          |      |
| 79         | 63         | 47        | 31        | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI1_MOSI | UARTO_RX        |            | SPI1_MISO |          |      |
| 80         | 64         | 48        | 32        | PTD7              | DISABLED  |           | PTD7              | SPI1_MISO | UART0_TX        |            | SPI1_MOSI |          |      |

# 8.2 KL15 Pinouts

The below figures show the pinout diagrams for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.



Figure 19. KL15 48-pin QFN pinout diagram



Figure 20. KL15 32-pin QFN pinout diagram

# 9 Revision History

The following table provides a revision history for this document.

**Table 29. Revision History** 

| Rev. No. | Date   | Substantial Changes                                                         |
|----------|--------|-----------------------------------------------------------------------------|
| 1        | 7/2012 | Initial NDA release.                                                        |
| 2        | 9/2012 | Completed all the TBDs, initial public release.                             |
| 3        | 9/2012 | Updated Signal Multiplexing and Pin Assignments table to add UART2 signals. |

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd.
Exchange Building 23F
No. 118 Jianguo Road
Chaoyang District
Beijing 100022
China
+86 10 5879 8000
support.asia@freescale.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>TM</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2012 Freescale Semiconductor, Inc.



Document Number: KL15P80M48SF0

Rev. 3, 9/19/2012

