## E·XFL

#### Zilog - EZ80F92AZ020EC00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | eZ80                                                          |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 20MHz                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                       |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                              |
| Number of I/O              | 24                                                            |
| Program Memory Size        | 128KB (128K x 8)                                              |
| Program Memory Type        | FLASH                                                         |
| EEPROM Size                |                                                               |
| RAM Size                   | 8K x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 105°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 100-LQFP                                                      |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/ez80f92az020ec00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Zilog 17

| Pin No | Symbol           | Function                             | Signal Direction  | Description                                                                                                                                                                                                                                                                                                                  |
|--------|------------------|--------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 82     | PC6              | GPIO Port C                          | Bidirectional     | This pin can be used for general-purpose<br>I/O. It can be individually programmed as<br>input or output and can also be used<br>individually as an interrupt input. Each<br>Port C pin, when programmed as output,<br>can be selected to be an open-drain or<br>open-source output. Port C is multiplexed<br>with one UART. |
|        | DCD1             | Data Carrier<br>Detect               | Input, Active Low | Modem status signal to the UART. This signal is multiplexed with PC6.                                                                                                                                                                                                                                                        |
| 83     | PC7              | GPIO Port C                          | Bidirectional     | This pin can be used for general-purpose<br>I/O. It can be individually programmed as<br>input or output and can also be used<br>individually as an interrupt input. Each<br>Port C pin, when programmed as output,<br>can be selected to be an open-drain or<br>open-source output. Port C is multiplexed<br>with one UART. |
|        | RI1              | Ring Indicator                       | Input, Active Low | Modem status signal to the UART.<br>This signal is multiplexed with PC7.                                                                                                                                                                                                                                                     |
| 84     | V <sub>SS</sub>  | Ground                               |                   | Ground.                                                                                                                                                                                                                                                                                                                      |
| 85     | X <sub>IN</sub>  | System Clock<br>Oscillator Input     | Input             | This pin is the input to the onboard crystal oscillator for the primary system clock. If an external oscillator is used, its clock output should be connected to this pin. When a crystal is used, it should be connected between $X_{IN}$ and $X_{OUT}$ .                                                                   |
| 86     | X <sub>OUT</sub> | System Clock<br>Oscillator<br>Output | Output            | This pin is the output of the onboard crystal oscillator. When used, a crystal should be connected between $X_{\rm IN}$ and $X_{\rm OUT}$ .                                                                                                                                                                                  |
| 87     | V <sub>DD</sub>  | Power Supply                         |                   | Power Supply.                                                                                                                                                                                                                                                                                                                |

#### Table 1. 100-Pin LQFP Pin Identification of the eZ80F92 Device (Continued)

# Zilog | 19

| Pin No | Symbol | Function                | Signal Direction | Description                                                                                                                                                                                                                                                                           |
|--------|--------|-------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 92     | PB4    | GPIO Port B             | Bidirectional    | This pin can be used for general-purpose<br>I/O. It can be individually programmed as<br>input or output and can also be used<br>individually as an interrupt input. Each Port<br>B pin, when programmed as output, can be<br>selected to be an open-drain or open-<br>source output. |
|        | T4_OUT | Timer 4 Out             | Output           | Programmable Reload Timer 4 timer-out signal. This signal is multiplexed with PB4.                                                                                                                                                                                                    |
| 93     | PB5    | GPIO Port B             | Bidirectional    | This pin can be used for general-purpose<br>I/O. It can be individually programmed as<br>input or output and can also be used<br>individually as an interrupt input. Each<br>Port B pin, when programmed as output,<br>can be selected to be an open-drain or<br>open-source output.  |
|        | T5_OUT | Timer 5 Out             | Output           | Programmable Reload Timer 5 timer-out signal. This signal is multiplexed with PB5.                                                                                                                                                                                                    |
| 94     | PB6    | GPIO Port B             | Bidirectional    | This pin can be used for general-purpose<br>I/O. It can be individually programmed as<br>input or output and can also be used<br>individually as an interrupt input. Each<br>Port B pin, when programmed as output,<br>can be selected to be an open-drain or<br>open-source output.  |
|        | MISO   | Master In,<br>Slave Out | Bidirectional    | The MISO line is configured as an input<br>when the CPU is an SPI master device and<br>as an output when CPU is an SPI slave<br>device. This signal is multiplexed with PB6.                                                                                                          |
| 95     | PB7    | GPIO Port B             | Bidirectional    | This pin can be used for general-purpose<br>I/O. It can be individually programmed as<br>input or output and can also be used<br>individually as an interrupt input. Each<br>Port B pin, when programmed as output,<br>can be selected to be an open-drain or<br>open-source output.  |
|        | MOSI   | Master Out,<br>Slave In | Bidirectional    | The MOSI line is configured as an output<br>when the CPU is an SPI master device and<br>as an input when the CPU is an SPI slave<br>device. This signal is multiplexed with PB7.                                                                                                      |

 Table 1. 100-Pin LQFP Pin Identification of the eZ80F92 Device (Continued)





Figure 13. Example: Intel<sup>TM</sup> Bus Mode Write Timing—Separate Address and Data Buses

# Zilogi

#### Intel<sup>TM</sup> Bus Mode (Multiplexed Address and Data Bus)

During Read operations with multiplexed address and data, the Intel bus mode employs four states (T1, T2, T3, and T4) as listed in Table 18.

#### Table 18. Intel Bus Mode Read States (Multiplexed Address and Data Bus)

| STATE T1 | The Read cycle begins in State T1. The CPU drives the address onto the DATA bus and the associated Chip Select signal is asserted. The CPU drives the ALE signal High at the beginning of T1. During the middle of T1, the CPU drives ALE Low to facilitate the latching of the address. |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STATE T2 | During State T2, the CPU removes the address from the DATA bus and asserts the RD signal. Depending upon the instruction, either the MREQ or IORQ signal is asserted.                                                                                                                    |
| STATE T3 | During State T3, no bus signals are altered. If the external READY ( $\overline{WAIT}$ ) pin is driven Low at least one CPU system clock cycle prior to the beginning of State T3, additional WAIT states ( $T_{WAIT}$ ) are asserted until the READY pin is driven High.                |
| STATE T4 | The CPU latches the Read data at the beginning of State T4. The CPU deasserts the RD signal and completes the Intel bus mode cycle.                                                                                                                                                      |

During Write operations with multiplexed address and data, the Intel bus mode employs four states (T1, T2, T3, and T4) as listed in Table 19.

#### Table 19. Intel Bus Mode Write States (Multiplexed Address and Data Bus)

| STATE T1 | The Write cycle begins in State T1. The CPU drives the address onto the DATA bus and drives the ALE signal High at the beginning of T1. During the middle of T1, the CPU drives ALE Low to facilitate the latching of the address.                         |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STATE T2 | During State T2, the CPU removes the address from the DATA bus and drives the Write data onto the DATA bus. The WR signal is asserted to indicate a Write operation.                                                                                       |
| STATE T3 | During State T3, no bus signals are altered. If the external READY (WAIT) pin is driven Low at least one CPU system clock cycle prior to the beginning of State T3, additional wait states ( $T_{WAIT}$ ) are asserted until the READY pin is driven High. |
| STATE T4 | The CPU deasserts the Write signal at the beginning of T4 identifying the end of the Write operation. The CPU holds the data and address buses through the end of T4. The bus cycle is completed at the end of T4.                                         |

# Zilog<sup>®</sup> 62



Figure 15. Example: Intel  $^{\rm TM}$  Bus Mode Write Timing—Multiplexed Address and Data Bus

Zilog 65



Signal timing for Motorola bus mode is displayed for a Read operation in Figure 17 and for a Write operation in Figure 18 on page 66. In these two figures, each Motorola bus mode state is 2 CPU system clock cycles in duration.

Figure 17. Example: Motorola Bus Mode Read Timing

## Zilog 76

### **Programmable Reload Timers**

#### **Programmable Reload Timers Overview**

The eZ80F92 device features six Programmable Reload Timers (PRT). Each PRT contains a 16-bit downcounter and a 16-bit reload register. In addition, each PRT features a clock divider with four selectable taps for CLK  $\div$  4, CLK  $\div$  16, CLK  $\div$  64, and CLK  $\div$  256. Each timer can be individually enabled to operate in either SINGLE PASS or CONTINU-OUS mode. The timer can be programmed to start, stop, restart from the current value, or restart from the initial value, and generate interrupts to the CPU.

Four of the Programmable Reload Timers (timers 0–3) feature a selectable clock source input. The input for these timers can be either the system clock or the Real-Time Clock (RTC) source. Timers 0–3 can also be used for event counting, with their inputs received from a GPIO port pin. Output from timers 4 and 5 can be directed to a GPIO port pin.

Each of the six PRTs available on the eZ80F92 device can be controlled individually. They do not share the same counters, reload registers, control registers, or interrupt signals. A simplified block diagram of a programmable reload timer is displayed in Figure 20.



Figure 20. Programmable Reload Timer Block Diagram



#### Timer Reload Register—High Byte

The Timer Reload Register—High Byte, listed in Table 36, stores the most-significant byte (MSB) of the 2-byte timer reload value. In CONTINUOUS mode, the timer reload value is reloaded into the timer upon end-of-count. When RST\_EN (TMRx\_CTL[1]) is set to 1 to enable the automatic reload and restart function, the timer reload value is written to the timer on the next rising edge of the clock.

Note:

The Timer Data registers and Timer Reload registers share the same address space.

Table 36. Timer Reload Register—High Byte(TMR0\_RR\_H = 0082h, TMR1\_RR\_H = 0085h, TMR2\_RR\_H = 0088h, TMR3\_RR\_H = 008Bh, TMR4\_RR\_H = 008Eh, or TMR5\_RR\_H = 0091h)

| Bit                   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------------------|---|---|---|---|---|---|---|---|
| Reset                 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| CPU Access            | W | W | W | W | W | W | W | W |
| Note: W = Write only. |   |   |   |   |   |   |   |   |

| Bit<br>Position    | Value   | Description                                                                                                                                                                                                     |
|--------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]<br>TMRx_RR_H | 00h–FFh | These bits represent the High byte of the 2-byte timer reload value, {TMRx_RR_H[7:0], TMRx_RR_L[7:0]}. Bit 7 is bit 15 (msb) of the 16-bit timer reload value. Bit 0 is bit 8 of the 16-bit timer reload value. |

#### **Timer Input Source Select Register**

The Timer Input Source Select register, listed in Table 37 on page 86, sets the input source for Programmable Reload Timer 0–3 (TMR0, TMR1, TMR2, TMR3). Event frequency must be less than one-half of the system clock frequency. When configured for event inputs through the port pins, the Timers decrement on the fifth system clock rising edge following the rising edge of the port pin. The timer event input can arrive from the GPIO port, the real-time clock, or the system clock. The value of the clock divider in the Timer Control Register is ignored when the timer event input is either from the GPIO port pin or the real-time clock source.

Zilog<sup>®</sup> 89

#### **Real-Time Clock Alarm**

The clock can be programmed to generate an alarm condition when the current count matches the alarm set-point registers. Alarm registers are available for seconds, minutes, hours, and day-of-the-week. Each alarm can be independently enabled. To generate an alarm condition, the current time must match all enabled alarm values. For example, if the day-of-the-week and hour alarms are both enabled, the alarm only occurs at the specified hour on the specified day. The alarm triggers an interrupt if the interrupt enable bit, INT\_EN, is set. The alarm flag, ALARM, and corresponding interrupt to the CPU are cleared by reading the RTC CTRL register.

Alarm value registers and alarm control registers can be written at any time. Alarm conditions are generated when the count value matches the alarm value. The comparison of alarm and count values occurs whenever the RTC count increments (one time every second). The RTC can also be forced to perform a comparison at any time by writing a 0 to the RTC UNLOCK bit (RTC UNLOCK is not required to be changed to a 1 first).

#### **Real-Time Clock Oscillator and Source Selection**

The RTC count is driven by either an external 32 kHz on-chip oscillator or a 50/60 Hz power-line frequency input connected to the 32 kHz RTC\_ $X_{OUT}$  pin. An internal divider compensates for each of these options. The clock source and power-line frequencies are selected in the RTC\_CTRL register. Writing to the RTC\_CTRL register resets the clock divider.

#### **Real-Time Clock Battery Backup**

The power supply pin (RTC\_V<sub>DD</sub>) for the Real-Time Clock and associated low-power 32 kHz oscillator is isolated from the other power supply pins on the eZ80F92 device. To ensure that the RTC continues to keep time in the event of loss of line power to the application, a battery can be used to supply power to the RTC and the oscillator via the RTC\_V<sub>DD</sub> pin. All V<sub>SS</sub> (ground) pins should be connected together on the printed circuit assembly.

#### **Real-Time Clock Recommended Operation**

Following a RESET from a powered-down condition, the counter values of the RTC are undefined and all alarms are disabled.

After a RESET from a powered-down condition, the following procedure is recommended:

- Write to RTC\_CTRL to set RTC\_UNLOCK and CLK\_SEL
- Write values to the RTC count registers to set the current time

- Write values to the RTC alarm registers to set the appropriate alarm conditions
- Write to RTC\_CTRL to clear the RTC\_UNLOCK bit; clearing the RTC\_UNLOCK bit resets and enables the clock divider

#### **Real-Time Clock Registers**

The Real-Time Clock registers are accessed via the address and data bus using I/O instructions. RTC\_UNLOCK controls access to the RTC count registers. When unlocked (RTC\_UNLOCK = 1), the RTC count is disabled and the count registers are Read/Write. When locked (RTC\_UNLOCK = 0), the RTC count is enabled and the count registers are Read Only. The default, at RESET, is for the RTC to be locked.

#### **Real-Time Clock Seconds Register**

This register contains the current seconds count. The value in the RTC\_SEC register is unchanged by a RESET. The current setting of BCD\_EN determines whether the values in this register are binary (BCD\_EN = 0) or binary-coded decimal (BCD\_EN = 1). Access to this register is Read Only if the RTC is locked and Read/Write if the RTC is unlocked. See Table 38.

| Table 30. Real-Time Clock Seconds Register, (RTC_SEC - 00E011) |  |  |  |  |  |  |  |
|----------------------------------------------------------------|--|--|--|--|--|--|--|
|                                                                |  |  |  |  |  |  |  |
|                                                                |  |  |  |  |  |  |  |

Table 39 Peal Time Cleck Seconds Perister: (PTC SEC - 0050h)

| Bit                                                                                       | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|
| Reset                                                                                     | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    |
| CPU Access                                                                                | R/W* |
| Note: X = Unchanged by RESET; R/W* = Read Only if RTC locked, Read/Write if RTC unlocked. |      |      |      |      |      |      |      |      |

#### Binary-Coded-Decimal Operation (BCD\_EN = 1)

| Bit<br>Position  | Value       | Description                                  |
|------------------|-------------|----------------------------------------------|
| [7:4]<br>TEN_SEC | 0–5         | The tens digit of the current seconds count. |
| [3:0]<br>SEC     | 0–9         | The ones digit of the current seconds count. |
| Binary Opera     | ation (BCD  | _EN = 0)                                     |
| Bit<br>Position  | Value       | Description                                  |
| [7:0]<br>SEC     | 00h–<br>3Bh | The current seconds count.                   |



#### **Real-Time Clock Century Register**

This register contains the current century count. See Table 45.

#### Table 45. Real-Time Clock Century Register; (RTC\_CEN = 00E7h)

| Bit                                                                                       | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|
| Reset                                                                                     | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    |
| CPU Access                                                                                | R/W* |
| Note: X = Unchanged by RESET; R/W* = Read Only if RTC locked, Read/Write if RTC unlocked. |      |      |      |      |      |      |      |      |

#### Binary-Coded-Decimal Operation (BCD\_EN = 1)

| Bit<br>Position               | Value | Description                                  |  |  |  |
|-------------------------------|-------|----------------------------------------------|--|--|--|
| [7:4]<br>TENS_CEN             | 0–9   | The tens digit of the current century count. |  |  |  |
| [3:0]<br>CEN                  | 0–9   | The ones digit of the current century count. |  |  |  |
| Binary Operation (BCD_EN = 0) |       |                                              |  |  |  |

| Bit<br>Position | Value       | Description                |
|-----------------|-------------|----------------------------|
| [7:0]<br>CEN    | 00h–<br>63h | The current century count. |



#### Real-Time Clock Alarm Seconds Register

This register contains the alarm seconds value. See Table 46.

#### Table 46. Real-Time Clock Alarm Seconds Register; (RTC\_ASEC = 00E8h)

| Bit                                             | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Reset                                           | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   |
| CPU Access                                      | R/W |
| Note: X = Unchanged by RESET; R/W = Read/Write. |     |     |     |     |     |     |     |     |

#### Binary-Coded-Decimal Operation (BCD\_EN = 1)

| Bit<br>Position   | Value     | Description                                |
|-------------------|-----------|--------------------------------------------|
| [7:4]<br>ATEN_SEC | 0–5       | The tens digit of the alarm seconds value. |
| [3:0]<br>ASEC     | 0–9       | The ones digit of the alarm seconds value. |
| Binary Opera      | tion (BCD | _EN = 0)                                   |
|                   |           |                                            |

| Bit<br>Position | Value       | Description              |
|-----------------|-------------|--------------------------|
| [7:0]<br>ASEC   | 00h–<br>3Bh | The alarm seconds value. |

Zilog 132

When the Clock Phase bit (CPHA) is set to 0, the shift clock is the logical OR of  $\overline{SS}$  with SCK. In this clock phase mode,  $\overline{SS}$  must go High between successive characters in an SPI message. When CPHA is set to 1,  $\overline{SS}$  can remain Low for several SPI characters. In cases where there is only one SPI slave, its  $\overline{SS}$  line could be tied Low as long as CPHA is set to 1. See (SPI\_CTL) on page 136 for more information about CPHA.

#### **Serial Clock**

The Serial Clock (SCK) is used to synchronize data movement both in and out of the device through its MOSI and MISO pins. The master and slave are each capable of exchanging a byte of data during a sequence of eight clock cycles. As SCK is generated by the master, the SCK pin becomes an input on a slave device. The SPI contains an internal divide-by-two clock divider. In MASTER mode, the SPI serial clock is one-half the frequency of the clock signal created by the SPI's Baud Rate Generator.

As displayed in Figure 31 and Table 71 on page 133, four possible timing relations may be chosen by using control bits CPOL and CPHA in the SPI Control register. See the SPI Control Register (SPI\_CTL) on page 136. Both the master and slave must operate with the identical timing, clock polarity (CPOL), and clock phase (CPHA). The master device always places data on the MOSI line a half-cycle before the clock edge (SCK signal) so that the slave device latches the data.



Figure 31. SPI Timing

zilog 150

| Code     | I <sup>2</sup> C State                                                 | Microcontroller Response                                                    | Next I <sup>2</sup> C Action        |  |
|----------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------|--|
| 48h      | Addr + R<br>transmitted, ACK not                                       | For a 7-bit address:<br>Set STA, clear IFLG                                 | Transmit repeated<br>START          |  |
|          | received                                                               | Or set STP, clear IFLG                                                      | Transmit STOP                       |  |
|          |                                                                        | Or set STA & STP,<br>clear IFLG                                             | Transmit STOP then START            |  |
|          |                                                                        | For a 10-bit address:<br>Write extended address byte<br>to DATA, clear IFLG | Transmit extended address byte      |  |
| 38h      | Arbitration lost                                                       | Clear IFLG                                                                  | Return to idle                      |  |
|          |                                                                        | Or set STA, clear IFLG                                                      | Transmit START when<br>bus is free  |  |
| 68h      | Arbitration lost,<br>SLA+W received,                                   | Clear IFLG, clear AAK = 0                                                   | Receive data byte,<br>transmit NACK |  |
|          | ACK transmitted                                                        | Or clear IFLG, set AAK = 1                                                  | Receive data byte,<br>transmit ACK  |  |
| 78h      | Arbitration lost,<br>General call addr<br>received, ACK<br>transmitted | Same as code 68h                                                            | Same as code 68h                    |  |
| B0h      | Arbitration lost,<br>SLA+R received,                                   | Write byte to DATA,<br>clear IFLG, clear AAK = 0                            | Transmit last byte, receive ACK     |  |
|          | ACK transmitted                                                        | Or write byte to DATA,<br>clear IFLG, set AAK = 1                           | Transmit data byte, receive ACK     |  |
| R = Read | bit; that is, the lsb is set to                                        | o 1.                                                                        |                                     |  |

Table 81. I<sup>2</sup>C Master Receive Status Codes (Continued)

If 10-bit addressing is being used, the slave is first addressed using the full 10-bit address plus the Write bit. The master then issues a restart followed by the first part of the 10-bit address again, but with the Read bit. The status code then becomes 40h or 48h. It is the responsibility of the slave to remember that it had been selected prior to the restart.

If a repeated START condition is received, the status code is 10h instead of 08h.

After each data byte is received, the IFLG is set and one of the status codes listed in Table 82 is in the I2C\_SR register.

Zilog 176

#### **ZDI Write Data Registers**

These three registers are used in the ZDI Write Only register address space to store the data that is written when a Write instruction is sent to the ZDI Read/Write Control register (ZDI\_RW\_CTL). The ZDI Read/Write Control register is located at ZDI address 16h immediately following the ZDI Write Data registers. As a result, the ZDI Master is allowed to write the data to {ZDI\_WR\_U, ZDI\_WR\_H, ZDI\_WR\_L} and the Write command in one data transfer operation. See Table 98.

### Table 98. ZDI Write Data Registers(ZDI\_WR\_U = 13h, ZDI\_WR\_H = 14h, and ZDI\_WR\_L = 15h in the ZDI Register Write Only Address Space)

| Bit                             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------------------------------|---|---|---|---|---|---|---|---|
| Reset                           | Х | Х | Х | Х | Х | Х | Х | Х |
| CPU Access                      | W | W | W | W | W | W | W | W |
| Note: X = Undefined; W = Write. |   |   |   |   |   |   |   |   |

| Bit<br>Position                                   | Value       | Description                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]<br>ZDI_WR_L,<br>ZDI_WR_H,<br>or<br>ZDI_WR_L | 00h–<br>FFh | These registers contain the data that is written during<br>execution of a Write operation defined by the<br>ZDI_RW_CTL register. The 24-bit data value is stored as<br>{ZDI_WR_U, ZDI_WR_H, ZDI_WR_L}. If less than 24 bits<br>of data are required to complete the required operation, the<br>data is taken from the LSBs. |

#### **ZDI Read/Write Control Register**

The ZDI Read/Write Control register is used in the ZDI Write Only Register address to read data from, write data to, and manipulate the CPU's registers or memory locations. When this register is written, the eZ80F92 device immediately performs the operation corresponding to the data value written as listed in Table 99 on page 177. When a Read operation is executed via this register, the requested data values are placed in the ZDI Read Data registers {ZDI\_RD\_U, ZDI\_RD\_H, ZDI\_RD\_L}. When a Write operation is executed via this register, the Write data is taken from the ZDI Write Data registers {ZDI\_WR\_U, ZDI\_WR\_H, ZDI\_WR\_L}. See Table 99 on page 177. Refer to the *eZ80*<sup>®</sup> *CPU User Manual (UM0077)* for information regarding the CPU registers.

zilog 177

| Hex<br>Value | Command                                                                                                       | Hex<br>Value | Command                                                                                         |
|--------------|---------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------|
| 00           | Read {MBASE, A, F}<br>ZDI_RD_U $\leftarrow$ MBASE<br>ZDI_RD_H $\leftarrow$ F<br>ZDI_RD_L $\leftarrow$ A       | 80           | Write AF<br>MBASE $\leftarrow$ ZDI_WR_U<br>F $\leftarrow$ ZDI_WR_H<br>A $\leftarrow$ ZDI_WR_L   |
| 01           | Read BC<br>ZDI_RD_U $\leftarrow$ BCU<br>ZDI_RD_H $\leftarrow$ B<br>ZDI_RD_L $\leftarrow$ C                    | 81           | Write BC<br>BCU $\leftarrow$ ZDI_WR_U<br>B $\leftarrow$ ZDI_WR_H<br>C $\leftarrow$ ZDI_WR_L     |
| 02           | Read DE<br>ZDI_RD_U $\leftarrow$ DEU<br>ZDI_RD_H $\leftarrow$ D<br>ZDI_RD_L $\leftarrow$ E                    | 82           | Write DE<br>DEU $\leftarrow$ ZDI_WR_U<br>D $\leftarrow$ ZDI_WR_H<br>E $\leftarrow$ ZDI_WR_L     |
| 03           | Read HL<br>ZDI_RD_U $\leftarrow$ HLU<br>ZDI_RD_H $\leftarrow$ H<br>ZDI_RD_L $\leftarrow$ L                    | 83           | Write HL<br>HLU $\leftarrow$ ZDI_WR_U<br>H $\leftarrow$ ZDI_WR_H<br>L $\leftarrow$ ZDI_WR_L     |
| 04           | Read IX<br>ZDI_RD_U $\leftarrow$ IXU<br>ZDI_RD_H $\leftarrow$ IXH<br>ZDI_RD_L $\leftarrow$ IXL                | 84           | Write IX<br>IXU $\leftarrow$ ZDI_WR_U<br>IXH $\leftarrow$ ZDI_WR_H<br>IXL $\leftarrow$ ZDI_WR_L |
| 05           | Read IY<br>ZDI_RD_U $\leftarrow$ IYU<br>ZDI_RD_H $\leftarrow$ IYH<br>ZDI_RD_L $\leftarrow$ IYL                | 85           | Write IY<br>IYU $\leftarrow$ ZDI_WR_U<br>IYH $\leftarrow$ ZDI_WR_H<br>IYL $\leftarrow$ ZDI_WR_L |
| 06           | Read SP<br>In ADL mode, SP = SPL<br>In Z80 <sup>®</sup> mode, SP = SPS                                        | 86           | Write SP<br>In ADL mode, SP = SPL<br>In Z80 mode, SP = SPS                                      |
| 07           | Read PC<br>ZDI_RD_U $\leftarrow$ PC[23:16]<br>ZDI_RD_H $\leftarrow$ PC[15:8]<br>ZDI_RD_L $\leftarrow$ PC[7:0] | 87           | Write PC<br>PC[23:16] ← ZDI_WR_U<br>PC[15:8] ← ZDI_WR_H<br>PC[7:0] ← ZDI_WR_L                   |
| 08           | Set ADL<br>ADL ← 1                                                                                            | 88           | Reserved                                                                                        |
| 09           | Reset ADL<br>ADL ← 0                                                                                          | 89           | Reserved                                                                                        |

### Table 99. ZDI Read/Write Control Register Functions(ZDI\_RW\_CTL = 16h in the ZDI Register Write Only Address Space )

Zilog 181

#### **ZDI Write Memory Register**

A Write to the ZDI Write Memory register causes the eZ80F92 device to write the 8-bit data to the memory location specified by the current address in the program counter. In  $Z80^{\ensuremath{\mathbb{R}}}$  MEMORY mode, this address is {MBASE, PC[15:0]}. In ADL MEMORY mode, this address is PC[23:0]. The program counter, PC, increments after each data Write. However, the ZDI register address does not increment automatically when this register is accessed. As a result, the ZDI master is allowed to write any number of data bytes by writing to this address one time followed by any number of data bytes. See Table 102.

Table 102. ZDI Write Memory Register(ZDI\_WR\_MEM = 30h in the ZDI Register Write Only Address Space)

| Bit                             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------------------------------|---|---|---|---|---|---|---|---|
| Reset                           | Х | Х | Х | Х | Х | Х | Х | Х |
| CPU Access                      | W | W | W | W | W | W | W | W |
| Note: X = Undefined; W = Write. |   |   |   |   |   |   |   |   |

| Position            | Value       | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]<br>ZDI_WR_MEM | 00h–<br>FFh | The 8-bit data that is transferred to the ZDI slave following<br>a Write to this address is written to the address indicated<br>by the current program counter. The program counter is<br>incremented following each 8 bits of data. In Z80<br>MEMORY mode, ({MBASE, PC[15:0]}) $\leftarrow$ 8 bits of<br>transferred data. In ADL MEMORY mode,<br>(PC[23:0]) $\leftarrow$ 8 bits of transferred data. |

## zilog 222

## **Electrical Characteristics**

#### **Absolute Maximum Ratings**

Stresses greater than those listed in Table 144 may cause permanent damage to the device. These ratings are stress ratings only. Operation of the device at any condition outside those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. For improved reliability, unused inputs must be tied to one of the supply voltages ( $V_{DD}$  or  $V_{SS}$ ).

#### **Table 144. Absolute Maximum Ratings**

| Parameter                                           | Min    | Мах  | Units  | Notes |
|-----------------------------------------------------|--------|------|--------|-------|
| Ambient temperature under bias (°C)                 | -40    | +105 | С      | 1     |
| Storage temperature (°C)                            | -65    | +150 | С      |       |
| Voltage on any pin with respect to V <sub>SS</sub>  | -0.3   | +5.5 | V      | 2     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$    | -0.3   | +3.6 | V      |       |
| Total power dissipation                             |        | 520  | mW     |       |
| Maximum current out of V <sub>SS</sub>              |        | 145  | mA     |       |
| Maximum current into V <sub>DD</sub>                |        | 145  | mA     |       |
| Maximum current on input and/or inactive output pin | -25    | +25  | μA     |       |
| Maximum output current from active output pin       | -8     | +8   | mA     |       |
| Flash memory writes to same single address          | -      | 2    | -      | 3     |
| Flash memory data retention                         | 100    | -    | Years  |       |
| Flash memory write/erase endurance                  | 10,000 |      | Cycles | 4     |

Notes

1. Operating temperature is specified in DC Characteristics.

2. This voltage applies to all pins except where noted otherwise.

- 3. Before next erase operation.
- 4. Write cycles.

Zilog 226



Figure 54. I<sub>CC</sub> Versus Frequency as a Function of WAIT States



250

System clock 37, 38 system clock 32, 35, 36, 41, 42, 72, 74, 76, 80, 109, 134, 160, 161, 168 system clock cycle, CPU 53, 54, 57, 60 system clock cycles 11, 51, 52, 53, 57, 61, 65, 73, 187 system clock delay 66 System Clock Frequency 77, 163 system clock frequency 80, 85, 163 System Clock Oscillator Input 17 System Clock Oscillator Output 17 system clock period 188 system clock rising edge 85, 109, 134 system clock, high-frequency 134 system clock, internal 51 System Reset 11 system reset 32

#### Т

T0 IN 18 T1 IN 18 T4 OUT 19 T5 OUT 19 TCK 12, 22, 164, 187, 188, 239 TDI 12, 22, 164, 188, 239 TDO 12, 22, 188, 239 **TERI 122** Test Access Port 187 Test Mode 188 Time-Out Period Selection 73 Timer 0 In 18 Timer 1 In 18 **Timer Control Register 81** Timer Data Register—High Byte 83 Timer Data Register—Low Byte 83 Timer Input Source Select Register 85 **Timer Input Source Selection 80 Timer Interrupts 79** Timer Output 80 Timer Reload Register—High Byte 85 TMS 12, 22, 188, 239 Trace buffer memory 187 Trace history buffer 187

Transferring Data 143 transmit shift register 105, 113, 117, 120, 133 Transmit Shift Register, SPI 135, 139 Transmit Shift register, SPI 134 Transmit, Infrared Encoder/Decoder 125 TRIGOUT 12, 22, 188 TxD0 13 TxD1 15

#### U

UART Baud Rate Generator Register -Low and High Bytes 110 **UART FIFO Control Register 115 UART Functional Description 105 UART Functions 105** UART Interrupt Enable Register 113 **UART Interrupt Identification Register 114** UART Interrupts 106 UART Line Control Register 116 UART Line Status Register 120 UART Modem Control 106 UART Modem Control Register 119 UART Modem Status Interrupt 107 UART Modem Status Register 121 UART Receive Buffer Register 112 UART Receiver 106 **UART Receiver Interrupts 107** UART Recommended Usage 108 UART Registers 111 UART Scratch Pad Register 123 UART Transmit Holding Register 111 **UART Transmitter 105 UART Transmitter Interrupt 107** 

#### V

VBO 32 VBO protection circuitry 33 VBO Voltage Threshold 224 VCC—see supply voltage 33, 224 Voltage Brown-Out 32, 224 Voltage Brown-Out Reset 33 Voltage Brown-Out threshold 33