



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | 8051                                                                        |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 50MHz                                                                       |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, UART/USART                          |
| Peripherals                | CapSense, DMA, LCD, POR, PWM, WDT                                           |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 16KB (16K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 512 x 8                                                                     |
| RAM Size                   | 2K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 16x12b; D/A 2x8b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 48-BSSOP (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 48-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c3444pvi-100t |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Multiple I/O interrupt vectors
- Software can send interrupts
- Software can clear pending interrupts

When an interrupt is pending, the current instruction is completed and the program counter is pushed onto the stack. Code execution then jumps to the program address provided by the vector. After the ISR is completed, a RETI instruction is executed and returns execution to the instruction following the previously interrupted instruction. To do this the RETI instruction pops the program counter from the stack.

If the same priority level is assigned to two or more interrupts, the interrupt with the lower vector number is executed first. Each interrupt vector may choose from three interrupt sources: Fixed Function, DMA, and UDB. The fixed function interrupts are

direct connections to the most common interrupt sources and provide the lowest resource cost connection. The DMA interrupt sources provide direct connections to the two DMA interrupt sources provided per DMA channel. The third interrupt source for vectors is from the UDB digital routing array. This allows any digital signal available to the UDB array to be used as an interrupt source. Fixed function interrupts and all interrupt sources may be routed to any interrupt vector using the UDB interrupt source connections.

Figure 4-2 represents typical flow of events when an interrupt triggered. Figure 4-3 on page 20 shows the interrupt structure and priority polling.



### Figure 4-2. Interrupt Processing Timing Diagram

### Notes

- 1: Interrupt triggered asynchronous to the clock
- 2: The PEND bit is set on next active clock edge to indicate the interrupt arrival
- 3: POST bit is set following the PEND bit
- 4: Interrupt request and the interrupt number sent to CPU core after evaluation priority (Takes 3 clocks)
- 5: ISR address is posted to CPU core for branching





- 6: CPU acknowledges the interrupt request
- 7: ISR address is read by CPU for branching
- 8, 9: PEND and POST bits are cleared respectively after receiving the IRA from core
- 10: IRA bit is cleared after completing the current instruction and starting the instruction execution from ISR location (takes 7 cycles)
- 11: IRC is set to indicate the completion of ISR, Active int. status is restored with previous status

The total interrupt latency (ISR execution)

- = POST + PEND + IRQ + IRA + Completing current instruction and branching
- = 1+1+1+2+7 cycles
- = 12 cycles

Figure 4-3. Interrupt Structure







## 5.5 Nonvolatile Latches (NVLs)

PSoC has a 4-byte array of nonvolatile latches (NVLs) that are used to configure the device at reset. The NVL register map is shown in Table 5-2.

 Table 5-2. Device Configuration NVL Register Map

| Register Address | 7       | 6                                      | 5                       | 4                                 | 3                         | 2            | 1    | 0            |  |
|------------------|---------|----------------------------------------|-------------------------|-----------------------------------|---------------------------|--------------|------|--------------|--|
| 0x00             | PRT3RI  | PRT3RDM[1:0] PRT2RDM[1:0] PRT1RDM[1:0] |                         | PRT2RDM[1:0] PRT1RDM[1:0] PRT0RDI |                           | PRT2RDM[1:0] |      | PRT0RDM[1:0] |  |
| 0x01             | PRT12R  | DM[1:0]                                | PRT6RDM[1:0]            |                                   | PRT6RDM[1:0] PRT5RDM[1:0] |              | PRT4 | RDM[1:0]     |  |
| 0x02             | XRESMEN | DBGEN                                  |                         |                                   | PRT18                     | 5RDM[1:0]    |      |              |  |
| 0x03             |         | DIG_PHS_I                              | DLY[3:0] ECCEN DPS[1:0] |                                   | [1:0]                     |              |      |              |  |

The details for individual fields and their factory default settings are shown in Table 5-3:.

## Table 5-3. Fields and Factory Default Settings

| Field            | Description                                                                                                                                  | Settings                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| PRTxRDM[1:0]     | Controls reset drive mode of the corresponding IO port. See "Reset Configuration" on page 42. All pins of the port are set to the same mode. | 00b (default) - high impedance analog<br>01b - high impedance digital<br>10b - resistive pull up<br>11b - resistive pull down |
| XRESMEN          | Controls whether pin P1[2] is used as a GPIO or as<br>an external reset. See "Pin Descriptions" on page 11,<br>XRES description.             | 0 (default for 68-pin 72-pin, and 100-pin parts) - GPIO<br>1 (default for 48-pin parts) - external reset                      |
| DBGEN            | Debug Enable allows access to the debug system, for third-party programmers.                                                                 | 0 - access disabled<br>1 (default) - access enabled                                                                           |
| DPS[1:0]         | Controls the usage of various P1 pins as a debug port.<br>See "Programming, Debug Interfaces, Resources" on<br>page 65.                      | 00b - 5-wire JTAG<br>01b (default) - 4-wire JTAG<br>10b - SWD<br>11b - debug ports disabled                                   |
| ECCEN            | Controls whether ECC flash is used for ECC or for general configuration and data storage. See "Flash Program Memory" on page 22.             | 0 - ECC disabled<br>1 (default) - ECC enabled                                                                                 |
| DIG_PHS_DLY[3:0] | Selects the digital clock phase delay.                                                                                                       | See the TRM for details.                                                                                                      |

Although PSoC Creator provides support for modifying the device configuration NVLs, the number of NVL erase / write cycles is limited – see "Nonvolatile Latches (NVL))" on page 109.





### Figure 6-1. Clocking Subsystem

### 6.1.1 Internal Oscillators

Figure 6-1 shows that there are two internal oscillators. They can be routed directly or divided. The direct routes may not have a 50% duty cycle. Divided clocks have a 50% duty cycle.

#### 6.1.1.1 Internal Main Oscillator

In most designs the IMO is the only clock source required, due to its  $\pm$ 2-percent accuracy. The IMO operates with no external components and outputs a stable clock. A factory trim for each frequency range is stored in the device. With the factory trim, tolerance varies from  $\pm$ 2 percent at 3 MHz, up to  $\pm$ 4 percent at 24 MHz. The IMO, in conjunction with the PLL, allows generation of other clocks up to the device's maximum frequency (see Phase-Locked Loop).

The IMO provides clock outputs at 3, 6, 12, and 24 MHz.

#### 6.1.1.2 Clock Doubler

The clock doubler outputs a clock at twice the frequency of the input clock. The doubler works at input frequency of 24 MHz, providing 48 MHz for the USB. It can be configured to use a clock from the IMO, MHzECO, or the DSI (external pin).

## 6.1.1.3 Phase-Locked Loop

The PLL allows low-frequency, high-accuracy clocks to be multiplied to higher frequencies. This is a trade off between higher clock frequency and accuracy and, higher power consumption and increased startup time. The PLL block provides a mechanism for generating clock frequencies based upon a variety of input sources. The PLL outputs clock frequencies in the range of 24 to 50 MHz. Its input and feedback dividers supply 4032 discrete ratios to create almost any desired clock frequency. The accuracy of the PLL output depends on the accuracy of the PLL input source. The most common PLL use is to multiply the IMO clock at 3 MHz, where it is most accurate to generate the other clocks up to the device's maximum frequency.

The PLL achieves phase lock within 250  $\mu$ s (verified by bit setting). It can be configured to use a clock from the IMO, MHZECO or DSI (external pin). The PLL clock source can be used until lock is complete and signaled with a lock bit. The lock signal can be routed through the DSI to generate an interrupt. Disable the PLL before entering low-power modes.

#### 6.1.1.4 Internal Low-Speed Oscillator

The ILO provides clock frequencies for low-power consumption, including the watchdog timer, and sleep timer. The ILO generates up to three different clocks: 1 kHz, 33 kHz, and 100 kHz.

The 1 kHz clock (CLK1K) is typically used for a background 'heartbeat' timer. This clock inherently lends itself to low-power supervisory operations such as the watchdog timer and long sleep intervals using the central timewheel (CTW).

The central timewheel is a 1 kHz, free running, 13-bit counter clocked by the ILO. The central timewheel is always enabled except in hibernate mode and when the CPU is stopped during



## 6.2.1 Power Modes

PSoC 3 devices have four different power modes, as shown in Table 6-2 and Table 6-3. The power modes allow a design to easily provide required functionality and processing power while simultaneously minimizing power consumption and maximizing battery life in low-power and portable devices.

PSoC 3 power modes, in order of decreasing power consumption are:

- Active
- Alternate Active
- Sleep
- Hibernate

#### Table 6-2. Power Modes

Active is the main processing mode. Its functionality is configurable. Each power controllable subsystem is enabled or disabled by using separate power configuration template registers. In alternate active mode, fewer subsystems are enabled, reducing power. In sleep mode most resources are disabled regardless of the template settings. Sleep mode is optimized to provide timed sleep intervals and RTC functionality. The lowest power mode is hibernate, which retains register and SRAM state, but no clocks, and allows wakeup only from I/O pins. Figure 6-5 on page 32 illustrates the allowable transitions between power modes. Sleep and hibernate modes should not be entered until all V<sub>DDIO</sub> supplies are at valid voltage levels.

| Power Modes         | Description                                                                                                                                                                                                                    | <b>Entry Condition</b>                     | Wakeup Source                                           | Active Clocks         | Regulator                                                                                                                         |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Active              | Primary mode of operation, all<br>peripherals available (program-<br>mable)                                                                                                                                                    | Wakeup, reset,<br>manual register<br>entry | Any interrupt                                           | Any<br>(programmable) | All regulators available.<br>Digital and analog<br>regulators can be disabled if<br>external regulation used.                     |
| Alternate<br>Active | Similar to Active mode, and is<br>typically configured to have fewer<br>peripherals active to reduce<br>power. One possible<br>configuration is to use the UDBs<br>for processing, with the CPU<br>turned off                  | Manual register<br>entry                   | Any interrupt                                           | Any<br>(programmable) | All regulators available.<br>Digital and analog<br>regulators can be disabled if<br>external regulation used.                     |
| Sleep               | All subsystems automatically disabled                                                                                                                                                                                          | Manual register<br>entry                   | Comparator,<br>PICU, I <sup>2</sup> C, RTC,<br>CTW, LVD | ILO/kHzECO            | Both digital and analog<br>regulators buzzed.<br>Digital and analog<br>regulators can be disabled if<br>external regulation used. |
| Hibernate           | All subsystems automatically<br>disabled<br>Lowest power consuming mode<br>with all peripherals and internal<br>regulators disabled, except<br>hibernate regulator is enabled<br>Configuration and memory<br>contents retained | Manual register<br>entry                   | PICU                                                    |                       | Only hibernate regulator<br>active.                                                                                               |

### Table 6-3. Power Modes Wakeup Time and Power Consumption

| Sleep<br>Modes      | Wakeup<br>Time | Current<br>(typ)       | Code<br>Execution | Digital<br>Resources | Analog<br>Resources | Clock Sources<br>Available | Wakeup Sources                                          | Reset<br>Sources  |
|---------------------|----------------|------------------------|-------------------|----------------------|---------------------|----------------------------|---------------------------------------------------------|-------------------|
| Active              | -              | 1.2 mA <sup>[12]</sup> | Yes               | All                  | All                 | All                        | -                                                       | All               |
| Alternate<br>Active | _              | _                      | User<br>defined   | All                  | All                 | All                        | _                                                       | All               |
| Sleep               | <15 µs         | 1 µA                   | No                | l <sup>2</sup> C     | Comparator          | ILO/kHzECO                 | Comparator,<br>PICU, I <sup>2</sup> C, RTC,<br>CTW, LVD | XRES, LVD,<br>WDR |
| Hibernate           | <100 µs        | 200 nA                 | No                | None                 | None                | None                       | PICU                                                    | XRES              |

Note

12. Bus clock off. Execute from cache at 6 MHz. See Table 11-2 on page 71.





## Figure 6-10. SIO Input/Output Block Diagram

Figure 6-11. USBIO Block Diagram





## 6.4.5 Pin Interrupts

All GPIO and SIO pins are able to generate interrupts to the system. All eight pins in each port interface to their own Port Interrupt Control Unit (PICU) and associated interrupt vector. Each pin of the port is independently configurable to detect rising edge, falling edge, both edge interrupts, or to not generate an interrupt.

Depending on the configured mode for each pin, each time an interrupt event occurs on a pin, its corresponding status bit of the interrupt status register is set to "1" and an interrupt request is sent to the interrupt controller. Each PICU has its own interrupt vector in the interrupt controller and the pin status register providing easy determination of the interrupt source down to the pin level.

Port pin interrupts remain active in all sleep modes allowing the PSoC device to wake from an externally generated interrupt.

While level sensitive interrupts are not directly supported; Universal Digital Blocks (UDB) provide this functionality to the system when needed.

#### 6.4.6 Input Buffer Mode

GPIO and SIO input buffers can be configured at the port level for the default CMOS input thresholds or the optional LVTTL input thresholds. All input buffers incorporate Schmitt triggers for input hysteresis. Additionally, individual pin input buffers can be disabled in any drive mode.

### 6.4.7 I/O Power Supplies

Up to four I/O pin power supplies are provided depending on the device and package. Each I/O supply must be less than or equal to the voltage on the chip's analog (VDDA) pin. This feature allows users to provide different I/O voltage levels for different pins on the device. Refer to the specific device package pinout to determine VDDIO capability for a given port and pin.

The SIO port pins support an additional regulated high output capability, as described in Adjustable Output Level.

#### 6.4.8 Analog Connections

These connections apply only to GPIO pins. All GPIO pins may be used as analog inputs or outputs. The analog voltage present on the pin must not exceed the VDDIO supply voltage to which the GPIO belongs. Each GPIO may connect to one of the analog global busses or to one of the analog mux buses to connect any pin to any internal analog resource such as ADC or comparators. In addition, select pins provide direct connections to specific analog features such as the high current DACs or uncommitted opamps.

### 6.4.9 CapSense

This section applies only to GPIO pins. All GPIO pins may be used to create CapSense buttons and sliders<sup>[15]</sup>. See the "CapSense" section on page 64 for more information.

### 6.4.10 LCD Segment Drive

This section applies only to GPIO pins. All GPIO pins may be used to generate Segment and Common drive signals for direct glass drive of LCD glass. See the "LCD Direct Drive" section on page 63 for details.

#### 6.4.11 Adjustable Output Level

This section applies only to SIO pins. SIO port pins support the ability to provide a regulated high output level for interface to external signals that are lower in voltage than the SIO's respective VDDIO. SIO pins are individually configurable to output either the standard VDDIO level or the regulated output, which is based on an internally generated reference. Typically a voltage DAC (VDAC) is used to generate the reference (see Figure 6-13). The "DAC" section on page 64 has more details on VDAC use and reference routing to the SIO pins. Resistive pull-up and pull-down drive modes are not available with SIO in regulated output mode.

#### 6.4.12 Adjustable Input Level

This section applies only to SIO pins. SIO pins by default support the standard CMOS and LVTTL input levels but also support a differential mode with programmable levels. SIO pins are grouped into pairs. Each pair shares a reference generator block which, is used to set the digital input buffer reference level for interface to external signals that differ in voltage from VDDIO. The reference sets the pins voltage threshold for a high logic level (see Figure 6-13). Available input thresholds are:

- 0.5 × VDDIO
- 0.4 × VDDIO
- 0.5 × VREF
- VREF

Typically a voltage DAC (VDAC) generates the V<sub>REF</sub> reference. "DAC" section on page 64 has more details on VDAC use and reference routing to the SIO pins.



The bits of the control register, which may be written to by the system bus, are used to drive into the routing matrix, and thus provide firmware with the opportunity to control the state of UDB processing. The status register is read-only and it allows internal UDB state to be read out onto the system bus directly from internal routing. This allows firmware to monitor the state of UDB processing. Each bit of these registers has programmable connections to the routing matrix and routing connections are made depending on the requirements of the application.

### 7.2.3.1 Usage Examples

As an example of control input, a bit in the control register can be allocated as a function enable bit. There are multiple ways to enable a function. In one method the control bit output would be routed to the clock control block in one or more UDBs and serve as a clock enable for the selected UDB blocks. A status example is a case where a PLD or datapath block generated a condition, such as a "compare true" condition that is captured and latched by the status register and then read (and cleared) by CPU firmware.

### 7.2.3.2 Clock Generation

Each subcomponent block of a UDB including the two PLDs, the datapath, and Status and Control, has a clock selection and control block. This promotes a fine granularity with respect to allocating clocking resources to UDB component blocks and allows unused UDB resources to be used by other functions for maximum system efficiency.

## 7.3 UDB Array Description

Figure 7-7 shows an example of a 16 UDB array. In addition to the array core, there are a DSI routing interfaces at the top and bottom of the array. Other interfaces that are not explicitly shown include the system interfaces for bus and clock distribution. The UDB array includes multiple horizontal and vertical routing channels each comprised of 96 wires. The wire connections to UDBs, at horizontal/vertical intersection and at the DSI interface are highly permutable providing efficient automatic routing in PSoC Creator. Additionally the routing allows wire by wire segmentation along the vertical and horizontal routing to further increase routing flexibility and capability.



#### Figure 7-7. Digital System Interface Structure

System Connections

### 7.3.1 UDB Array Programmable Resources

Figure 7-8 shows an example of how functions are mapped into a bank of 16 UDBs. The primary programmable resources of the UDB are two PLDs, one datapath and one status/control register. These resources are allocated independently, because they have independently selectable clocks, and therefore unused blocks are allocated to other unrelated functions.

An example of this is the 8-bit Timer in the upper left corner of the array. This function only requires one datapath in the UDB, and therefore the PLD resources may be allocated to another function. A function such as a Quadrature Decoder may require more PLD logic than one UDB can supply and in this case can utilize the unused PLD blocks in the 8-bit Timer UDB. Programmable resources in the UDB array are generally homogeneous so functions can be mapped to arbitrary boundaries in the array.



## 7.7 Timers, Counters, and PWMs

The Timer/Counter/PWM peripheral is a 16-bit dedicated peripheral providing three of the most common embedded peripheral features. As almost all embedded systems use some combination of timers, counters, and PWMs. Four of them have been included on this PSoC device family. Additional and more advanced functionality timers, counters, and PWMs can also be instantiated in Universal Digital Blocks (UDBs) as required. PSoC Creator allows you to choose the timer, counter, and PWM features that they require. The tool set utilizes the most optimal resources available.

The Timer/Counter/PWM peripheral can select from multiple clock sources, with input and output signals connected through the DSI routing. DSI routing allows input and output connections to any device pin and any internal digital signal accessible through the DSI. Each of the four instances has a compare output, terminal count output (optional complementary compare output), and programmable interrupt request line. The Timer/Counter/PWMs are configurable as free running, one shot, or Enable input controlled. The peripheral has timer reset and capture inputs, and a kill input for control of the comparator outputs. The peripheral supports full 16-bit capture.

Timer/Counter/PWM features include:

- 16-bit Timer/Counter/PWM (down count only)
- Selectable clock source
- PWM comparator (configurable for LT, LTE, EQ, GTE, GT)
- Period reload on start, reset, and terminal count
- Interrupt on terminal count, compare true, or capture
- Dynamic counter reads
- Timer capture mode
- Count while enable signal is asserted mode
- Free run mode
- One Shot mode (stop at end of period)
- Complementary PWM outputs with deadband
- PWM output kill

### Figure 7-17. Timer/Counter/PWM







Figure 8-2. CY8C34 Analog Interconnect

To preserve detail of this figure, this figure is best viewed with a PDF display program or printed on a 11" × 17" paper.



## 9.3 Debug Features

Using the JTAG or SWD interface, the CY8C34 supports the following debug features:

- Halt and single-step the CPU
- View and change CPU and peripheral registers, and RAM addresses
- Eight program address breakpoints
- One memory access breakpoint—break on reading or writing any memory address and data value
- Break on a sequence of breakpoints (non recursive)
- Debugging at the full speed of the CPU
- Compatible with PSoC Creator and MiniProg3 programmer and debugger
- Standard JTAG programming and debugging interfaces make CY8C34 compatible with other popular third-party tools (for example, ARM / Keil)

## 9.4 Trace Features

The CY8C34 supports the following trace features when using JTAG or SWD:

- Trace the 8051 program counter (PC), accumulator register (ACC), and one SFR / 8051 core RAM register
- Trace depth up to 1000 instructions if all registers are traced, or 2000 instructions if only the PC is traced (on devices that include trace memory)
- Program address trigger to start tracing
- Trace windowing, that is, only trace when the PC is within a given range
- Two modes for handling trace buffer full: continuous (overwriting the oldest trace data) or break when trace buffer is full

## 9.5 Single Wire Viewer Interface

The SWV interface is closely associated with SWD but can also be used independently. SWV data is output on the JTAG interface's TDO pin. If using SWV, you must configure the device for SWD, not JTAG. SWV is not supported with the JTAG interface.

SWV is ideal for application debug where it is helpful for the firmware to output data similar to 'printf' debugging on PCs. The SWV is ideal for data monitoring, because it requires only a single pin and can output data in standard UART format or Manchester encoded format. For example, it can be used to tune a PID control loop in which the output and graphing of the three error terms greatly simplifies coefficient tuning.

The following features are supported in SWV:

- 32 virtual channels, each 32 bits long
- Simple, efficient packing and serializing protocol
- Supports standard UART format (N81)

## 9.6 Programming Features

The JTAG and SWD interfaces provide full programming support. The entire device can be erased, programmed, and

verified. You can increase flash protection levels to protect firmware IP. Flash protection can only be reset after a full device erase. Individual flash blocks can be erased, programmed, and verified, if block security settings permit.

## 9.7 Device Security

PSoC 3 offers an advanced security feature called device security, which permanently disables all test, programming, and debug ports, protecting your application from external access. The device security is activated by programming a 32-bit key (0x50536F43) to a Write Once Latch (WOL).

The WOL is a type of nonvolatile latch (NVL). The cell itself is an NVL with additional logic wrapped around it. Each WOL device contains four bytes (32 bits) of data. The wrapper outputs a '1' if a super-majority (28 of 32) of its bits match a pre-determined pattern (0×50536F43); it outputs a '0' if this majority is not reached. When the output is 1, the Write Once NV latch locks the part out of Debug and Test modes; it also permanently gates off the ability to erase or alter the contents of the latch. Matching all bits is intentionally not required, so that single (or few) bit failures do not deassert the WOL output. The state of the NVL bits after wafer processing is truly random with no tendency toward 1 or 0.

The WOL only locks the part after the correct 32-bit key (0×50536F43) is loaded into the NVL's volatile memory, programmed into the NVL's nonvolatile cells, and the part is reset. The output of the WOL is only sampled on reset and used to disable the access. This precaution prevents anyone from reading, erasing, or altering the contents of the internal memory.

The user can write the key into the WOL to lock out external access only if no flash protection is set (see "Flash Security" on page 22). However, after setting the values in the WOL, a user still has access to the part until it is reset. Therefore, a user can write the key into the WOL, program the flash protection data, and then reset the part to lock it.

If the device is protected with a WOL setting, Cypress cannot perform failure analysis and, therefore, cannot accept RMAs from customers. The WOL can be read out via SWD port to electrically identify protected parts. The user can write the key in WOL to lock out external access only if no flash protection is set. For more information on how to take full advantage of the security features in PSoC see the PSoC 3 TRM.

## Disclaimer

Note the following details of the flash code protection features on Cypress devices.

Cypress products meet the specifications contained in their particular Cypress data sheets. Cypress believes that its family of products is one of the most secure families of its kind on the market today, regardless of how they are used. There may be methods, unknown to Cypress, that can breach the code protection features. Any of these methods, to our knowledge, would be dishonest and possibly illegal. Neither Cypress nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Cypress is willing to work with the customer who is concerned about the integrity of their code. Code protection is constantly evolving. We at Cypress are committed to continuously improving the code protection features of our products.



## **11.2 Device Level Specifications**

Specifications are valid for -40  $^{\circ}C \le T_A \le 85 ^{\circ}C$  and  $T_J \le 100 ^{\circ}C$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

11.2.1 Device Level Specifications

## Table 11-2. DC Specifications

| Parameter                           | Description                                                  | Conditions                                                                       |                                 | Min  | <b>Typ</b> <sup>[25]</sup> | Max                                    | Units |
|-------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|------|----------------------------|----------------------------------------|-------|
| V <sub>DDA</sub>                    | Analog supply voltage and input to analog core regulator     | Analog core regulator enabled                                                    |                                 | 1.8  | -                          | 5.5                                    | V     |
| V <sub>DDA</sub>                    | Analog supply voltage, analog regulator bypassed             | Analog core regulat                                                              | or disabled                     | 1.71 | 1.8                        | 1.89                                   | V     |
| Vaaa                                | Digital supply voltage relative to Vaca                      | Digital core regulato                                                            | or enabled                      | 1.8  | _                          | V <sub>DDA</sub> <sup>[21]</sup>       | V     |
| •000                                |                                                              | Digital core regulate                                                            |                                 | -    | -                          | V <sub>DDA</sub> + 0.1 <sup>[27]</sup> | v     |
| V <sub>DDD</sub>                    | Digital supply voltage, digital regulator bypassed           | Digital core regulate                                                            | or disabled                     | 1.71 | 1.8                        | 1.89                                   | V     |
| Vpp10 <sup>[22]</sup>               | I/O supply voltage relative to Vacua                         |                                                                                  |                                 | 1.71 | -                          | V <sub>DDA</sub> <sup>[21]</sup>       | V     |
|                                     |                                                              |                                                                                  |                                 | -    | -                          | V <sub>DDA</sub> + 0.1 <sup>[27]</sup> |       |
| V <sub>CCA</sub>                    | Direct analog core voltage input (Analog regulator bypass)   | Analog core regulat                                                              | or disabled                     | 1.71 | 1.8                        | 1.89                                   | V     |
| V <sub>CCD</sub>                    | Direct digital core voltage input (Digital regulator bypass) | Digital core regulato                                                            | Digital core regulator disabled |      | 1.8                        | 1.89                                   | V     |
|                                     | Active Mode                                                  |                                                                                  |                                 |      |                            |                                        |       |
|                                     | Only IMO and CPU clock enabled. CPU                          | V <sub>DDX</sub> = 2.7 V –                                                       | T = -40 °C                      | -    | 1.2                        | 2.9                                    |       |
|                                     | executing simple loop from instruction buffer.               | 5.5 V;                                                                           | T = 25 °C                       | _    | 1.2                        | 3.1                                    | -     |
|                                     |                                                              |                                                                                  | T = 85 °C                       | -    | 4.9                        | 7.7                                    |       |
|                                     |                                                              | V <sub>DDX</sub> = 2.7 V –<br>5.5 V;<br>F <sub>CPU</sub> = 3 MHz <sup>[26]</sup> | T = -40 °C                      | -    | 1.3                        | 2.9                                    |       |
|                                     |                                                              |                                                                                  | T = 25 °C                       | -    | 1.6                        | 3.2                                    |       |
|                                     |                                                              |                                                                                  | T = 85 °C                       | -    | 4.8                        | 7.5                                    |       |
|                                     |                                                              | $V_{DDX} = 2.7 V - 5.5 V$                                                        | T = -40 °C                      | -    | 2.1                        | 3.7                                    |       |
| 100 o 41                            |                                                              | $F_{CPU} = 6 \text{ MHz}$                                                        | T = 25 °C                       | -    | 2.3                        | 3.9                                    |       |
| I <sub>DD</sub> <sup>[23, 24]</sup> |                                                              |                                                                                  | T = 85 °C                       | -    | 5.6                        | 8.5                                    | mA    |
|                                     | IMO enabled, bus clock and CPU clock                         | $V_{DDX} = 2.7 V - $                                                             | T = -40 °C                      | -    | 3.5                        | 5.2                                    |       |
|                                     | enabled. CPU executing program from                          | 5.5 V;<br>$F_{CDU} = 12 \text{ MHz}^{[26]}$                                      | T = 25 °C                       | -    | 3.8                        | 5.5                                    |       |
|                                     | nasn.                                                        |                                                                                  | T = 85 °C                       | -    | 7.1                        | 9.8                                    | -     |
|                                     |                                                              | V <sub>DDX</sub> = 2.7 V –                                                       | T = -40 °C                      | -    | 6.3                        | 8.1                                    |       |
|                                     |                                                              | 5.5 V;<br>Eopu = 24 MHz <sup>[26]</sup>                                          | T = 25 °C                       | -    | 6.6                        | 8.3                                    |       |
|                                     |                                                              |                                                                                  | T = 85 °C                       | -    | 10                         | 13                                     |       |
|                                     |                                                              | V <sub>DDX</sub> = 2.7 V –                                                       | T = -40 °C                      | _    | 11.5                       | 13.5                                   |       |
|                                     |                                                              | 5.5 V;<br>Foru = 48 MHz <sup>[26]</sup>                                          | T = 25 °C                       | -    | 12                         | 14                                     |       |
|                                     |                                                              | T =                                                                              | T = 85 °C                       | -    | 15.5                       | 18.5                                   |       |

Notes

 21. The power supplies can be brought up in any sequence however once stable V<sub>DDA</sub> must be greater than or equal to all other supplies.
 22. The V<sub>DDIO</sub> supply voltage must be greater than the maximum voltage on the associated GPIO pins. Maximum voltage on GPIO pin ≤ V<sub>DDIO</sub> ≤ V<sub>DDA</sub>.
 23. Total current for all power domains: digital (I<sub>DDD</sub>), analog (I<sub>DDA</sub>), and I/Os (I<sub>DDIO0,1,2,3</sub>). Boost not included. All I/Os floating.
 24. The current consumption of additional peripherals that are implemented only in programmed logic blocks can be found in their respective datasheets, available in PSoC Creator, the integrated design environment. To estimate total current, find the CPU current at the frequency of interest and add peripheral currents for your next integrated design environment. particular system from the device datasheet and component datasheets. 25.  $V_{DDX} = 3.3 V$ .

26. Based on device characterization (Not Production tested).

27. Guaranteed by design, not production tested.



Figure 11-17. SIO Output High Voltage and Current, Unregulated Mode



Figure 11-19. SIO Output High Voltage and Current, Regulated Mode



Table 11-12. SIO AC Specifications

| Parameter | Description                                            | Conditions                        | Min | Тур | Max | Units |
|-----------|--------------------------------------------------------|-----------------------------------|-----|-----|-----|-------|
| TriseF    | Rise time in Fast Strong Mode (90/10%) <sup>[44]</sup> | Cload = 25 pF, $V_{DDIO}$ = 3.3 V | _   | -   | 12  | ns    |
| TfallF    | Fall time in Fast Strong Mode (90/10%) <sup>[44]</sup> | Cload = 25 pF, $V_{DDIO}$ = 3.3 V | _   | -   | 12  | ns    |
| TriseS    | Rise time in Slow Strong Mode (90/10%) <sup>[44]</sup> | Cload = 25 pF, $V_{DDIO}$ = 3.0 V | _   | -   | 75  | ns    |
| TfallS    | Fall time in Slow Strong Mode (90/10%) <sup>[44]</sup> | Cload = 25 pF, $V_{DDIO}$ = 3.0 V | -   | -   | 60  | ns    |





## Table 11-13. SIO Comparator Specifications<sup>[45]</sup>

| Parameter | Description                    | Conditions                | Min | Тур | Max | Units |
|-----------|--------------------------------|---------------------------|-----|-----|-----|-------|
| Vos       | Offset voltage                 | V <sub>DDIO</sub> = 2 V   | _   | _   | 68  | mV    |
|           |                                | V <sub>DDIO</sub> = 2.7 V | -   | -   | 72  |       |
|           |                                | V <sub>DDIO</sub> = 5.5 V | -   | _   | 82  |       |
| TCVos     | Offset voltage drift with temp |                           | -   | -   | 250 | µV/°C |
| CMRR      | Common mode rejection ratio    | V <sub>DDIO</sub> = 2 V   | 30  | _   | _   | dB    |
|           |                                | V <sub>DDIO</sub> = 2.7 V | 35  | _   | -   |       |
|           |                                | V <sub>DDIO</sub> = 5.5 V | 40  | _   | -   |       |
| Tresp     | Response time                  |                           | _   | _   | 30  | ns    |

## 11.4.3 USBIO

For operation in GPIO mode, the standard range for V<sub>DDD</sub> applies, see Device Level Specifications on page 71.

## Table 11-14. USBIO DC Specifications

| Parameter                       | Description                            | Conditions                                            | Min            | Тур | Max            | Units |
|---------------------------------|----------------------------------------|-------------------------------------------------------|----------------|-----|----------------|-------|
| Rusbi                           | USB D+ pull-up resistance              | With idle bus                                         | 0.900          | _   | 1.575          | kΩ    |
| Rusba                           | USB D+ pull-up resistance              | While receiving traffic                               | 1.425          | _   | 3.090          | kΩ    |
| Vohusb                          | Static output high                     | 15 k $\Omega$ ±5% to V_{SS}, internal pull-up enabled | 2.8            | -   | 3.6            | V     |
| Volusb                          | Static output low                      | 15 k $\Omega$ ±5% to V_SS, internal pull-up enabled   | -              | -   | 0.3            | V     |
| Vihgpio                         | Input voltage high, GPIO mode          | $V_{DDD} \ge 3 V$                                     | 2              | _   | -              | V     |
| Vilgpio                         | Input voltage low, GPIO mode           | $V_{DDD} \ge 3 V$                                     | -              | -   | 0.8            | V     |
| Vohgpio                         | Output voltage high, GPIO mode         | $I_{OH}$ = 4 mA, $V_{DDD} \ge 3 V$                    | 2.4            | _   | -              | V     |
| Volgpio                         | Output voltage low, GPIO mode          | $I_{OL}$ = 4 mA, $V_{DDD} \ge 3 V$                    | _              | _   | 0.3            | V     |
| Vdi                             | Differential input sensitivity         | (D+) – (D–)                                           | -              | _   | 0.2            | V     |
| Vcm                             | Differential input common mode range   |                                                       | 0.8            | -   | 2.5            | V     |
| Vse                             | Single ended receiver threshold        |                                                       | 0.8            | _   | 2              | V     |
| Rps2                            | PS/2 pull-up resistance                | In PS/2 mode, with PS/2 pull-up enabled               | 3              | -   | 7              | kΩ    |
| Rext                            | External USB series resistor           | In series with each USB pin                           | 21.78<br>(–1%) | 22  | 22.22<br>(+1%) | Ω     |
| Zo                              | USB driver output impedance            | Including Rext                                        | 28             | _   | 44             | Ω     |
| C <sub>IN</sub>                 | USB transceiver input capacitance      |                                                       | -              | -   | 20             | pF    |
| I <sub>IL</sub> <sup>[45]</sup> | Input leakage current (absolute value) | 25 °C, V <sub>DDD</sub> = 3.0 V                       | _              | _   | 2              | nA    |



## 11.5 Analog Peripherals

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## 11.5.1 Opamp

## Table 11-19. Opamp DC Specifications

| Parameter         | Description                                 | Conditions                                                                                                                                                                   | Min                     | Тур  | Max                     | Units |
|-------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------------------------|-------|
| V <sub>IOFF</sub> | Input offset voltage                        |                                                                                                                                                                              | -                       | -    | 2                       | mV    |
| Vos               | Input offset voltage                        |                                                                                                                                                                              | -                       | _    | 2.5                     | mV    |
|                   |                                             | Operating temperature –40 °C to 70 °C                                                                                                                                        | -                       | -    | 2                       | mV    |
| TCVos             | Input offset voltage drift with temperature | Power mode = high                                                                                                                                                            | -                       | -    | ±30                     | µV/°C |
| Ge1               | Gain error, unity gain buffer mode          | Rload = 1 k $\Omega$                                                                                                                                                         | -                       | —    | ±0.1                    | %     |
| Cin               | Input capacitance                           | Routing from pin                                                                                                                                                             | -                       | —    | 18                      | pF    |
| Vo                | Output voltage range                        | 1 mA, source or sink, power mode = high                                                                                                                                      | V <sub>SSA</sub> + 0.05 | _    | V <sub>DDA</sub> – 0.05 | V     |
| lout              | Output current capability, source or sink   | $V_{SSA}$ + 500 mV $\leq$ Vout $\leq$ V <sub>DDA</sub><br>-500 mV, V <sub>DDA</sub> > 2.7 V                                                                                  | 25                      | -    | -                       | mA    |
|                   |                                             | $\label{eq:ssa} \begin{array}{l} V_{SSA} + 500 \text{ mV} \leq \text{Vout} \leq V_{DDA} \\ -500 \text{ mV}, \ 1.7 \text{ V} = \text{V}_{DDA} \leq 2.7 \text{ V} \end{array}$ | 16                      | -    | -                       | mA    |
| ldd               | Quiescent current                           | Power mode = min                                                                                                                                                             | -                       | 250  | 400                     | uA    |
|                   |                                             | Power mode = low                                                                                                                                                             | -                       | 250  | 400                     | uA    |
|                   |                                             | Power mode = med                                                                                                                                                             | -                       | 330  | 950                     | uA    |
|                   |                                             | Power mode = high                                                                                                                                                            | -                       | 1000 | 2500                    | uA    |
| CMRR              | Common mode rejection ratio                 |                                                                                                                                                                              | 80                      | -    | -                       | dB    |
| PSRR              | Power supply rejection ratio                | $V_{DDA} \ge 2.7 V$                                                                                                                                                          | 85                      | -    | -                       | dB    |
|                   |                                             | V <sub>DDA</sub> < 2.7 V                                                                                                                                                     | 70                      | -    | -                       | dB    |
| I <sub>IB</sub>   | Input bias current <sup>[47]</sup>          | 25 °C                                                                                                                                                                        | _                       | 10   | _                       | pА    |

Figure 11-25. Opamp Voffset Histogram, 3388 samples/847 parts, 25 °C,  $V_{DDA}$  = 5 V



Figure 11-26. Opamp Voffset vs Temperature, V<sub>DDA</sub> = 5V



#### Note

47. Based on device characterization (Not production tested).



## **11.6 Digital Peripherals**

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## 11.6.1 Timer

The following specifications apply to the Timer/Counter/PWM peripheral in timer mode. Timers can also be implemented in UDBs; for more information, see the Timer component data sheet in PSoC Creator.

#### Table 11-41. Timer DC Specifications

| Parameter | Description               | Conditions                                    | Min | Тур | Max | Units |
|-----------|---------------------------|-----------------------------------------------|-----|-----|-----|-------|
|           | Block current consumption | 16-bit timer, at listed input clock frequency | -   | _   | -   | μA    |
|           | 3 MHz                     |                                               | -   | 15  | -   | μA    |
|           | 12 MHz                    |                                               | -   | 60  | -   | μA    |
|           | 50 MHz                    |                                               | -   | 260 | -   | μA    |

## Table 11-42. Timer AC Specifications

| Parameter | Description                    | Conditions | Min | Тур | Max   | Units |
|-----------|--------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency            |            | DC  | -   | 50.01 | MHz   |
|           | Capture pulse width (Internal) |            | 21  | -   | -     | ns    |
|           | Capture pulse width (external) |            | 42  | -   | -     | ns    |
|           | Timer resolution               |            | 21  | -   | -     | ns    |
|           | Enable pulse width             |            | 21  | -   | -     | ns    |
|           | Enable pulse width (external)  |            | 42  | -   | -     | ns    |
|           | Reset pulse width              |            | 21  | -   | -     | ns    |
|           | Reset pulse width (external)   |            | 42  | -   | -     | ns    |

### 11.6.2 Counter

The following specifications apply to the Timer/Counter/PWM peripheral, in counter mode. Counters can also be implemented in UDBs; for more information, see the Counter component data sheet in PSoC Creator.

## Table 11-43. Counter DC Specifications

| Parameter | Description               | Conditions                                      | Min | Тур | Max | Units |
|-----------|---------------------------|-------------------------------------------------|-----|-----|-----|-------|
|           | Block current consumption | 16–bit counter, at listed input clock frequency | -   | -   | _   | μA    |
|           | 3 MHz                     |                                                 | -   | 15  | -   | μA    |
|           | 12 MHz                    |                                                 | -   | 60  | -   | μA    |
|           | 50 MHz                    |                                                 | -   | 260 | -   | μA    |

#### Table 11-44. Counter AC Specifications

| Parameter | Description                   | Conditions | Min | Тур | Max   | Units |
|-----------|-------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency           |            | DC  | -   | 50.01 | MHz   |
|           | Capture pulse                 |            | 21  | -   | -     | ns    |
|           | Resolution                    |            | 21  | -   | -     | ns    |
|           | Pulse width                   |            | 21  | -   | -     | ns    |
|           | Pulse width (external)        |            | 42  |     |       | ns    |
|           | Enable pulse width            |            | 21  | -   | -     | ns    |
|           | Enable pulse width (external) |            | 42  | -   | -     | ns    |
|           | Reset pulse width             |            | 21  | -   | -     | ns    |
|           | Reset pulse width (external)  |            | 42  | -   | _     | ns    |



## 11.7.2 EEPROM

## Table 11-55. EEPROM DC Specifications

| Parameter | Description               | Conditions | Min  | Тур | Max | Units |
|-----------|---------------------------|------------|------|-----|-----|-------|
|           | Erase and program voltage |            | 1.71 | -   | 5.5 | V     |

## Table 11-56. EEPROM AC Specifications

| Parameter          | Description                                                                 | Conditions                                                        | Min | Тур | Max | Units |
|--------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>WRITE</sub> | Single row erase/write cycle time                                           |                                                                   | -   | 10  | 20  | ms    |
|                    | EEPROM data retention time, retention period measured from last erase cycle | Average ambient temp, $T_A \le 25$ °C, 1M erase/program cycles    | 20  | -   | -   | years |
|                    |                                                                             | Average ambient temp, $T_A \le 55$ °C, 100 K erase/program cycles | 20  | -   | _   |       |
|                    |                                                                             | Average ambient temp. $T_A \le 85$ °C, 10 K erase/program cycles  | 10  | -   | -   |       |

## 11.7.3 Nonvolatile Latches (NVL))

## Table 11-57. NVL DC Specifications

| Parameter | Description               | Conditions           | Min  | Тур | Max | Units |
|-----------|---------------------------|----------------------|------|-----|-----|-------|
|           | Erase and program voltage | V <sub>DDD</sub> pin | 1.71 | -   | 5.5 | V     |

### Table 11-58. NVL AC Specifications

| Parameter | Description             | Conditions                                   | Min | Тур | Max | Units                       |
|-----------|-------------------------|----------------------------------------------|-----|-----|-----|-----------------------------|
|           | NVL endurance           | Programmed at 25 °C                          | 1K  | Ι   | Ι   | program/<br>erase<br>cycles |
|           |                         | Programmed at 0 °C to 70 °C                  | 100 | -   | -   | program/<br>erase<br>cycles |
|           | NVL data retention time | Average ambient temp. T <sub>A</sub> ≤ 55 °C | 20  | -   | _   | years                       |
|           |                         | Average ambient temp. $T_A \le 85 \degree C$ | 10  | _   | _   | years                       |

### 11.7.4 SRAM

## Table 11-59. SRAM DC Specifications

| Parameter         | Description            | Conditions | Min | Тур | Max | Units |
|-------------------|------------------------|------------|-----|-----|-----|-------|
| V <sub>SRAM</sub> | SRAM retention voltage |            | 1.2 | -   | _   | V     |

## Table 11-60. SRAM AC Specifications

| Parameter         | Description              | Conditions | Min | Тур | Max   | Units |
|-------------------|--------------------------|------------|-----|-----|-------|-------|
| F <sub>SRAM</sub> | SRAM operating frequency |            | DC  | 1   | 50.01 | MHz   |



# 13. Packaging

## Table 13-1. Package Characteristics

| Parameter       | Description                          | Conditions | Min | Тур   | Max | Units   |
|-----------------|--------------------------------------|------------|-----|-------|-----|---------|
| T <sub>A</sub>  | Operating ambient temperature        |            | -40 | 25.00 | 85  | °C      |
| TJ              | Operating junction temperature       |            | -40 | -     | 100 | °C      |
| T <sub>JA</sub> | Package $\theta_{JA}$ (48-pin SSOP)  |            | -   | 49    | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (48-pin QFN)   |            | -   | 14    | _   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (68-pin QFN)   |            | -   | 15    | -   | °C/Watt |
| T <sub>JA</sub> | Package $\theta_{JA}$ (100-pin TQFP) |            | -   | 34    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (48-pin SSOP)  |            | -   | 24    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (48-pin QFN)   |            | -   | 15    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (68-pin QFN)   |            | -   | 13    | -   | °C/Watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (100-pin TQFP) |            | -   | 10    | _   | °C/Watt |

## Table 13-2. Solder Reflow Peak Temperature

| Package      | Maximum Peak<br>Temperature | Maximum Time at Peak<br>Temperature |
|--------------|-----------------------------|-------------------------------------|
| 48-pin SSOP  | 260 °C                      | 30 seconds                          |
| 48-pin QFN   | 260 °C                      | 30 seconds                          |
| 68-pin QFN   | 260 °C                      | 30 seconds                          |
| 100-pin TQFP | 260 °C                      | 30 seconds                          |

Table 13-3. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package      | MSL   |
|--------------|-------|
| 48-pin SSOP  | MSL 3 |
| 48-pin QFN   | MSL 3 |
| 68-pin QFN   | MSL 3 |
| 100-pin TQFP | MSL 3 |



## Table 14-1. Acronyms Used in this Document (continued)

| Acronym           | Description                                                  |
|-------------------|--------------------------------------------------------------|
| PHUB              | peripheral hub                                               |
| PHY               | physical layer                                               |
| PICU              | port interrupt control unit                                  |
| PLA               | programmable logic array                                     |
| PLD               | programmable logic device, see also PAL                      |
| PLL               | phase-locked loop                                            |
| PMDD              | package material declaration data sheet                      |
| POR               | power-on reset                                               |
| PRES              | precise low-voltage reset                                    |
| PRS               | pseudo random sequence                                       |
| PS                | port read data register                                      |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                 |
| PSRR              | power supply rejection ratio                                 |
| PWM               | pulse-width modulator                                        |
| RAM               | random-access memory                                         |
| RISC              | reduced-instruction-set computing                            |
| RMS               | root-mean-square                                             |
| RTC               | real-time clock                                              |
| RTL               | register transfer language                                   |
| RTR               | remote transmission request                                  |
| RX                | receive                                                      |
| SAR               | successive approximation register                            |
| SC/CT             | switched capacitor/continuous time                           |
| SCL               | I <sup>2</sup> C serial clock                                |
| SDA               | I <sup>2</sup> C serial data                                 |
| S/H               | sample and hold                                              |
| SINAD             | signal to noise and distortion ratio                         |
| SIO               | special input/output, GPIO with advanced features. See GPIO. |
| SOC               | start of conversion                                          |

## Table 14-1. Acronyms Used in this Document (continued)

| Acronym | Description                                                            |  |  |  |
|---------|------------------------------------------------------------------------|--|--|--|
| SOF     | start of frame                                                         |  |  |  |
| SPI     | Serial Peripheral Interface, a communications protocol                 |  |  |  |
| SR      | slew rate                                                              |  |  |  |
| SRAM    | static random access memory                                            |  |  |  |
| SRES    | software reset                                                         |  |  |  |
| SWD     | serial wire debug, a test protocol                                     |  |  |  |
| SWV     | single-wire viewer                                                     |  |  |  |
| TD      | transaction descriptor, see also DMA                                   |  |  |  |
| THD     | total harmonic distortion                                              |  |  |  |
| TIA     | transimpedance amplifier                                               |  |  |  |
| TRM     | technical reference manual                                             |  |  |  |
| TTL     | transistor-transistor logic                                            |  |  |  |
| TX      | transmit                                                               |  |  |  |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |  |  |  |
| UDB     | universal digital block                                                |  |  |  |
| USB     | Universal Serial Bus                                                   |  |  |  |
| USBIO   | USB input/output, PSoC pins used to connect to a USB port              |  |  |  |
| VDAC    | voltage DAC, see also DAC, IDAC                                        |  |  |  |
| WDT     | watchdog timer                                                         |  |  |  |
| WOL     | write once latch, see also NVL                                         |  |  |  |
| WRES    | watchdog timer reset                                                   |  |  |  |
| XRES    | external reset I/O pin                                                 |  |  |  |
| XTAL    | crystal                                                                |  |  |  |

## **15. Reference Documents**

PSoC® 3, PSoC® 5 Architecture TRM PSoC® 3 Registers TRM



| Description Title: PSoC <sup>®</sup> 3: CY8C34 Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> ) (continued) Document Number: 001-53304 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision                                                                                                                                                | ECN     | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| *N                                                                                                                                                      | 3645908 | 06/14/2012         | MKEA               | Added paragraph clarifying that to achieve low hibernate current, you must limit<br>the frequency of IO input signals.<br>Revised description of IPOR and clarified PRES term.<br>Changed footnote to state that all GPIO input voltages - not just analog voltages<br>- must be less than Vddio.<br>Updated 100-TOFP package drawing<br>Clarified description of opamp lout spec<br>Changed "compliant with 12C" to "compatible with 12C"<br>Updated 48-QFN package drawing<br>Changed reset status register description text to clarify that not all reset sources<br>are in the register<br>Updated example PCB layout figure<br>Removed text stating that FTW is a wakeup source<br>Changed supply ramp rate spec from 1 V/ns to 0.066 V/µs<br>Added "based on char" footnote to voltage monitors response time spec<br>Changed analog global spec descriptions and values<br>Added spec for ESDhbm for when Vssa and Vssd are separate<br>Added a statement about support for JTAG programmers and file formats<br>Changed text and added figures describing Vddio source and sink<br>Added a statement about support for JTAG programmers and file formats.<br>Changed text and added figures describing Vddio source and sink<br>Added text describing flash cache, and updated related text<br>Changed text and added figures describing Vddio source and sink<br>Added text on adjustability of buzz frequency<br>Updated terminology for "master" and "system" clock<br>Deleted the text "debug operations are possible while the device is reset"<br>Deleted and updated text regarding SIO performance under certain power ramp<br>conditions<br>Removed from boost mention of 22 µH inductors. This included deleting some<br>graph figures.<br>Changed DAC high and low speed/power mode descriptions and conditions<br>Changed DAC high and low speed/power mode descriptions and conditions<br>Changed DAC high and low speed/power mode, for multiple voltage,<br>temperature and usage conditions<br>Added text describing SIO modes for overvoltage tolerance<br>Added text describing SIO modes for overvoltage tolerance<br>Added text describing SIO modes for overvoltage tolerance<br>Added chip Idd specs for active |  |
| *0                                                                                                                                                      | 3648803 | 06/18/2012         | WKA/<br>MKEA       | No changes. EROS update.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |