



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | 8051                                                                       |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 50MHz                                                                      |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                    |
| Peripherals                | CapSense, DMA, POR, PWM, WDT                                               |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 64KB (64K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 2K x 8                                                                     |
| RAM Size                   | 8K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                               |
| Data Converters            | A/D 16x12b; D/A 2x8b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 48-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 48-QFN (7x7)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c3446lti-073 |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **More Information**

Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article KBA86521, How to Design with PSoC 3, PSoC 4, and PSoC 5LP. Following is an abbreviated list for PSoC 3:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP In addition, PSoC Creator includes a device selection tool.
- Application notes: Cypress offers a large number of PSoC application notes and code examples covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 3 are:
  - AN54181: Getting Started With PSoC 3
- AN61290: Hardware Design Considerations
- AN57821: Mixed Signal Circuit Board Layout
- AN58304: Pin Selection for Analog Designs
- AN81623: Digital Design Best Practices
- AN73854: Introduction To Bootloaders

using the PSoC Creator IDE C compiler

- Development Kits:
  - CY8CKIT-030 is designed for analog performance, for developing high-precision analog, low-power, and low-voltage applications.
  - CY8CKIT-001 provides a common development platform for any one of the PSoC 1, PSoC 3, PSoC 4, or PSoC 5LP families of devices.
  - The MiniProg3 device provides an interface for flash programming and debug.
- Technical Reference Manuals (TRM)
  - Architecture TRM
  - Registers TRM
  - Programming Specification

# PSoC Creator

PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, and PSoC 5LP based systems. Create designs using classic, familiar schematic capture supported by over 100 pre-verified, production-ready PSoC Components; see the list of component datasheets. With PSoC Creator, you can:

1. Drag and drop component icons to build your hardware system design in the main design workspace

2. Codesign your application firmware with the PSoC hardware,

- 3. Configure components using the configuration tools
- 4. Explore the library of 100+ components
- 5. Review component datasheets





Figure 6-5. Power Mode Transitions



## 6.2.1.1 Active Mode

Active mode is the primary operating mode of the device. When in active mode, the active configuration template bits control which available resources are enabled or disabled. When a resource is disabled, the digital clocks are gated, analog bias currents are disabled, and leakage currents are reduced as appropriate. User firmware can dynamically control subsystem power by setting and clearing bits in the active configuration template. The CPU can disable itself, in which case the CPU is automatically reenabled at the next wakeup event.

When a wakeup event occurs, the global mode is always returned to active, and the CPU is automatically enabled, regardless of its template settings. Active mode is the default global power mode upon boot.

## 6.2.1.2 Alternate Active Mode

Alternate Active mode is very similar to Active mode. In alternate active mode, fewer subsystems are enabled, to reduce power consumption. One possible configuration is to turn off the CPU and flash, and run peripherals at full speed.

#### 6.2.1.3 Sleep Mode

Sleep mode reduces power consumption when a resume time of 15  $\mu$ s is acceptable. The wake time is used to ensure that the regulator outputs are stable enough to directly enter active mode.

## 6.2.1.4 Hibernate Mode

In hibernate mode nearly all of the internal functions are disabled. Internal voltages are reduced to the minimal level to keep vital systems alive. Configuration state is preserved in hibernate mode and SRAM memory is retained. GPIOs configured as digital outputs maintain their previous values and external GPIO pin interrupt settings are preserved. The device can only return from hibernate mode in response to an external I/O interrupt. The resume time from hibernate mode is less than 100 µs.

To achieve an extremely low current, the hibernate regulator has limited capacity. This limits the frequency of any signal present on the input pins - no GPIO should toggle at a rate greater than 10 kHz while in hibernate mode. If pins must be toggled at a high rate while in a low power mode, use sleep mode instead.

## 6.2.1.5 Wakeup Events

Wakeup events are configurable and can come from an interrupt or device reset. A wakeup event restores the system to active mode. Firmware enabled interrupt sources include internally generated interrupts, power supervisor, central timewheel, and I/O interrupts. Internal interrupt sources can come from a variety of peripherals, such as analog comparators and UDBs. The central timewheel provides periodic interrupts to allow the system to wake up, poll peripherals, or perform real-time functions. Reset event sources include the external reset I/O pin (XRES), WDT, and Precision Reset (PRES).

#### 6.2.2 Boost Converter

Applications that use a supply voltage of less than 1.71 V, such as solar panels or single cell battery supplies, may use the on-chip boost converter to generate a minimum of 1.8 V supply voltage. The boost converter may also be used in any system that requires a higher operating voltage than the supply provides such as driving 5.0 V LCD glass in a 3.3 V system. With the addition of an inductor, Schottky diode, and capacitors, it produces a selectable output voltage sourcing enough current to operate the PSoC and other on-board components.

The boost converter accepts an input voltage  $V_{BAT}$  from 0.5 V to 3.6 V, and can start up with  $V_{BAT}$  as low as 0.5 V. The converter provides a user configurable output voltage of 1.8 to 5.0 V ( $V_{OUT}$ ) in 100 mV increments.  $V_{BAT}$  is typically less than  $V_{OUT}$ ; if  $V_{BAT}$  is greater than or equal to  $V_{OUT}$ , then  $V_{OUT}$  will be slightly less than  $V_{BAT}$  due to resistive losses in the boost converter. The block can deliver up to 50 mA ( $I_{BOOST}$ ) depending on configuration to both the PSoC device and external components. The sum of all current sinks in the design including the PSoC device, PSoC I/O pin loads, and external component loads must be less than the  $I_{BOOST}$  specified maximum current.

Four pins are associated with the boost converter: VBAT, VSSB, VBOOST, and IND. The boosted output voltage is sensed at the VBOOST pin and must be connected directly to the chip's supply inputs; VDDA, VDDD, and VDDIO if used to power the PSoC device.

The boost converter requires four components in addition to those required in a non-boost design, as shown in Figure 6-6 on page 33. A 22 µF capacitor (CBAT) is required close to the VBAT pin to provide local bulk storage of the battery voltage and provide regulator stability. A diode between the battery and VBAT pin should not be used for reverse polarity protection because the diodes forward voltage drop reduces the  $V_{BAT}$  voltage. Between the VBAT and IND pins, an inductor of 4.7 µH, 10 µH, or 22 µH is required. The inductor value can be optimized to increase the boost converter efficiency based on input voltage, output voltage, temperature, and current. Inductor size is determined by following the design guidance in this chapter and electrical specifications. The inductor must be placed within 1 cm of the VBAT and IND pins and have a minimum saturation current of 750 mA. Between the IND and VBOOST pins, place a Schottky diode within 1 cm of the pins. The Schottky diode shall have a forward current rating of at least 1.0 A and a reverse voltage of at least 20 V. Connect a 22-µF bulk capacitor (CBOOST) close to VBOOST to provide regulator output stability. It is important to sum the total capacitance connected to the VBOOST pin and ensure the maximum CBOOST specification is not exceeded. All capacitors must be rated for a minimum of 10 V to minimize capacitive losses due to voltage de-rating.





# Figure 6-9. GPIO Block Diagram





# Figure 6-10. SIO Input/Output Block Diagram

Figure 6-11. USBIO Block Diagram





#### 6.4.19 JTAG Boundary Scan

The device supports standard JTAG boundary scan chains on all I/O pins for board level test.

# 7. Digital Subsystem

The digital programmable system creates application specific combinations of both standard and advanced digital peripherals and custom logic functions. These peripherals and logic are then interconnected to each other and to any pin on the device, providing a high level of design flexibility and IP security.

The features of the digital programmable system are outlined here to provide an overview of capabilities and architecture. You do not need to interact directly with the programmable digital system at the hardware and register level. PSoC Creator provides a high level schematic capture graphical interface to automatically place and route resources similar to PLDs.

The main components of the digital programmable system are:

- Universal Digital Blocks (UDB) These form the core functionality of the digital programmable system. UDBs are a collection of uncommitted logic (PLD) and structural logic (Datapath) optimized to create all common embedded peripherals and customized functionality that are application or design specific.
- Universal Digital Block Array UDB blocks are arrayed within a matrix of programmable interconnect. The UDB array structure is homogeneous and allows for flexible mapping of digital functions onto the array. The array supports extensive and flexible routing interconnects between UDBs and the Digital System Interconnect.
- Digital System Interconnect (DSI) Digital signals from Universal Digital Blocks (UDBs), fixed function peripherals, I/O pins, interrupts, DMA, and other system core signals are attached to the Digital System Interconnect to implement full featured device connectivity. The DSI allows any digital function to any pin or other feature routability when used with the Universal Digital Block Array.

#### Figure 7-1. CY8C34 Digital Programmable Architecture



## 7.1 Example Peripherals

The flexibility of the CY8C34 family's Universal Digital Blocks (UDBs) and Analog Blocks allow the user to create a wide range of components (peripherals). The most common peripherals were built and characterized by Cypress and are shown in the PSoC Creator component catalog, however, users may also create their own custom components using PSoC Creator. Using PSoC Creator, users may also create their own components for reuse within their organization, for example sensor interfaces, proprietary algorithms, and display interfaces.

The number of components available through PSoC Creator is too numerous to list in the data sheet, and the list is always growing. An example of a component available for use in CY8C34 family, but, not explicitly called out in this data sheet is the UART component.

#### 7.1.1 Example Digital Components

The following is a sample of the digital components available in PSoC Creator for the CY8C34 family. The exact amount of hardware resources (UDBs, routing, RAM, flash) used by a component varies with the features selected in PSoC Creator for the component.

- Communications
  - □ I<sup>2</sup>C
  - u UART
  - 🛛 SPI
- Functions
  - D EMIF
  - □ PWMs
  - □ Timers
  - Counters
- Logic
  - □ NOT
  - ם OR
  - □ XOR
  - AND

#### 7.1.2 Example Analog Components

The following is a sample of the analog components available in PSoC Creator for the CY8C34 family. The exact amount of hardware resources (SC/CT blocks, routing, RAM, flash) used by a component varies with the features selected in PSoC Creator for the component.

- Amplifiers
- □ TIA
- □ PGA
- □ opamp
- ADC
- Delta-Sigma
- DACs
- Current
- □ Voltage
- Comparators
- Mixers



The bits of the control register, which may be written to by the system bus, are used to drive into the routing matrix, and thus provide firmware with the opportunity to control the state of UDB processing. The status register is read-only and it allows internal UDB state to be read out onto the system bus directly from internal routing. This allows firmware to monitor the state of UDB processing. Each bit of these registers has programmable connections to the routing matrix and routing connections are made depending on the requirements of the application.

#### 7.2.3.1 Usage Examples

As an example of control input, a bit in the control register can be allocated as a function enable bit. There are multiple ways to enable a function. In one method the control bit output would be routed to the clock control block in one or more UDBs and serve as a clock enable for the selected UDB blocks. A status example is a case where a PLD or datapath block generated a condition, such as a "compare true" condition that is captured and latched by the status register and then read (and cleared) by CPU firmware.

#### 7.2.3.2 Clock Generation

Each subcomponent block of a UDB including the two PLDs, the datapath, and Status and Control, has a clock selection and control block. This promotes a fine granularity with respect to allocating clocking resources to UDB component blocks and allows unused UDB resources to be used by other functions for maximum system efficiency.

# 7.3 UDB Array Description

Figure 7-7 shows an example of a 16 UDB array. In addition to the array core, there are a DSI routing interfaces at the top and bottom of the array. Other interfaces that are not explicitly shown include the system interfaces for bus and clock distribution. The UDB array includes multiple horizontal and vertical routing channels each comprised of 96 wires. The wire connections to UDBs, at horizontal/vertical intersection and at the DSI interface are highly permutable providing efficient automatic routing in PSoC Creator. Additionally the routing allows wire by wire segmentation along the vertical and horizontal routing to further increase routing flexibility and capability.



#### Figure 7-7. Digital System Interface Structure

System Connections

#### 7.3.1 UDB Array Programmable Resources

Figure 7-8 shows an example of how functions are mapped into a bank of 16 UDBs. The primary programmable resources of the UDB are two PLDs, one datapath and one status/control register. These resources are allocated independently, because they have independently selectable clocks, and therefore unused blocks are allocated to other unrelated functions.

An example of this is the 8-bit Timer in the upper left corner of the array. This function only requires one datapath in the UDB, and therefore the PLD resources may be allocated to another function. A function such as a Quadrature Decoder may require more PLD logic than one UDB can supply and in this case can utilize the unused PLD blocks in the 8-bit Timer UDB. Programmable resources in the UDB array are generally homogeneous so functions can be mapped to arbitrary boundaries in the array.



#### 8.2.3 Start of Conversion Input

The SoC signal is used to start an ADC conversion. A digital clock or UDB output can be used to drive this input. It can be used when the sampling period must be longer than the ADC conversion time or when the ADC must be synchronized to other hardware. This signal is optional and does not need to be connected if ADC is running in a continuous mode.

#### 8.2.4 End of Conversion Output

The EoC signal goes high at the end of each ADC conversion. This signal may be used to trigger either an interrupt or DMA request.

#### 8.3 Comparators

The CY8C34 family of devices contains four comparators in a device. Comparators have these features:

- Input offset factory trimmed to less than 5 mV
- Rail-to-rail common mode input range (V<sub>SSA</sub> to VDDA)

- Speed and power can be traded off by using one of three modes: fast, slow, or ultra low-power
- Comparator outputs can be routed to lookup tables to perform simple logic functions and then can also be routed to digital blocks
- The positive input of the comparators may be optionally passed through a low pass filter. Two filters are provided
- Comparator inputs can be connections to GPIO, DAC outputs and SC block outputs

#### 8.3.1 Input and Output Interface

The positive and negative inputs to the comparators come from the analog global buses, the analog mux line, the analog local bus and precision reference through multiplexers. The output from each comparator could be routed to any of the two input LUTs. The output of that LUT is routed to the UDB Digital System Interface.



#### Figure 8-5. Analog Comparator



#### Figure 8-12. Mixer Configuration



# 8.11 Sample and Hold

The main application for a sample and hold, is to hold a value stable while an ADC is performing a conversion. Some applications require multiple signals to be sampled simultaneously, such as for power calculations (V and I).

# Figure 8-13. Sample and Hold Topology ( $\Phi$ 1 and $\Phi$ 2 are opposite phases of a clock)



## 8.11.1 Down Mixer

The SC/CT block can be used as a mixer to down convert an input signal. This circuit is a high bandwidth passive sample network that can sample input signals up to 14 MHz. This sampled value is then held using the opamp with a maximum clock rate of 4 MHz. The output frequency is at the difference between the input frequency and the highest integer multiple of the Local Oscillator that is less than the input.

#### 8.11.2 First Order Modulator - SC Mode

A first order modulator is constructed by placing the SC/CT block in an integrator mode and using a comparator to provide a 1-bit feedback to the input. Depending on this bit, a reference voltage is either subtracted or added to the input signal. The block output is the output of the comparator and not the integrator in the modulator case. The signal is downshifted and buffered and then processed by a decimator to make a delta-sigma converter or a counter to make an incremental converter. The accuracy of the sampled data from the first-order modulator is determined from several factors.

The main application for this modulator is for a low-frequency ADC with high accuracy. Applications include strain gauges, thermocouples, precision voltage, and current measurement.

# 9. Programming, Debug Interfaces, Resources

PSoC devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. Three interfaces are available: JTAG, SWD, and SWV. JTAG and SWD support all programming and debug features of the device. JTAG also supports standard JTAG scan chains for board level test and chaining multiple JTAG devices to a single JTAG connection.

# For more information on PSoC 3 Programming, refer to the $PSoC^{\textcircled{R}}$ 3 Device Programming Specifications.

Complete Debug on Chip (DoC) functionality enables full device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The PSoC Creator IDE software provides fully integrated programming and debug support for PSoC devices. The low cost MiniProg3 programmer and debugger is designed to provide full programming and debug support of PSoC devices in conjunction with the PSoC Creator IDE. PSoC JTAG, SWD, and SWV interfaces are fully compatible with industry standard third party tools.

All DOC circuits are disabled by default and can only be enabled in firmware. If not enabled, the only way to reenable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables DOC. Disabling DOC features, robust flash protection, and hiding custom analog and digital functionality inside the PSoC device provide a level of security not possible with multichip application solutions. Additionally, all device interfaces can be permanently disabled (Device Security) for applications concerned about phishing attacks due to a maliciously reprogrammed device. Permanently disabling interfaces is not recommended in most applications because you cannot access the device later. Because all programming, debug, and test interfaces are disabled when Device Security is enabled, PSoCs with Device Security enabled may not be returned for failure analysis.

#### Table 9-1. Debug Configurations

| Debug and Trace Configuration | GPIO Pins Used |
|-------------------------------|----------------|
| All debug and trace disabled  | 0              |
| JTAG                          | 4 or 5         |
| SWD                           | 2              |
| SWV                           | 1              |
| SWD + SWV                     | 3              |



# 11. Electrical Specifications

Specifications are valid for -40  $^{\circ}C \le T_A \le 85 ^{\circ}C$  and  $T_J \le 100 ^{\circ}C$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. The unique flexibility of the PSoC UDBs and analog blocks enable many functions to be implemented in PSoC Creator components, see the component data sheets for full AC/DC specifications of individual functions. See the "Example Peripherals" section on page 43 for further explanation of PSoC Creator components.

# 11.1 Absolute Maximum Ratings

| Table 11-1. Absolute Maximum Ratings DC Specifications <sup>[18</sup> | atings DC Specifications <sup>[18]</sup> |
|-----------------------------------------------------------------------|------------------------------------------|
|-----------------------------------------------------------------------|------------------------------------------|

| Parameter                         | Description                                             | Conditions                                                           | Min                   | Тур | Max                        | Units |
|-----------------------------------|---------------------------------------------------------|----------------------------------------------------------------------|-----------------------|-----|----------------------------|-------|
| V <sub>DDA</sub>                  | Analog supply voltage relative to V <sub>SSA</sub>      |                                                                      | -0.5                  | _   | 6                          | V     |
| V <sub>DDD</sub>                  | Digital supply voltage relative to V <sub>SSD</sub>     |                                                                      | -0.5                  | -   | 6                          | V     |
| V <sub>DDIO</sub>                 | I/O supply voltage relative to V <sub>SSD</sub>         |                                                                      | -0.5                  | I   | 6                          | V     |
| V <sub>CCA</sub>                  | Direct analog core voltage input                        |                                                                      | -0.5                  | I   | 1.95                       | V     |
| V <sub>CCD</sub>                  | Direct digital core voltage input                       |                                                                      | -0.5                  | I   | 1.95                       | V     |
| V <sub>SSA</sub>                  | Analog ground voltage                                   |                                                                      | V <sub>SSD</sub> –0.5 | -   | V <sub>SSD</sub> + 0.5     | V     |
| V <sub>GPIO</sub> <sup>[19]</sup> | DC input voltage on GPIO                                | Includes signals sourced by $V_{DDA}$ and routed internal to the pin | V <sub>SSD</sub> –0.5 | -   | V <sub>DDIO</sub> +<br>0.5 | V     |
| V <sub>SIO</sub>                  | DC input voltage on SIO                                 | Output disabled                                                      | V <sub>SSD</sub> –0.5 | I   | 7                          | V     |
|                                   |                                                         | Output enabled                                                       | V <sub>SSD</sub> –0.5 | I   | 6                          | V     |
| V <sub>IND</sub>                  | Voltage at boost converter input                        |                                                                      | 0.5                   | I   | 5.5                        | V     |
| V <sub>BAT</sub>                  | Boost converter supply                                  |                                                                      | V <sub>SSD</sub> –0.5 | I   | 5.5                        | V     |
| I <sub>VDDIO</sub>                | Current per V <sub>DDIO</sub> supply pin                |                                                                      | -                     | I   | 100                        | mA    |
| I <sub>GPIO</sub>                 | GPIO current                                            |                                                                      | -30                   | I   | 41                         | mA    |
| I <sub>SIO</sub>                  | SIO current                                             |                                                                      | -49                   | I   | 28                         | mA    |
| I <sub>USBIO</sub>                | USBIO current                                           |                                                                      | -56                   | I   | 59                         | mA    |
| V <sub>EXTREF</sub>               | ADC external reference inputs                           | Pins P0[3], P3[2]                                                    | -                     | I   | 2                          | V     |
| LU                                | Latch up current <sup>[20]</sup>                        |                                                                      | -140                  | I   | 140                        | mA    |
|                                   | Electrostatic discharge voltage,                        | V <sub>SSA</sub> tied to V <sub>SSD</sub>                            | 2200                  | I   | -                          | V     |
| ESD <sub>HBM</sub>                | Human body model                                        | V <sub>SSA</sub> not tied to V <sub>SSD</sub>                        | 750                   | -   | -                          | V     |
| ESD <sub>CDM</sub>                | Electrostatic discharge voltage,<br>Charge device model |                                                                      | 500                   | -   | -                          | V     |

Notes

<sup>18.</sup> Usage above the absolute maximum conditions listed in Table 11-1 may cause permanent damage to the device. Exposure to Absolute Maximum conditions for extended periods of time may affect device reliability. The Maximum Storage Temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below Absolute Maximum conditions but above normal operating conditions, the device may not operate to specification. 19. The V<sub>DDIO</sub> supply voltage must be greater than the maximum voltage on the associated GPIO pins. Maximum voltage on GPIO pin  $\leq$  V<sub>DDIO</sub>  $\leq$  V<sub>DD</sub>



# 11.4.2 SIO

# Table 11-11. SIO DC Specifications

| Parameter       | Description                                              | Conditions                                                        | Min                     | Тур | Max                    | Units |
|-----------------|----------------------------------------------------------|-------------------------------------------------------------------|-------------------------|-----|------------------------|-------|
| Vinmax          | Maximum input voltage                                    | All allowed values of $V_{DDIO}$ and $V_{DDD}$ , see Section 11.1 | -                       | -   | 5.5                    | V     |
| Vinref          | input mode)                                              |                                                                   | 0.5                     | _   | $0.52 \times V_{DDIO}$ | V     |
|                 | Output voltage reference (Regulate                       | d output mode)                                                    |                         |     |                        |       |
| Voutref         |                                                          | V <sub>DDIO</sub> > 3.7                                           | 1                       | _   | V <sub>DDIO</sub> – 1  | V     |
|                 | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | V <sub>DDIO</sub> – 0.5                                           | V                       |     |                        |       |
|                 | Input voltage high threshold                             |                                                                   | •                       |     |                        |       |
| V <sub>IH</sub> | GPIO mode                                                | CMOS input                                                        | $0.7 \times V_{DDIO}$   | _   | -                      | V     |
|                 | Differential input mode <sup>[42]</sup>                  | Hysteresis disabled                                               | SIO_ref + 0.2           | -   | -                      | V     |
|                 | Input voltage low threshold                              | ·                                                                 | l I                     |     |                        |       |
| V <sub>IL</sub> | GPIO mode                                                | CMOS input                                                        | _                       | -   | $0.3 \times V_{DDIO}$  | V     |
|                 | Differential input mode <sup>[42]</sup>                  | Hysteresis disabled                                               | _                       | _   | SIO_ref-0.2            | V     |
|                 |                                                          |                                                                   | 1 1                     |     | 1                      |       |
| V <sub>OH</sub> | Unregulated mode                                         | I <sub>OH</sub> = 4 mA, V <sub>DDIO</sub> = 3.3 V                 | V <sub>DDIO</sub> – 0.4 | _   | -                      | V     |
| VOH             | Regulated mode <sup>[42]</sup>                           | I <sub>OH</sub> = 1 mA                                            |                         | _   | SIO_ref + 0.2          | V     |
|                 | Regulated mode <sup>[42]</sup>                           | I <sub>OH</sub> = 0.1 mA                                          | SIO_ref – 0.3           | -   | SIO_ref + 0.2          | V     |
|                 | Output voltage low                                       | V <sub>DDIO</sub> = 3.30 V, I <sub>OL</sub> = 25 mA               | _                       | -   | 0.8                    | V     |
| V <sub>OL</sub> |                                                          | V <sub>DDIO</sub> = 3.30 V, I <sub>OL</sub> = 20 mA               | _                       | -   | 0.4                    | V     |
|                 |                                                          |                                                                   | _                       | -   | 0.4                    | V     |
| Rpullup         | Pull-up resistor                                         |                                                                   | 3.5                     | 5.6 | 8.5                    | kΩ    |
| Rpulldown       | Pull-down resistor                                       |                                                                   | 3.5                     | 5.6 | 8.5                    | kΩ    |
| IIL             | Input leakage current (absolute value) <sup>[43]</sup>   |                                                                   |                         |     |                        |       |
|                 | V <sub>IH</sub> <u>&lt;</u> Vddsio                       | 25 °C, Vddsio = 3.0 V, V <sub>IH</sub> = 3.0 V                    | _                       | -   | 14                     | nA    |
|                 | V <sub>IH</sub> > Vddsio                                 |                                                                   |                         | -   | 10                     | μA    |
| C <sub>IN</sub> | Input capacitance <sup>[43]</sup>                        |                                                                   | _                       | _   | 7                      | pF    |
|                 |                                                          | Single ended mode (GPIO mode)                                     | -                       | 40  | -                      | mV    |
| V <sub>H</sub>  | (Schmitt-Trigger) <sup>[43]</sup>                        | Differential mode                                                 | -                       | 35  | -                      | mV    |
| Idiode          | Current through protection diode to $V_{SSIO}$           |                                                                   | -                       | -   | 100                    | μA    |

Notes 42. See Figure 6-10 on page 38 and Figure 6-13 on page 42 for more information on SIO reference. 43. Based on device characterization (Not production tested).



Figure 11-30. Opamp Noise vs Frequency, Power Mode = High,  $V_{DDA}$  = 5V



Figure 11-32. Opamp Step Response, Falling



Figure 11-31. Opamp Step Response, Rising





# 11.5.3 Voltage Reference

#### Table 11-24. Voltage Reference Specifications

See also ADC external reference specifications in Section 11.5.2.

| Parameter        | Description                 | Conditions              | Min   | Тур   | Max   | Units |
|------------------|-----------------------------|-------------------------|-------|-------|-------|-------|
| V <sub>REF</sub> | Precision reference voltage | Initial trimming, 25 °C | 1.014 | 1.024 | 1.034 | V     |
|                  |                             |                         | (–1%) |       | (+1%) |       |

#### 11.5.4 Analog Globals

#### Table 11-25. Analog Globals Specifications

| Parameter | Description                                                                        | Conditions             | Min | Тур  | Max  | Units |
|-----------|------------------------------------------------------------------------------------|------------------------|-----|------|------|-------|
| Rppag     | Resistance pin-to-pin through P2[4],<br>AGL0, DSM INP, AGL1, P2[5] <sup>[52]</sup> | V <sub>DDA</sub> = 3 V | _   | 1472 | 2200 | Ω     |
| Rppmuxbus | Resistance pin-to-pin through P2[3], amuxbusL, P2[4] <sup>[52]</sup>               | V <sub>DDA</sub> = 3 V | _   | 706  | 1100 | Ω     |

#### 11.5.5 Comparator

## Table 11-26. Comparator DC Specifications

| Parameter                                                                            | Description                                       | Conditions                                          | Min                                                                                                                                                                                                                                      | Тур                                                    | Max                        | Units |
|--------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------|-------|
|                                                                                      | Input offset voltage in fast mode                 | Factory trim, $V_{DDA}$ > 2.7 V, $V_{IN} \ge 0.5 V$ | -                                                                                                                                                                                                                                        |                                                        | 10                         | mV    |
|                                                                                      | Input offset voltage in slow mode                 | Factory trim, Vin $\ge 0.5 \text{ V}$               | ory trim, $V_{DDA} > 2.7 V$ ,-10 $\geq 0.5 V$ -9ory trim, $Vin \ge 0.5 V$ -9tom trimtom trim $A_A \le 4.6 V$ - $\pm 12$ eresis enable mode-10ourrent / fast mode $V_{SSA}$ -V_DDAV_SSA-tow power mode $V_{SSA}$ - $A_A \le 4.6 V$ -50100 | mV                                                     |                            |       |
| V <sub>OS</sub>                                                                      | Input offset voltage in fast mode <sup>[53]</sup> | Custom trim                                         |                                                                                                                                                                                                                                          | mV                                                     |                            |       |
|                                                                                      | Input offset voltage in slow mode <sup>[53]</sup> | Custom trim                                         | -                                                                                                                                                                                                                                        | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | mV                         |       |
|                                                                                      | Input offset voltage in ultra<br>low-power mode   | V <sub>DDA</sub> ≤ 4.6 V                            | -                                                                                                                                                                                                                                        | ±12                                                    | -                          | mV    |
| V <sub>HYST</sub>                                                                    | Hysteresis                                        | Hysteresis enable mode                              | -                                                                                                                                                                                                                                        | 10                                                     | 32                         | mV    |
| V <sub>ICM</sub>                                                                     | Input common mode voltage                         | High current / fast mode                            | V <sub>SSA</sub>                                                                                                                                                                                                                         | -                                                      | V <sub>DDA</sub>           | V     |
| V <sub>OS</sub><br>V <sub>HYST</sub><br>V <sub>ICM</sub><br>CMRR<br>I <sub>CMP</sub> |                                                   | Low current / slow mode                             | V <sub>SSA</sub>                                                                                                                                                                                                                         | -                                                      | V <sub>DDA</sub>           | V     |
|                                                                                      |                                                   | Ultra low power mode<br>V <sub>DDA</sub> ≤ 4.6 V    | V <sub>SSA</sub>                                                                                                                                                                                                                         | -                                                      | V <sub>DDA</sub> –<br>1.15 |       |
| CMRR                                                                                 | Common mode rejection ratio                       |                                                     | -                                                                                                                                                                                                                                        | 50                                                     | _                          | dB    |
| I <sub>CMP</sub>                                                                     | High current mode/fast mode <sup>[54]</sup>       |                                                     | -                                                                                                                                                                                                                                        | _                                                      | 400                        | μA    |
| / <sub>OS</sub><br>/ <sub>HYST</sub><br>/ <sub>ICM</sub><br>CMRR<br>CMP              | Low current mode/slow mode <sup>[54]</sup>        |                                                     | -                                                                                                                                                                                                                                        | -                                                      | 100                        | μA    |
|                                                                                      | Ultra low-power mode <sup>[54]</sup>              | V <sub>DDA</sub> ≤ 4.6 V                            | -                                                                                                                                                                                                                                        | 6                                                      | _                          | μA    |

#### Table 11-27. Comparator AC Specifications

| Parameter         | Description                                      | Conditions                                                        | Min | Тур | Max | Units |
|-------------------|--------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>RESP</sub> | Response time, high current mode <sup>[54]</sup> | 50 mV overdrive, measured<br>pin-to-pin                           | -   | 75  | 110 | ns    |
|                   | Response time, low current mode <sup>[54]</sup>  | 50 mV overdrive, measured pin-to-pin                              | -   | 155 | 200 | ns    |
|                   |                                                  | 50 mV overdrive, measured<br>pin-to-pin, V <sub>DDA</sub> ≤ 4.6 V | -   | 55  | _   | μs    |

#### Notes

53. The recommended procedure for using a custom trim value for the on-chip comparators can be found in the TRM.

54. Based on device characterization (Not production tested).

<sup>52.</sup> The resistance of the analog global and analog mux bus is high if V<sub>DDA</sub> ≤ 2.7 V, and the chip is in either sleep or hibernate mode. Use of analog global and analog mux bus under these conditions is not recommended.



Figure 11-40. IDAC Full Scale Error vs Temperature, Range = 255 μA, Source Mode



Figure 11-42. IDAC Operating Current vs Temperature, Range =  $255 \mu$ A, Code = 0, Source Mode



Figure 11-41. IDAC Full Scale Error vs Temperature, Range =  $255 \mu$ A, Sink Mode



Figure 11-43. IDAC Operating Current vs Temperature, Range =  $255 \mu$ A, Code = 0, Sink Mode





Figure 11-50. VDAC INL vs Temperature, 1 V Mode



Figure 11-52. VDAC Full Scale Error vs Temperature, 1 V Mode



Figure 11-54. VDAC Operating Current vs Temperature, 1V Mode, Low speed mode



Figure 11-51. VDAC DNL vs Temperature, 1 V Mode



Figure 11-53. VDAC Full Scale Error vs Temperature, 4 V Mode



Figure 11-55. VDAC Operating Current vs Temperature, 1 V Mode, High speed mode





#### 11.6.3 Pulse Width Modulation

The following specifications apply to the Timer/Counter/PWM peripheral, in PWM mode. PWM components can also be implemented in UDBs; for more information, see the PWM component data sheet in PSoC Creator.

## Table 11-45. PWM DC Specifications

| Parameter | Description | Conditions                                  | Min | Тур | Max | Units |
|-----------|-------------|---------------------------------------------|-----|-----|-----|-------|
|           | •           | 16-bit PWM, at listed input clock frequency | _   | _   | _   | μA    |
|           | 3 MHz       |                                             | -   | 15  | -   | μA    |
|           | 12 MHz      |                                             | -   | 60  | -   | μA    |
|           | 50 MHz      |                                             | -   | 260 | _   | μA    |

#### Table 11-46. Pulse Width Modulation (PWM) AC Specifications

| Parameter | Description                   | Conditions | Min | Тур | Max   | Units |
|-----------|-------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency           |            | DC  | -   | 50.01 | MHz   |
|           | Pulse width                   |            | 21  | -   | -     | ns    |
|           | Pulse width (external)        |            | 42  | -   | -     | ns    |
|           | Kill pulse width              |            | 21  | -   | -     | ns    |
|           | Kill pulse width (external)   |            | 42  |     |       | ns    |
|           | Enable pulse width            |            | 21  | -   | -     | ns    |
|           | Enable pulse width (external) |            | 42  | -   | -     | ns    |
|           | Reset pulse width             |            | 21  | -   | -     | ns    |
|           | Reset pulse width (external)  |            | 42  | _   | _     | ns    |

# 11.6.4 P<sup>2</sup>C

# Table 11-47. Fixed I<sup>2</sup>C DC Specifications

| Parameter | Description               | Conditions                       | Min | Тур | Max | Units |
|-----------|---------------------------|----------------------------------|-----|-----|-----|-------|
|           | Block current consumption | Enabled, configured for 100 kbps | _   | _   | 250 | μA    |
|           |                           | Enabled, configured for 400 kbps | _   | _   | 260 | μA    |
|           |                           | Wake from sleep mode             | _   | -   | 30  | μA    |

# Table 11-48. Fixed I<sup>2</sup>C AC Specifications

| Parameter | Description | Conditions | Min | Тур | Max | Units |
|-----------|-------------|------------|-----|-----|-----|-------|
|           | Bit rate    |            | _   | -   | 1   | Mbps  |

11.6.5 Controller Area Network

## Table 11-49. CAN DC Specifications<sup>[57</sup>

| Parameter       | Description               | Conditions | Min | Тур | Max | Units |
|-----------------|---------------------------|------------|-----|-----|-----|-------|
| I <sub>DD</sub> | Block current consumption |            | _   |     | 200 | μA    |

# Table 11-50. CAN AC Specifications<sup>[57]</sup>

| Parameter | Description | Conditions          | Min | Тур | Max | Units |
|-----------|-------------|---------------------|-----|-----|-----|-------|
|           | Bit rate    | Minimum 8 MHz clock | Ι   |     | 1   | Mbit  |

Note

57. Refer to ISO 11898 specification for details.



# 11.6.6 USB

# Table 11-51. USB DC Specifications

| Parameter            | Description                                         | Conditions                                                                                          | Min  | Тур | Max  | Units |
|----------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|-------|
| V <sub>USB_5</sub>   | Device supply (V <sub>DDD</sub> ) for USB operation | USB configured, USB regulator<br>enabled                                                            | 4.35 | -   | 5.25 | V     |
| V <sub>USB_3.3</sub> |                                                     | USB configured, USB regulator bypassed                                                              | 3.15 | -   | 3.6  | V     |
| V <sub>USB_3</sub>   |                                                     | USB configured, USB regulator bypassed <sup>[58]</sup>                                              | 2.85 | -   | 3.6  | V     |
| IUSB_Configured      | Device supply current in device active              | V <sub>DDD</sub> = 5 V, F <sub>CPU</sub> = 1.5 MHz                                                  | -    | 10  | -    | mA    |
|                      | mode, bus clock and IMO = 24 MHz                    | V <sub>DDD</sub> = 3.3 V, F <sub>CPU</sub> = 1.5 MHz                                                | -    | 8   | -    | mA    |
| IUSB_Suspended       | Device supply current in device sleep mode          | V <sub>DDD</sub> = 5 V, connected to USB<br>host, PICU configured to wake on<br>USB resume signal   | _    | 0.5 | -    | mA    |
|                      |                                                     | V <sub>DDD</sub> = 5 V, disconnected from<br>USB host                                               | -    | 0.3 | -    | mA    |
|                      |                                                     | V <sub>DDD</sub> = 3.3 V, connected to USB<br>host, PICU configured to wake on<br>USB resume signal | _    | 0.5 | -    | mA    |
|                      |                                                     | V <sub>DDD</sub> = 3.3 V, disconnected from<br>USB host                                             | -    | 0.3 | _    | mA    |

## 11.6.7 Universal Digital Blocks (UDBs)

PSoC Creator provides a library of pre-built and tested standard digital peripherals (UART, SPI, LIN, PRS, CRC, timer, counter, PWM, AND, OR, and so on) that are mapped to the UDB array. See the component data sheets in PSoC Creator for full AC/DC specifications, APIs, and example code.

# Table 11-52. UDB AC Specifications

| Parameter              | Description                                                   | Conditions                                          | Min | Тур | Max   | Units |
|------------------------|---------------------------------------------------------------|-----------------------------------------------------|-----|-----|-------|-------|
| Datapath Per           | formance                                                      | · · · · ·                                           |     | •   |       |       |
| F <sub>MAX_TIMER</sub> | Maximum frequency of 16-bit timer in a UDB pair               |                                                     | -   | -   | 50.01 | MHz   |
| F <sub>MAX_ADDER</sub> | Maximum frequency of 16-bit adder in a UDB pair               |                                                     | _   | -   | 50.01 | MHz   |
| F <sub>MAX_CRC</sub>   | Maximum frequency of 16-bit<br>CRC/PRS in a UDB pair          |                                                     | -   | -   | 50.01 | MHz   |
| PLD Performa           | ance                                                          |                                                     |     |     |       |       |
| F <sub>MAX_PLD</sub>   | Maximum frequency of a two-pass PLD function in a UDB pair    |                                                     | -   | -   | 50.01 | MHz   |
| Clock to Outp          | out Performance                                               | · · · · · · · · · · · · · · · · · · ·               |     |     |       |       |
| t <sub>CLK_OUT</sub>   | Propagation delay for clock in to data out, see Figure 11-63. | 25 °C, $V_{DDD} \ge 2.7 V$                          | _   | 20  | 25    | ns    |
| t <sub>CLK_OUT</sub>   | Propagation delay for clock in to data out, see Figure 11-63. | Worst-case placement, routing, and<br>pin selection | _   | -   | 55    | ns    |

Note 58. Rise/fall time matching (TR) not guaranteed, see USB Driver AC Specifications on page 86.



# Figure 11-63. Clock to Output Performance



## 11.7 Memory

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

11.7.1 Flash

#### Table 11-53. Flash DC Specifications

| Parameter | Description               | Conditions           | Min  | Тур | Max | Units |
|-----------|---------------------------|----------------------|------|-----|-----|-------|
|           | Erase and program voltage | V <sub>DDD</sub> pin | 1.71 | -   | 5.5 | V     |

#### Table 11-54. Flash AC Specifications

| Parameter          | Description                                                                | Conditions                                                           | Min | Тур | Max | Units   |
|--------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|---------|
| T <sub>WRITE</sub> | Row write time (erase + program)                                           |                                                                      | -   | 15  | 20  | ms      |
| T <sub>ERASE</sub> | Row erase time                                                             |                                                                      | -   | 10  | 13  | ms      |
|                    | Row program time                                                           |                                                                      | -   | 5   | 7   | ms      |
| T <sub>BULK</sub>  | Bulk erase time (16 KB to 64 KB)                                           |                                                                      | -   | -   | 35  | ms      |
|                    | Sector erase time (8 KB to 16 KB)                                          |                                                                      | -   | -   | 15  | ms      |
| T <sub>PROG</sub>  | Total device programming time                                              | No overhead <sup>[59]</sup>                                          | -   | 1.5 | 2   | seconds |
|                    | Flash data retention time, retention period measured from last erase cycle | Average ambient temp.<br>$T_A \le 55$ °C, 100 K erase/program cycles | 20  | -   | -   | years   |
|                    |                                                                            | Average ambient temp.<br>$T_A \le 85$ °C, 10 K erase/program cycles  | 10  | _   | _   | years   |



# 11.9 Clocking

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

11.9.1 Internal Main Oscillator

#### Table 11-73. IMO DC Specifications

| Parameter | Description           | Conditions                         | Min | Тур | Max | Units |
|-----------|-----------------------|------------------------------------|-----|-----|-----|-------|
|           | Supply current        |                                    |     |     |     |       |
|           | 24 MHz – USB mode     | With oscillator locking to USB bus | -   | -   | 500 | μA    |
|           | 24 MHz – non USB mode |                                    | _   | -   | 300 | μA    |
|           | 12 MHz                |                                    | -   | -   | 200 | μA    |
|           | 6 MHz                 |                                    | -   | -   | 180 | μA    |
|           | 3 MHz                 |                                    | -   | -   | 150 | μA    |

#### Figure 11-70. IMO Current vs. Frequency



#### Table 11-74. IMO AC Specifications

| Parameter        | Description                                | Conditions                                   | Min   | Тур | Max  | Units |  |  |
|------------------|--------------------------------------------|----------------------------------------------|-------|-----|------|-------|--|--|
|                  | IMO frequency stability (with factory trim | )                                            |       |     |      |       |  |  |
|                  | 24 MHz – Non USB mode                      |                                              | -4    | -   | 4    | %     |  |  |
| -                | 24 MHz – USB mode                          | With oscillator locking to USB bus           | -0.25 | _   | 0.25 | %     |  |  |
| F <sub>IMO</sub> | 12 MHz                                     |                                              | -3    | -   | 3    | %     |  |  |
|                  | 6 MHz                                      |                                              | -2    | _   | 2    | %     |  |  |
|                  | 3 MHz                                      |                                              | -2    | _   | 2    | %     |  |  |
|                  | Startup time <sup>[73]</sup>               | From enable (during normal system operation) | -     | _   | 13   | μs    |  |  |
|                  | Jitter (peak to peak) <sup>[73]</sup>      |                                              |       |     |      |       |  |  |
| Jp-p             | F = 24 MHz                                 |                                              | -     | 0.9 | _    | ns    |  |  |
|                  | F = 3 MHz                                  |                                              | 1     | 1.6 | _    | ns    |  |  |
|                  | Jitter (long term) <sup>[73]</sup>         | · · · · · · · · · · · · · · · · · · ·        |       | I   | 1    |       |  |  |
| Jperiod          | F = 24 MHz                                 |                                              | _     | 0.9 | -    | ns    |  |  |
|                  | F = 3 MHz                                  |                                              | -     | 12  | -    | ns    |  |  |

Note

73. Based on device characterization (Not production tested).



□ 6: 64 KB

# **12.1 Part Numbering Conventions**

PSoC 3 devices follow the part numbering convention described here. All fields are single character alphanumeric (0, 1, 2, ..., 9, A, B, ..., Z) unless stated otherwise.

| CY8Cabcdefg-xxx                                                                   |                                                                                                            |
|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| ■ a: Architecture<br>□ 3: PSoC 3<br>□ 5: PSoC 5                                   | <ul> <li>■ ef: Package code</li> <li>□ Two character alphanumeric</li> <li>□ AX: TQFP</li> </ul>           |
| <ul> <li>b: Family group within architecture</li> <li>4: CY8C34 family</li> </ul> | □ LT: QFN<br>□ PV: SSOP                                                                                    |
| □ 6: CY8C36 family<br>□ 8: CY8C38 family                                          | <ul><li>g: Temperature range</li><li>□ C: commercial</li></ul>                                             |
| ■ c: Speed grade<br>□ 4: 50 MHz                                                   | □ I: industrial<br>□ A: automotive                                                                         |
| □ 6: 67 MHz                                                                       | ■ xxx: Peripheral set                                                                                      |
| ■ d: Flash capacity<br>□ 4: 16 KB<br>□ 5: 32 KB                                   | <ul> <li>Three character numeric</li> <li>No meaning is associated with these three characters.</li> </ul> |

| Example          | $\begin{array}{c c} CY8C & 3 & 4 & 4 & 6 \\ \hline CY8C & 3 & 4 & 4 & 6 \\ \hline \end{array} \begin{array}{c} P & V & I \\ \hline \end{array} \begin{array}{c} - x & x \\ \hline \end{array}$ | x |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                  | Cypress Prefix                                                                                                                                                                                 |   |
| 3: PSoC 3        | Architecture                                                                                                                                                                                   |   |
| 4: CY8C34 Family | Family Group within Architecture                                                                                                                                                               |   |
| 4: 50 MHz        | Speed Grade                                                                                                                                                                                    |   |
| 6: 64 KB         | Flash Capacity                                                                                                                                                                                 |   |
| PV: SSOP         | Package Code                                                                                                                                                                                   |   |
| I: Industrial    | Temperature Range ————————————————————————————————————                                                                                                                                         |   |
|                  | Peripheral Set                                                                                                                                                                                 |   |

Tape and reel versions of these devices are available and are marked with a "T" at the end of the part number.

All devices in the PSoC 3 CY8C34 family comply to RoHS-6 specifications, demonstrating the commitment by Cypress to lead-free products. Lead (Pb) is an alloying element in solders that has resulted in environmental concerns due to potential toxicity. Cypress uses nickel-palladium-gold (NiPdAu) technology for the majority of leadframe-based packages.

A high level review of the Cypress Pb-free position is available on our website. Specific package information is also available. Package Material Declaration data sheets (PMDDs) identify all substances contained within Cypress packages. PMDDs also confirm the absence of many banned substances. The information in the PMDDs will help Cypress customers plan for recycling or other "end of life" requirements.



# **16. Document Conventions**

## 16.1 Units of Measure

# Table 16-1. Units of Measure

| Symbol | Unit of Measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| dB     | decibels               |
| fF     | femtofarads            |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kbps   | kilobits per second    |
| Khr    | kilohours              |
| kHz    | kilohertz              |
| kΩ     | kilohms                |
| ksps   | kilosamples per second |
| LSB    | least significant bit  |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| MΩ     | megaohms               |
| Msps   | megasamples per second |
| μA     | microamperes           |
| μF     | microfarads            |
| μH     | microhenrys            |
| μs     | microseconds           |
| μV     | microvolts             |
| μW     | microwatts             |
| mA     | milliamperes           |
| ms     | milliseconds           |
| mV     | millivolts             |
| nA     | nanoamperes            |
| ns     | nanoseconds            |
| nV     | nanovolts              |
| Ω      | ohms                   |
| pF     | picofarads             |
| ppm    | parts per million      |
| ps     | picoseconds            |
| S      | seconds                |
| sps    | samples per second     |
| sqrtHz | square root of hertz   |
| V      | volts                  |