



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                          |
|----------------------------|--------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                 |
| Core Processor             | 8051                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 24MHz                                                                    |
| Connectivity               | UART/USART                                                               |
| Peripherals                | WDT                                                                      |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 20KB (20K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c55wd-24ji |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Block Diagram**







# **Pin Description**

VCC Supply voltage.

GND Ground.

Port 0 Port 0 is an 8-bit open drain bi-directional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.

Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pull-ups.

Port 0 also receives the code bytes during Flash programming and outputs the code bytes during program verification. **External pull-ups are required during program verification.** 

Port 1Port 1 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 1 output buffers can<br/>sink/source four TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the<br/>internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally being<br/>pulled low will source current (I<sub>L</sub>) because of the internal pull-ups.

In addition, P1.0 and P1.1 can be configured to be the timer/counter 2 external count input (P1.0/T2) and the timer/counter 2 trigger input (P1.1/T2EX), respectively, as shown in the following table.

Port 1 also receives the low-order address bytes during Flash programming and verification.

| Port Pin | Alternate Functions                                                 |
|----------|---------------------------------------------------------------------|
| P1.0     | T2 (external count input to Timer/Counter 2), clock-out             |
| P1.1     | T2EX (Timer/Counter 2 capture/reload trigger and direction control) |

Port 2Port 2 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 2 output buffers can<br/>sink/source four TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the<br/>internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally being<br/>pulled low will source current (I<sub>IL</sub>) because of the internal pull-ups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.

Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.

Port 3Port 3 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 3 output buffers can<br/>sink/source four TTL inputs. When 1s are written to Port 3 pins, they are pulled high by the<br/>internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally being<br/>pulled low will source current (I<sub>IL</sub>) because of the pull-ups.

Port 3 receives some control signals for Flash programming and verification.

Port 3 also serves the functions of various special features of the AT89C55WD, as shown in the following table.

| Port Pin | Alternate Functions                    |
|----------|----------------------------------------|
| P3.0     | RXD (serial input port)                |
| P3.1     | TXD (serial output port)               |
| P3.2     | INTO (external interrupt 0)            |
| P3.3     | INT1 (external interrupt 1)            |
| P3.4     | T0 (timer 0 external input)            |
| P3.5     | T1 (timer 1 external input)            |
| P3.6     | WR (external data memory write strobe) |
| P3.7     | RD (external data memory read strobe)  |

**RST** Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives High for 98 oscillator periods after the Watchdog times out. The DIS-RTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled.

ALE/PROG Address Latch Enable is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming.

In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.

If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode.

### **PSEN** Program Store Enable is the read strobe to external program memory.

When the AT89C55WD is executing code from external program memory, **PSEN** is activated twice each machine cycle, except that two **PSEN** activations are skipped during each access to external data memory.

**EA/VPP** External Access Enable. EA must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, EA will be internally latched on reset.

 $\overline{EA}$  should be strapped to  $V_{CC}$  for internal program executions.

This pin also receives the 12V programming enable voltage ( $V_{PP}$ ) during Flash programming.

**XTAL1** Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

### **XTAL2** Output from the inverting oscillator amplifier.



**Interrupt Registers:** The individual interrupt enable bits are in the IE register. Two priorities can be set for each of the six interrupt sources in the IP register.

Table 2. T2CON—Timer/Counter 2 Control Register

| T2CON           | T2CON Address = 0C8H Reset Value = 0000 0000B |      |      |      |       |     |      |        |  |
|-----------------|-----------------------------------------------|------|------|------|-------|-----|------|--------|--|
| Bit Addressable |                                               |      |      |      |       |     |      |        |  |
| Bit             | TF2                                           | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 |  |
|                 | 7                                             | 6    | 5    | 4    | 3     | 2   | 1    | 0      |  |

### Table 3. AUXR: Auxiliary Register

| AUXR   | Address      | Address = 8EH Reset Value = XXX00XX0B                  |               |               |               |                |      |   |        |  |
|--------|--------------|--------------------------------------------------------|---------------|---------------|---------------|----------------|------|---|--------|--|
|        | Not Bit A    | Addressable                                            | ŀ             |               |               |                |      |   |        |  |
|        |              | -                                                      | _             | _             | WDIDLE        | DISRTO         | _    | _ | DISALE |  |
|        | Bit          | 7                                                      | 6             | 5             | 4             | 3              | 2    | 1 | 0      |  |
|        |              |                                                        |               |               |               |                |      |   |        |  |
| -      | Reserved for | Reserved for future expansion                          |               |               |               |                |      |   |        |  |
| DISALE | Disable/Enal | ble ALE                                                |               |               |               |                |      |   |        |  |
|        | DISALE       | Operating                                              | Mode          |               |               |                |      |   |        |  |
|        | 0            | ALE is em                                              | itted at a co | nstant rate   | of 1/6 the os | cillator frequ | ency |   |        |  |
|        | 1            | 1 ALE is active only during a MOVX or MOVC instruction |               |               |               |                |      |   |        |  |
| DISRTO | Disable/Enal | ble Reset ou                                           | ıt            |               |               |                |      |   |        |  |
|        | DISRTO       | Operating                                              | Mode          |               |               |                |      |   |        |  |
|        | 0            | Reset pin                                              | is driven Hig | gh after WD   | T times out   |                |      |   |        |  |
|        | 1            | Reset pin                                              | is input only | 1             |               |                |      |   |        |  |
| WDIDLE | Disable/Enal | ble WDT in I                                           | DLE mode      |               |               |                |      |   |        |  |
|        | WDIDLE       | Operating                                              | Mode          |               |               |                |      |   |        |  |
|        | 0            | WDT cont                                               | inues to cou  | Int in IDLE I | mode          |                |      |   |        |  |
|        | 1            | WDT halts                                              | s counting ir | IDLE mode     | е             |                |      |   |        |  |

**Dual Data Pointer Registers:** To facilitate accessing both internal and external data memory, two banks of 16-bit Data Pointer Registers are provided: DP0 at SFR address locations 82H-83H and DP1 at 84H-85H. Bit DPS = 0 in SFR AUXR1 selects DP0 and DPS = 1 selects DP1. The user should always initialize the DPS bit to the appropriate value before accessing the respective Data Pointer Register.

**Power Off Flag:** The Power Off Flag (POF) is located at bit 4 (PCON.4) in the PCON SFR. POF is set to "1" during power up. It can be set and rest under software control and is not affected by reset.





### Table 4. AUXR1: Auxiliary Register 1

| AUXR1    | Address                                                    | = A2H      |            |   | Reset Value = XXXXXXX0B |   |   |   |     |
|----------|------------------------------------------------------------|------------|------------|---|-------------------------|---|---|---|-----|
|          | Not Bit A                                                  | ddressable | 9          |   |                         |   |   |   |     |
|          |                                                            | _          | -          | _ | _                       | _ | _ | _ | DPS |
|          | Bit                                                        | 7          | 6          | 5 | 4                       | 3 | 2 | 1 | 0   |
| –<br>DPS | Reserved for future expansion Data Pointer Register Select |            |            |   |                         |   |   |   |     |
|          | DPS                                                        |            |            |   |                         |   |   |   |     |
|          | 0 Selects DPTR Registers DP0L, DP0H                        |            |            |   |                         |   |   |   |     |
|          |                                                            |            | PTR Regist |   | <b>B</b> / I I          |   |   |   |     |

| Memory<br>Organization | MCS-51 devices have a separate address space for Program and Data Memory. Up to 64 Kbytes each of external Program and Data Memory can be addressed.                                                                                                                  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Program Memory         | If the $\overline{EA}$ pin is connected to GND, all program fetches are directed to external memory.                                                                                                                                                                  |
|                        | On the AT89C55WD, if $\overline{\text{EA}}$ is connected to V <sub>CC</sub> , program fetches to addresses 0000H through 4FFFH are directed to internal memory and fetches to addresses 5000H through FFFFH are to external memory.                                   |
| Data Memory            | The AT89C55WD implements 256 bytes of on-chip RAM. The upper 128 bytes occupy a par-<br>allel address space to the Special Function Registers. That means the upper 128 bytes have<br>the same addresses as the SFR space but are physically separate from SFR space. |
|                        | When an instruction accesses an internal location above address 7FH, the address mode used in the instruction specifies whether the CPU accesses the upper 128 bytes of RAM or the SFR space. Instructions that use direct addressing access SFR space.               |
|                        | For example, the following direct addressing instruction accesses the SFR at location 0A0H (which is P2).<br>MOV 0A0H, #data                                                                                                                                          |
|                        | Instructions that use indirect addressing access the upper 128 bytes of RAM. For example, the following indirect addressing instruction, where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H).                      |

Note that stack operations are examples of indirect addressing, so the upper 128 bytes of data RAM are available as stack space.



Figure 6. Timer 2 Auto Reload Mode (DCEN = 0)



### Table 6. T2MOD – Timer 2 Mode Control Register

| T2MOE   | Address = 0         | C9H |   | Reset Value = XXXX XX00B |   |   |      |      |  |
|---------|---------------------|-----|---|--------------------------|---|---|------|------|--|
| Not Bit | Not Bit Addressable |     |   |                          |   |   |      |      |  |
|         | _                   | _   | _ | _                        | _ | _ | T2OE | DCEN |  |
| Bit     | 7                   | 6   | 5 | 4                        | 3 | 2 | 1    | 0    |  |

| Symbol | Function                                                                 |
|--------|--------------------------------------------------------------------------|
| _      | Not implemented, reserved for future                                     |
| T2OE   | Timer 2 Output Enable bit                                                |
| DCEN   | When set, this bit allows Timer 2 to be configured as an up/down counter |





Figure 7. Timer 2 Auto Reload Mode (DCEN = 1)



Figure 8. Timer 2 in Baud Rate Generator Mode



# Baud Rate Generator

Timer 2 is selected as the baud rate generator by setting TCLK and/or RCLK in T2CON (Table 2). Note that the baud rates for transmit and receive can be different if Timer 2 is used for the receiver or transmitter and Timer 1 is used for the other function. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode, as shown in Figure 8.

The baud rate generator mode is similar to the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in Modes 1 and 3 are determined by Timer 2's overflow rate according to the following equation.

Modes 1 and 3 Baud Rates =  $\frac{\text{Timer 2 Overflow Rate}}{16}$ 

The Timer can be configured for either timer or counter operation. In most applications, it is configured for timer operation (CP/T2 = 0). The timer operation is different for Timer 2 when it is used as a baud rate generator. Normally, as a timer, it increments every machine cycle (at 1/12 the oscillator frequency). As a baud rate generator, however, it increments every state time (at 1/2 the oscillator frequency). The baud rate formula is given below.

 $\frac{\text{Modes 1 and 3}}{\text{Baud Rate}} = \frac{\text{Oscillator Frequency}}{32 \text{ x [65536-RCAP2H,RCAP2L)]}}$ 

where (RCAP2H, RCAP2L) is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

Timer 2 as a baud rate generator is shown in Figure 8. This figure is valid only if RCLK or TCLK = 1 in T2CON. Note that a rollover in TH2 does not set TF2 and will not generate an interrupt. Note too, that if EXEN2 is set, a 1-to-0 transition in T2EX will set EXF2 but will not cause a reload from (RCAP2H, RCAP2L) to (TH2, TL2). Thus when Timer 2 is in use as a baud rate generator, T2EX can be used as an extra external interrupt.

Note that when Timer 2 is running (TR2 = 1) as a timer in the baud rate generator mode, TH2 or TL2 should not be read from or written to. Under these conditions, the Timer is incremented every state time, and the results of a read or write may not be accurate. The RCAP2 registers may be read but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.



# Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 9. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz for a 16 MHz operating frequency.

To configure the Timer/Counter 2 as a clock generator, bit  $C/\overline{T2}$  (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L), as shown in the following equation.

Clock-Out Frequency =  $\frac{\text{Oscillator Frequency}}{4 \times [65536-(\text{RCAP2H}, \text{RCAP2L})]}$ 

In the clock-out mode, Timer 2 roll-overs will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.

### Interrupts

The AT89C55WD has a total of six interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (Timers 0, 1, and 2), and the serial port interrupt. These interrupts are all shown in Figure 10.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 5 shows that bit position IE.6 is unimplemented. User software should not write a '1' to this bit position, since it may be used in future AT89 products.

Timer 2 interrupt is generated by the logical OR of bits TF2 and EXF2 in register T2CON. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine may have to determine whether it was TF2 or EXF2 that generated the interrupt, and that bit will have to be cleared in software.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. However, the Timer 2 flag, TF2, is set at S2P2 and is polled in the same cycle in which the timer overflows.



### Oscillator Characteristics

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 11. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 12. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.

# In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special functions registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset.

Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory.

### Power-down Mode

In the Power-down mode, the oscillator is stopped, and the instruction that invokes Powerdown is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power-down mode is terminated. Exit from Power-down can be initiated either by a hardware reset or by an enabled external interrupt. Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before V<sub>CC</sub> is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize.

Figure 11. Oscillator Connections



Note: C1, C2 = 30 pF  $\pm$  10 pF for Crystals = 40 pF  $\pm$  10 pF for Ceramic Resonators





puts, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated.

**Ready/Busy:** The progress of byte programming can also be monitored by the RDY/BSY output signal. P3.0 is pulled low after ALE goes high during programming to indicate BUSY. P3.0 is pulled high again when programming is done to indicate READY.

**Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. The status of the individual lock bits can be directly verified by reading them back.

**Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 000H, 100H, and 200H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows:

(000H) = 1EH indicates manufactured by Atmel

(100H) = 55H

(200H) = 06H indicates 89C55WD

# **Flash Programming and Verification Characteristics**

| $T_{A}$ = 20°C to 30°C, $V_{CC}$ = 4.5V to 5.5V |
|-------------------------------------------------|
|-------------------------------------------------|

| Symbol              | Parameter                             | Min                 | Max                 | Units |
|---------------------|---------------------------------------|---------------------|---------------------|-------|
| V <sub>PP</sub>     | Programming Supply Voltage            | 11.5                | 12.5                | V     |
| I <sub>PP</sub>     | Programming Supply Current            |                     | 10                  | mA    |
| I <sub>CC</sub>     | V <sub>CC</sub> Supply Current        |                     | 30                  | mA    |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                  | 3                   | 33                  | MHz   |
| t <sub>AVGL</sub>   | Address Setup to PROG Low             | 48t <sub>CLCL</sub> |                     |       |
| t <sub>GHAX</sub>   | Address Hold After PROG               | 48t <sub>CLCL</sub> |                     |       |
| t <sub>DVGL</sub>   | Data Setup to PROG Low                | 48t <sub>CLCL</sub> |                     |       |
| t <sub>GHDX</sub>   | Data Hold After PROG                  | 48t <sub>CLCL</sub> |                     |       |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) High to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |       |
| t <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low     | 10                  |                     | μs    |
| t <sub>GHSL</sub>   | V <sub>PP</sub> Hold After PROG       | 10                  |                     | μs    |
| t <sub>GLGH</sub>   | PROG Width                            | 0.2                 | 1                   | μs    |
| t <sub>AVQV</sub>   | Address to Data Valid                 |                     | 48t <sub>CLCL</sub> |       |
| t <sub>ELQV</sub>   | ENABLE Low to Data Valid              |                     | 48t <sub>CLCL</sub> |       |
| t <sub>EHQZ</sub>   | Data Float After ENABLE               | 0                   | 48t <sub>CLCL</sub> |       |
| t <sub>GHBL</sub>   | PROG High to BUSY Low                 |                     | 1.0                 | μs    |
| t <sub>wc</sub>     | Byte Write Cycle Time                 |                     | 80                  | μs    |







### **Flash Programming and Verification Waveforms**

# **Parallel Chip Erase Mode**







# **External Program Memory Read Cycle**



# **External Data Memory Read Cycle**



## **External Data Memory Write Cycle**



### **External Clock Drive Waveforms**



# **External Clock Drive**

| Symbol              | Parameter            | Min | Мах | Units |
|---------------------|----------------------|-----|-----|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0   | 33  | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 30  |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 12  |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 12  |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |     | 5   | ns    |
| t <sub>CHCL</sub>   | Fall Time            |     | 5   | ns    |





# **Package Information**

### 44A – TQFP





### 40P6 - PDIP





### **Atmel Headquarters**

*Corporate Headquarters* 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743 **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

e-mail

literature@atmel.com

Web Site http://www.atmel.com

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL<sup>®</sup> is a registered trademark of Atmel. MCS<sup>®</sup>-51 is a registered trademark of Intel Corporation. Other terms and product names may be the trademarks of others.

