### NXP USA Inc. - MSC8256SVT800B Datasheet





Welcome to E-XFL.COM

### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Obsolete                                                                       |
|-------------------------|--------------------------------------------------------------------------------|
| Туре                    | SC3850 Six Core                                                                |
| Interface               | Ethernet, I <sup>2</sup> C, PCI, RGMII, Serial RapidIO, SGMII, SPI, UART/USART |
| Clock Rate              | 800MHz                                                                         |
| Non-Volatile Memory     | ROM (96kB)                                                                     |
| On-Chip RAM             | 576kB                                                                          |
| Voltage - I/O           | 2.50V                                                                          |
| Voltage - Core          | 1.00V                                                                          |
| Operating Temperature   | 0°C ~ 105°C (TJ)                                                               |
| Mounting Type           | Surface Mount                                                                  |
| Package / Case          | 783-BBGA, FCBGA                                                                |
| Supplier Device Package | 783-FCPBGA (29x29)                                                             |
| Purchase URL            | https://www.e-xfl.com/product-detail/nxp-semiconductors/msc8256svt800b         |
|                         |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1                                | Pin Assignment |                                                        |  |  |
|----------------------------------|----------------|--------------------------------------------------------|--|--|
|                                  | 1.1            | FC-PBGA Ball Layout Diagram                            |  |  |
|                                  | 1.2            | Signal List By Ball Location5                          |  |  |
| 2                                | Elect          | rical Characteristics                                  |  |  |
|                                  | 2.1            | Maximum Ratings                                        |  |  |
|                                  | 2.2            | Recommended Operating Conditions                       |  |  |
|                                  | 2.3            | Thermal Characteristics                                |  |  |
|                                  | 2.4            | CLKIN Requirements                                     |  |  |
|                                  | 2.5            | DC Electrical Characteristics                          |  |  |
|                                  | 2.6            | AC Timing Characteristics                              |  |  |
| 3 Hardware Design Considerations |                |                                                        |  |  |
|                                  | 3.1            | Power Supply Ramp-Up Sequence                          |  |  |
|                                  | 3.2            | PLL Power Supply Design Considerations                 |  |  |
|                                  | 3.3            | Clock and Timing Signal Board Layout Considerations 57 |  |  |
|                                  | 3.4            | SGMII AC-Coupled Serial Link Connection Example57      |  |  |
|                                  | 3.5            | Connectivity Guidelines                                |  |  |
|                                  | 3.6            | Guide to Selecting Connections for Remote Power        |  |  |
|                                  |                | Supply Sensing                                         |  |  |
| 4                                | Orde           | ring Information64                                     |  |  |
| 5                                | Pack           | age Information65                                      |  |  |
| 6                                | Produ          | act Documentation                                      |  |  |
| 7                                | Revis          | sion History                                           |  |  |

## List of Figures

| Figure 1. | MSC8256 Block Diagram 3                                 |
|-----------|---------------------------------------------------------|
| Figure 2. | StarCore SC3850 DSP Subsystem Block Diagram 3           |
| Figure 3. | MSC8256 FC-PBGA Package, Top View 4                     |
| Figure 4. | Differential Voltage Definitions for Transmitter or     |
|           | Receiver                                                |
| Figure 5. | Receiver of SerDes Reference Clocks                     |
| Figure 6. | SerDes Transmitter and Receiver Reference Circuits . 30 |
| Figure 7. | Differential Reference Clock Input DC Requirements      |
|           | (External DC-Coupled) 30                                |
| Figure 8. | Differential Reference Clock Input DC Requirements      |
|           | (External AC-Coupled) 31                                |
| Figure 9. | Single-Ended Reference Clock Input DC Requirements 31   |
| Figure 10 | .SGMII Transmitter DC Measurement Circuit               |

| Figure 11.DDR2 and DDR3 SDRAM Interface Input Timing                  |
|-----------------------------------------------------------------------|
| Diagram                                                               |
| Figure 12.MCK to MDQS Timing                                          |
| Figure 13.DDR SDRAM Output Timing                                     |
| Figure 14.DDR2 and DDR3 Controller Bus AC Test Load 39                |
| Figure 15.DDR2 and DDR3 SDRAM Differential Timing                     |
| Specifications                                                        |
| Figure 16.Differential Measurement Points for Rise and Fall Time 41   |
| Figure 17.Single-Ended Measurement Points for Rise and Fall Time      |
| Matching                                                              |
| Figure 18. Single Frequency Sinusoidal Jitter Limits                  |
| Figure 19.SGMII AC Test/Measurement Load                              |
| Figure 20.TDM Receive Signals 45                                      |
| Figure 21.TDM Transmit Signals                                        |
| Figure 22.TDM AC Test Load 46                                         |
| Figure 23.Timer AC Test Load                                          |
| Figure 24.MII Management Interface Timing 47                          |
| Figure 25.RGMII AC Timing and Multiplexing 48                         |
| Figure 26.SPI AC Test Load 49                                         |
| Figure 27.SPI AC Timing in Slave Mode (External Clock) 49             |
| Figure 28.SPI AC Timing in Master Mode (Internal Clock) 50            |
| Figure 29.Test Clock Input Timing                                     |
| Figure 30.Boundary Scan (JTAG) Timing 52                              |
| Figure 31.Test Access Port Timing                                     |
| Figure 32.TRST Timing 52                                              |
| Figure 33.Supply Ramp-Up Sequence with V <sub>DD</sub> Ramping Before |
| V <sub>DDIO</sub> and CLKIN Starting With V <sub>DDIO</sub>           |
| Figure 34.Supply Ramp-Up Sequence                                     |
| Figure 35.Reset Connection in Functional Application                  |
| Figure 36.Reset Connection in Debugger Application 55                 |
| Figure 37.PLL Supplies                                                |
| Figure 38.SerDes PLL Supplies                                         |
| Figure 39.4-Wire AC-Coupled SGMII Serial Link Connection              |
| Example                                                               |
| Figure 40.MSC8256 Mechanical Information, 783-ball FC-PBGA            |
|                                                                       |

| Package | <br>65 |
|---------|--------|
|         | <br>   |



Figure 1. MSC8256 Block Diagram



Figure 2. StarCore SC3850 DSP Subsystem Block Diagram

| Ball Number | Ball Number Signal Name <sup>1,2</sup> |        | Power Rail<br>Name |
|-------------|----------------------------------------|--------|--------------------|
| E17         | M2DQ56                                 | I/O    | GVDD2              |
| E18         | M2DQ57                                 | I/O    | GVDD2              |
| E19         | M2DQS7                                 | I/O    | GVDD2              |
| E20         | Reserved                               | NC     | —                  |
| E21         | Reserved                               | NC     | —                  |
| E22         | Reserved                               | NC     | —                  |
| E23         | SXPVDD1                                | Power  | N/A                |
| E24         | SXPVSS1                                | Ground | N/A                |
| E25         | SR1_PLL_AGND <sup>9</sup>              | Ground | SXCVSS1            |
| E26         | SR1_PLL_AVDD <sup>9</sup>              | Power  | SXCVDD1            |
| E27         | SXCVSS1                                | Ground | N/A                |
| E28         | SXCVDD1                                | Power  | N/A                |
| F1          | VSS                                    | Ground | N/A                |
| F2          | GVDD2                                  | Power  | N/A                |
| F3          | M2DQ16                                 | I/O    | GVDD2              |
| F4          | VSS                                    | Ground | N/A                |
| F5          | GVDD2                                  | Power  | N/A                |
| F6          | M2DQ17                                 | I/O    | GVDD2              |
| F7          | VSS                                    | Ground | N/A                |
| F8          | GVDD2                                  | Power  | N/A                |
| F9          | M2BA2                                  | 0      | GVDD2              |
| F10         | VSS                                    | Ground | N/A                |
| F11         | GVDD2                                  | Power  | N/A                |
| F12         | M2A4                                   | 0      | GVDD2              |
| F13         | VSS                                    | Ground | N/A                |
| F14         | GVDD2                                  | Power  | N/A                |
| F15         | M2DQ42                                 | I/O    | GVDD2              |
| F16         | VSS                                    | Ground | N/A                |
| F17         | GVDD2                                  | Power  | N/A                |
| F18         | M2DQ58                                 | I/O    | GVDD2              |
| F19         | M2DQS7                                 | I/O    | GVDD2              |
| F20         | GVDD2                                  | Power  | N/A                |
| F21         | SXPVDD1                                | Power  | N/A                |
| F22         | SXPVSS1                                | Ground | N/A                |
| F23         | SR1_TXD2/SG1_TX <sup>4</sup>           | 0      | SXPVDD1            |
| F24         | SR1_TXD2/SG1_TX <sup>4</sup>           | 0      | SXPVDD1            |
| F25         | SXCVDD1                                | Power  | N/A                |
| F26         | SXCVSS1                                | Ground | N/A                |
| F27         | SR1_RXD2/SG1_RX <sup>4</sup>           | I      | SXCVDD1            |
| F28         | SR1_RXD2/SG1_RX <sup>4</sup>           |        | SXCVDD1            |
| G1          | M2DQS2                                 | I/O    | GVDD2              |
| G2          | M2DQS2                                 | I/O    | GVDD2              |
| G3          | M2DQ19                                 | I/O    | GVDD2              |
| G4          | M2DM2                                  | 0      | GVDD2              |
| G5          | M2DQ21                                 | I/O    | GVDD2              |
| G6          | M2DQ22                                 | I/O    | GVDD2              |

| Ball Number | Signal Name <sup>1,2</sup>           | Pin Type <sup>10</sup> |         |
|-------------|--------------------------------------|------------------------|---------|
| K15         | VDD                                  | Power                  | N/A     |
| K16         | VSS                                  | Ground                 | N/A     |
| K17         | VDD                                  | Power                  | N/A     |
| K18         | VSS                                  | Ground                 | N/A     |
| K19         | VDD                                  | Power                  | N/A     |
| K20         | Reserved                             | NC                     | —       |
| K21         | Reserved                             | NC                     | —       |
| K22         | Reserved                             | NC                     | —       |
| K23         | SXPVDD2                              | Power                  | N/A     |
| K24         | SXPVSS2                              | Ground                 | N/A     |
| K25         | SXCVDD2                              | Power                  | N/A     |
| K26         | SXCVSS2                              | Ground                 | N/A     |
| K27         | SXCVDD2                              | Power                  | N/A     |
| K28         | SXCVSS2                              | Ground                 | N/A     |
| L1          | M2DQ9                                | I/O                    | GVDD2   |
| L2          | M2DQ12                               | I/O                    | GVDD2   |
| L3          | M2DQ13                               | I/O                    | GVDD2   |
| L4          | M2DQS0                               | I/O                    | GVDD2   |
| L5          | M2DQS0                               | I/O                    | GVDD2   |
| L6          | M2DM0                                | 0                      | GVDD2   |
| L7          | M2DQ3                                | I/O                    | GVDD2   |
| L8          | M2DQ2                                | I/O                    | GVDD2   |
| L9          | M2DQ4                                | I/O                    | GVDD2   |
| L10         | VDD                                  | Power                  | N/A     |
| L11         | VSS                                  | Ground                 | N/A     |
| L12         | M3VDD                                | Power                  | N/A     |
| L13         | VSS                                  | Ground                 | N/A     |
| L14         | VDD                                  | Power                  | N/A     |
| L15         | VSS                                  | Ground                 | N/A     |
| L16         | VDD                                  | Power                  | N/A     |
| L17         | VSS                                  | Ground                 | N/A     |
| L18         | VDD                                  | Power                  | N/A     |
| L19         | VSS                                  | Ground                 | N/A     |
| L20         | Reserved                             | NC                     | _       |
| L21         | Reserved                             | NC                     | _       |
| L22         | Reserved                             | NC                     | _       |
| L23         | SR2_TXD3/PE_TXD3/SG2_TX <sup>4</sup> | 0                      | SXPVDD2 |
| L24         | SR2_TXD3/PE_TXD3/SG2_TX <sup>4</sup> | 0                      | SXPVDD2 |
| L25         | SXCVSS2                              | Ground                 | N/A     |
| L26         | SXCVDD2                              | Power                  | N/A     |
| L27         | SR2_RXD3/PE_RXD3/SG2_RX <sup>4</sup> | I                      | SXCVDD2 |
| L28         | SR2_RXD3/PE_RXD3/SG2_RX <sup>4</sup> | I                      | SXCVDD2 |
| M1          | M2DQ8                                | I/O                    | GVDD2   |
| M2          | VSS                                  | Ground                 | N/A     |
| M3          | GVDD2                                | Power                  | N/A     |
| M4          | M2DQ15                               | I/O                    | GVDD2   |

| Ball Number | Ball Number Signal Name <sup>1,2</sup> |        | Power Rail<br>Name |  |
|-------------|----------------------------------------|--------|--------------------|--|
| M5          | M2DQ1                                  | I/O    | GVDD2              |  |
| M6          | VSS                                    | Ground | N/.A               |  |
| M7          | GVDD2                                  | Power  | N/A                |  |
| M8          | M2DQ7                                  | I/O    | GVDD2              |  |
| M9          | M2DQ6                                  | I/O    | GVDD2              |  |
| M10         | VSS                                    | Ground | N/A                |  |
| M11         | VDD                                    | Power  | N/A                |  |
| M12         | VSS                                    | Ground | N/A                |  |
| M13         | VDD                                    | Power  | N/A                |  |
| M14         | VSS                                    | Ground | N/A                |  |
| M15         | VDD                                    | Power  | N/A                |  |
| M16         | VSS                                    | Ground | N/A                |  |
| M17         | VDD                                    | Power  | N/A                |  |
| M18         | VSS                                    | Ground | N/A                |  |
| M19         | VDD                                    | Power  | N/A                |  |
| M20         | Reserved                               | NC     | _                  |  |
| M21         | Reserved                               | NC     | _                  |  |
| M22         | Reserved                               | NC     |                    |  |
| M23         | SXPVSS2                                | Ground | N/A                |  |
| M24         | SXPVDD2                                | Power  | N/A                |  |
| M25         | SR2_IMP_CAL_TX                         | 1      | SXCVDD2            |  |
| M26         | SXCVSS2                                | Ground | N/A                |  |
| M27         | Reserved                               | NC     |                    |  |
| M28         | Reserved                               | NC     |                    |  |
| N1          | VSS                                    | Ground | N/A                |  |
| N2          | TRST <sup>7</sup>                      | I      | QVDD               |  |
| N3          | PORESET <sup>7</sup>                   | I      | QVDD               |  |
| N4          | VSS                                    | Ground | N/A                |  |
| N5          | TMS <sup>7</sup>                       | I      | QVDD               |  |
| N6          | CLKOUT                                 | 0      | QVDD               |  |
| N7          | VSS                                    | Ground | N/A                |  |
| N8          | VSS                                    | Ground | N/A                |  |
| N9          | VSS                                    | Ground | N/A                |  |
| N10         | VDD                                    | Power  | N/A                |  |
| N11         | VSS                                    | Ground | N/A                |  |
| N12         | M3VDD                                  | Power  | N/A                |  |
| N13         | VSS                                    | Ground | N/A                |  |
| N14         | VDD                                    | Power  | N/A                |  |
| N15         | VSS                                    | Ground | N/A                |  |
| N16         | VDD                                    | Power  | N/A                |  |
| N17         | VSS                                    | Ground | N/A                |  |
| N18         | VDD                                    | Power  | N/A                |  |
| N19         | VSS                                    | Ground | N/A                |  |
| N20         | Reserved                               | NC     | —                  |  |
| N21         | SXPVDD2                                | Power  | N/A                |  |
| N22         | SXPVSS2                                | Ground | N/A                |  |

| Ball Number | Ball Number Signal Name <sup>1,2</sup> |        | Power Rail<br>Name |  |
|-------------|----------------------------------------|--------|--------------------|--|
| AB1         | M1DQS2                                 | I/O    | GVDD1              |  |
| AB2         | M1DQS2                                 | I/O    | GVDD1              |  |
| AB3         | M1DQ19                                 | I/O    | GVDD1              |  |
| AB4         | M1DM2                                  | 0      | GVDD1              |  |
| AB5         | M1DQ21                                 | I/O    | GVDD1              |  |
| AB6         | M1DQ22                                 | I/O    | GVDD1              |  |
| AB7         | M1CKE0                                 | 0      | GVDD1              |  |
| AB8         | M1A11                                  | 0      | GVDD1              |  |
| AB9         | M1A7                                   | 0      | GVDD1              |  |
| AB10        | M1CK2                                  | 0      | GVDD1              |  |
| AB11        | M1APAR_OUT                             | 0      | GVDD1              |  |
| AB12        | M1ODT1                                 | 0      | GVDD1              |  |
| AB13        | M1APAR_IN                              | I      | GVDD1              |  |
| AB14        | M1DQ43                                 | I/O    | GVDD1              |  |
| AB15        | M1DM5                                  | 0      | GVDD1              |  |
| AB16        | M1DQ44                                 | I/O    | GVDD1              |  |
| AB17        | M1DQ40                                 | I/O    | GVDD1              |  |
| AB18        | M1DQ59                                 | I/O    | GVDD1              |  |
| AB19        | M1DM7                                  | 0      | GVDD1              |  |
| AB20        | M1DQ60                                 | I/O    | GVDD1              |  |
| AB21        | VSS                                    | Ground | N/A                |  |
| AB22        | GPIO31/I2C_SDA <sup>5,8</sup>          | I/O    | NVDD               |  |
| AB23        | GPIO27/TMR4/RCW_SRC0 <sup>5,8</sup>    | I/O    | NVDD               |  |
| AB24        | GPIO25/TMR2/RCW_SRC1 <sup>5,8</sup>    | I/O    | NVDD               |  |
| AB25        | GPIO24/TMR1/RCW_SRC2 <sup>5,8</sup>    | I/O    | NVDD               |  |
| AB26        | GPIO10/IRQ10/RC10 <sup>5,8</sup>       | I/O    | NVDD               |  |
| AB27        | GPIO5/IRQ5/RC5 <sup>5,8</sup>          | I/O    | NVDD               |  |
| AB28        | GPIO0/IRQ0/RC0 <sup>5,8</sup>          | I/O    | NVDD               |  |
| AC1         | VSS                                    | Ground | N/A                |  |
| AC2         | GVDD1                                  | Power  | N/A                |  |
| AC3         | M1DQ16                                 | I/O    | GVDD1              |  |
| AC4         | VSS                                    | Ground | N/A                |  |
| AC5         | GVDD1                                  | Power  | N/A                |  |
| AC6         | M1DQ17                                 | I/O    | GVDD1              |  |
| AC7         | VSS                                    | Ground | N/A                |  |
| AC8         | GVDD1                                  | Power  | N/A                |  |
| AC9         | M1BA2                                  | 0      | GVDD1              |  |
| AC10        | VSS                                    | Ground | N/A                |  |
| AC11        | GVDD1                                  | Power  | N/A                |  |
| AC12        | M1A4                                   | 0      | GVDD1              |  |
| AC13        | VSS                                    | Ground | N/A                |  |
| AC14        | GVDD1                                  | Power  | N/A                |  |
| AC15        | M1DQ42                                 | I/O    | GVDD1              |  |
| AC16        | VSS                                    | Ground | N/A                |  |
| AC17        | GVDD1                                  | Power  | N/A                |  |
| AC18        | M1DQ58                                 | I/O    | GVDD1              |  |

| Ball Number | Imber Signal Name <sup>1,2</sup> Pin Type <sup>10</sup> |        | Power Rail<br>Name |
|-------------|---------------------------------------------------------|--------|--------------------|
| AF27        | TDM2TDT/GE1_TX_CLK <sup>3</sup>                         | I/O    | NVDD               |
| AF28        | TDM3RSN/GE1_RD1 <sup>3</sup>                            | I/O    | NVDD               |
| AG1         | M1DQ24                                                  | I/O    | GVDD1              |
| AG2         | GVDD1                                                   | Power  | N/A                |
| AG3         | M1DQ25                                                  | I/O    | GVDD1              |
| AG4         | VSS                                                     | Ground | N/A                |
| AG5         | GVDD1                                                   | Power  | N/A                |
| AG6         | M1ECC1                                                  | I/O    | GVDD1              |
| AG7         | VSS                                                     | Ground | N/A                |
| AG8         | GVDD1                                                   | Power  | N/A                |
| AG9         | M1A13                                                   | 0      | GVDD1              |
| AG10        | VSS                                                     | Ground | N/A                |
| AG11        | GVDD1                                                   | Power  | N/A                |
| AG12        | M1CS1                                                   | 0      | GVDD1              |
| AG13        | VSS                                                     | Ground | N/A                |
| AG14        | GVDD1                                                   | Power  | N/A                |
| AG15        | M1DQ35                                                  | I/O    | GVDD1              |
| AG16        | VSS                                                     | Ground | N/A                |
| AG17        | GVDD1                                                   | Power  | N/A                |
| AG18        | M1DQ51                                                  | I/O    | GVDD1              |
| AG19        | VSS                                                     | Ground | N/A                |
| AG20        | GVDD1                                                   | Power  | N/A                |
| AG21        | NVDD                                                    | Power  | N/A                |
| AG22        | TDM1TSN/GE2_TD1 <sup>3</sup>                            | I/O    | NVDD               |
| AG23        | TDM1RDT/GE2_TX_CLK <sup>3</sup>                         | I/O    | NVDD               |
| AG24        | TDM0TCK/GE2_GTX_CLK <sup>3</sup>                        | I/O    | NVDD               |
| AG25        | TDM1TDT/GE2_TD0 <sup>3</sup>                            | I/O    | NVDD               |
| AG26        | VSS                                                     | Ground | N/A                |
| AG27        | NVDD                                                    | Power  | N/A                |
| AG28        | TDM3RDT/GE1_RD0 <sup>3</sup>                            | I/O    | NVDD               |
| AH1         | Reserved.                                               | NC     | _                  |
| AH2         | M1DQS3                                                  | I/O    | GVDD1              |
| AH3         | M1DQS3                                                  | I/O    | GVDD1              |
| AH4         | M1ECC0                                                  | I/O    | GVDD1              |
| AH5         | M1DQS8                                                  | I/O    | GVDD1              |
| AH6         | M1DQS8                                                  | I/O    | GVDD1              |
| AH7         | M1A5                                                    | 0      | GVDD1              |
| AH8         | M1CK1                                                   | 0      | GVDD1              |
| AH9         | M1CK1                                                   | 0      | GVDD1              |
| AH10        | M1CS0                                                   | 0      | GVDD1              |
| AH11        | M1BA0                                                   | 0      | GVDD1              |
| AH12        | M1CAS                                                   | 0      | GVDD1              |
| AH13        | M1DQ34                                                  | I/O    | GVDD1              |
| AH14        | M1DQS4                                                  | I/O    | GVDD1              |
| AH15        | M1DQS4                                                  | I/O    | GVDD1              |
| AH16        | M1DQ50                                                  | I/O    | GVDD1              |

## 2.5.1.3 DDR2/DDR3 SDRAM Capacitance

Table 8 provides the DDR controller interface capacitance for DDR2 and DDR3 memory.

Note: At recommended operating conditions (see Table 3) with V<sub>DDDDR</sub> = 1.8 V for DDR2 memory or V<sub>DDDDR</sub> = 1.5 V for DDR3 memory.

| Parameter                                               | Symbol           | Min | Мах | Unit |  |
|---------------------------------------------------------|------------------|-----|-----|------|--|
| I/O capacitance: DQ, DQS, DQS                           | C <sub>IO</sub>  | 6   | 8   | pF   |  |
| Delta I/O capacitance: DQ, DQS, DQS                     | C <sub>DIO</sub> | _   | 0.5 | pF   |  |
| Note: Guaranteed by FAB process and micro-construction. |                  |     |     |      |  |

### Table 8. DDR2/DDR3 SDRAM Capacitance

## 2.5.1.4 DDR Reference Current Draw

Table 9 lists the current draw characteristics for MV<sub>REF</sub>.

Note: Values when used at recommended operating conditions (see Table 3).

### Table 9. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter / Condition                                               | Symbol              | Min | Max        | Unit     |
|---------------------------------------------------------------------|---------------------|-----|------------|----------|
| Current draw for MV <sub>REFn</sub><br>• DDR2 SDRAM<br>• DDR3 SDRAM | I <sub>MVREFn</sub> | _   | 300<br>250 | μΑ<br>μΑ |

## 2.5.2 High-Speed Serial Interface (HSSI) DC Electrical Characteristics

The MSC8256 features an HSSI that includes two 4-channel SerDes ports used for high-speed serial interface applications (PCI Express, Serial RapidIO interfaces, and SGMII). This section and its subsections describe the common portion of the SerDes DC, including the DC requirements for the SerDes reference clocks and the SerDes data lane transmitter (Tx) and receiver (Rx) reference circuits. The data lane circuit specifications are specific for each supported interface, and they have individual subsections by protocol. The selection of individual data channel functionality is done via the Reset Configuration Word High Register (RCWHR) SerDes Protocol selection fields (S1P and S2P). Specific AC electrical characteristics are defined in Section 2.6.2, "HSSI AC Timing Specifications."

## 2.5.2.1 Signal Term Definitions

The SerDes interface uses differential signalling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 4 shows how the signals are defined. For illustration purposes only, one SerDes lane is used in the description. Figure 4 shows the waveform for either a transmitter output (SR[1–2]\_TX and

### **Electrical Characteristics**

 $\overline{SR[1-2]}TX$ ) or a receiver input (SR[1-2]RX and  $\overline{SR[1-2]}RX$ ). Each signal swings between A volts and B volts where A > B.



### Figure 4. Differential Voltage Definitions for Transmitter or Receiver

Using this waveform, the definitions are listed in Table 10. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signalling environment.

| Term                                                                            | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single-Ended Swing                                                              | The transmitter output signals and the receiver input signals $SR[1-2]_TX$ , $\overline{SR[1-2]_TX}$ , $SR[1-2]_RX$ and $\overline{SR[1-2]_RX}$ each have a peak-to-peak swing of A – B volts. This is also referred to as each signal wire's single-ended swing.                                                                                                                                                                                                                                                                                                                                                              |
| Differential Output Voltage, V <sub>OD</sub> (or<br>Differential Output Swing): | The differential output voltage (or swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SR[1-2]_TX} - V_{\overline{SR[1-2]_TX}}$ . The $V_{OD}$ value can be either positive or negative.                                                                                                                                                                                                                                                                                                                                                                         |
| Differential Input Voltage, V <sub>ID</sub> (or<br>Differential Input Swing)    | The differential input voltage (or swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SR[1-2]_RX} - V_{\overline{SR[1-2]_RX}}$ . The $V_{ID}$ value can be either positive or negative.                                                                                                                                                                                                                                                                                                                                                                              |
| Differential Peak Voltage, V <sub>DIFFp</sub>                                   | The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage, $V_{DIFFp} =  A - B $ volts.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Differential Peak-to-Peak, V <sub>DIFFp-p</sub>                                 | Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage, $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times  (A - B) $ volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p} = 2 \times  V_{OD} $ .                               |
| Differential Waveform                                                           | The differential waveform is constructed by subtracting the inverting signal ( $\overline{SR[1-2]}_{TX}$ , for example) from the non-inverting signal ( $\overline{SR[1-2]}_{TX}$ , for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 16 as an example for differential waveform.                                                                                                                                                                                    |
| Common Mode Voltage, V <sub>cm</sub>                                            | The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,<br>$V_{cm_out} = (V_{SR[1-2]_TX} + V_{SR[1-2]_TX}) + 2 = (A + B) + 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions. |

### **Table 10. Differential Signal Definitions**

#### **Electrical Characteristics**

To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and TD. If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or TD) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output differential swing (V<sub>OD</sub>) has the same amplitude as each signal single-ended swing. The differential output signal ranges between 500 mV and -500 mV. In other words, V<sub>OD</sub> is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>) is 1000 mV p-p.

## 2.5.2.2 SerDes Reference Clock Receiver Characteristics

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SR1\_REF\_CLK/SR1\_REF\_CLK or SR2\_REF\_CLK/SR2\_REF\_CLK. Figure 5 shows a receiver reference diagram of the SerDes reference clocks.



### Figure 5. Receiver of SerDes Reference Clocks

The characteristics of the clock signals are as follows:

- The supply voltage requirements for V<sub>DDSXC</sub> are as specified in Table 3.
- The SerDes reference clock receiver reference circuit structure is as follows:
  - The SR[1–2]\_REF\_CLK and SR[1–2]\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 5. Each differential clock input (SR[1–2]\_REF\_CLK or SR[1–2]\_REF\_CLK) has on-chip 50-Ω termination to GND<sub>SXC</sub> followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions below for detailed requirements.
- The maximum average current requirement also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V / 50 = 8 mA)while the minimum common mode input level is 0.1 V above GND<sub>SXC</sub>. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SR[1–2]\_REF\_CLK and  $\overline{SR[1-2]}_REF_CLK$  inputs cannot drive 50  $\Omega$  to GND<sub>SXC</sub> DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled externally.
- The input amplitude requirement is described in detail in the following sections.

## 2.5.2.3 SerDes Transmitter and Receiver Reference Circuits

Figure 6 shows the reference circuits for SerDes data lane transmitter and receiver.



Note: The [1–2] indicates the specific SerDes Interface (1 or 2) and the m indicates the specific channel within that interface (0,1,2,3). Actual signals are assigned by the HRCW assignments at reset (see **Chapter 5**, *Reset* in the reference manual for details)

Figure 6. SerDes Transmitter and Receiver Reference Circuits

## 2.5.3 DC-Level Requirements for SerDes Interfaces

The following subsections define the DC-level requirements for the SerDes reference clocks, the PCI Express data lines, the Serial RapidIO data lines, and the SGMII data lines.

## 2.5.3.1 DC-Level Requirements for SerDes Reference Clocks

The DC-level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below:

- Differential Mode
  - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
  - For an external DC-coupled connection, the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. Figure 7 shows the SerDes reference clock input requirement for DC-coupled connection scheme.





### **Electrical Characteristics**

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

| Table 11. | PCI Express | (2.5 Gbps) | Differential | Transmitter ( | Tx) Out | put DC S | pecifications |
|-----------|-------------|------------|--------------|---------------|---------|----------|---------------|
|-----------|-------------|------------|--------------|---------------|---------|----------|---------------|

| Parameter                                         | Symbol                   | Min | Typical | Мах  | Units | Notes |  |  |  |
|---------------------------------------------------|--------------------------|-----|---------|------|-------|-------|--|--|--|
| Differential peak-to-peak output voltage          | V <sub>TX-DIFFp-p</sub>  | 800 | 1000    | 1200 | mV    | 1     |  |  |  |
| De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO</sub> | 3.0 | 3.5     | 4.0  | dB    | 2     |  |  |  |
| DC differential Tx impedance                      | Z <sub>TX-DIFF-DC</sub>  | 80  | 100     | 120  | Ω     | 3     |  |  |  |
| Transmitter DC impedance                          | Z <sub>TX-DC</sub>       | 40  | 50      | 60   | Ω     | 4     |  |  |  |
| Note: $1  V = -2 \times V = V$                    |                          |     |         |      |       |       |  |  |  |

V<sub>TX-DIFFp-p</sub> = 2 × |V<sub>TX-D+</sub> - V<sub>TX-D-</sub>| Measured at the package pins with a test load of 50 Ω to GND on each pin.
 Ratio of the V<sub>TX-DIFFp-p</sub> of the second and following bits after a transition divided by the V<sub>TX-DIFFp-p</sub> of the first bit after a

transition. Measured at the package pins with a test load of 50  $\Omega$  to GND on each pin.

**3.** Tx DC differential mode low impedance

4. Required Tx D+ as well as D- DC Impedance during all states

### Table 12. PCI Express (2.5 Gbps) Differential Receiver (Rx) Input DC Specifications

| Parameter                               | Symbol                           | Min | Typical | Max  | Units | Notes |
|-----------------------------------------|----------------------------------|-----|---------|------|-------|-------|
| Differential input peak-to-peak voltage | V <sub>RX-DIFFp-p</sub>          | 120 | 1000    | 1200 | mV    | 1     |
| DC differential Input Impedance         | Z <sub>RX-DIFF-DC</sub>          | 80  | 100     | 120  | Ω     | 2     |
| DC input impedance                      | Z <sub>RX-DC</sub>               | 40  | 50      | 60   | Ω     | 3     |
| Powered down DC input impedance         | Z <sub>RX-HIGH-IMP-DC</sub>      | 50  | —       | —    | ΚΩ    | 4     |
| Electrical idle detect threshold        | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65  | —       | 175  | mV    | 5     |

Notes: 1. V<sub>RX-DIFFp-p</sub> = 2 × |V<sub>RX-D+</sub> - V<sub>RX-D-</sub>| Measured at the package pins with a test load of 50 Ω to GND on each pin.
 2. Rx DC differential mode impedance. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM), there is a 5 ms transition time before the receiver termination values must be met on all unconfigured lanes of a port.

3. Required Rx D+ as well as D– DC Impedance (50 ±20% tolerance). Measured at the package pins with a test load of 50 Ω to GND on each pin. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM), there is a 5 ms transition time before the receiver termination values must be met on all unconfigured lanes of a port.

4. Required Rx D+ as well as D– DC Impedance when the receiver terminations do not have power. The Rx DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the Rx ground.

5.  $V_{RX-IDLE-DET-DIFFp-p} = 2 \times |V_{RX-D+} - V_{RX-D-}|$ . Measured at the package pins of the receiver

## 2.5.3.3 DC-Level Requirements for Serial RapidIO Configurations

This sections provided various DC-level requirements for Serial RapidIO Configurations.

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

### Table 13. Serial RapidIO Transmitter DC Specifications

| Parameter                                                                         | Symbol              | Min   | Typical | Max  | Units | Notes |  |  |
|-----------------------------------------------------------------------------------|---------------------|-------|---------|------|-------|-------|--|--|
| Output voltage                                                                    | V <sub>O</sub>      | -0.40 | —       | 2.30 | V     | 1     |  |  |
| Long run differential output voltage                                              | V <sub>DIFFPP</sub> | 800   | —       | 1600 | mVp-p | _     |  |  |
| Short run differential output voltage                                             | V <sub>DIFFPP</sub> | 500   | —       | 1000 | mVp-p | _     |  |  |
| Note: Voltage relative to COMMON of either signal comprising a differential pair. |                     |       |         |      |       |       |  |  |

| Parameter                       | Symbol          | Min | Typical | Мах  | Units | Notes |
|---------------------------------|-----------------|-----|---------|------|-------|-------|
| Differential input voltage      | V <sub>IN</sub> | 200 | —       | 1600 | mVp-p | 1     |
| Notes: 1. Measured at receiver. |                 |     |         |      |       |       |

### Table 14. Serial RapidIO Receiver DC Specifications

#### **DC-Level Requirements for SGMII Configurations** 2.5.3.4

Note: Specifications are valid at the recommended operating conditions listed in Table 3

Table 15 describes the SGMII SerDes transmitter AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs (SR[1–2]\_TX[n] and  $\overline{SR[1-2]_TX}[n]$ ) as shown in Figure 10.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |                                          |     |                                         |      | •      |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------|-----|-----------------------------------------|------|--------|--|--|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Symbol          | Min                                      | Тур | Мах                                     | Unit | Notes  |  |  |
| Output high voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>OH</sub> | _                                        | _   | $XV_{DD_SRDS-Typ}/2 +  V_{OD} _{max}/2$ | mV   | 1      |  |  |
| Output low voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>OL</sub> | $XV_{DD\_SRDS-Typ}/2 -  V_{OD} _{max}/2$ | _   | —                                       | mV   | 1      |  |  |
| Output differential                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>OD</sub> | 323                                      | 500 | 725                                     | mV   | 2,3,4  |  |  |
| voltage (XV <sub>DD-Typ</sub> at                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                 | 296                                      | 459 | 665                                     |      | 2,3,5  |  |  |
| 1.0 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 | 269                                      | 417 | 604                                     |      | 2,3,6  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 | 243                                      | 376 | 545                                     |      | 2,3,7  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 | 215                                      | 333 | 483                                     |      | 2,3,8  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 | 189                                      | 292 | 424                                     |      | 2,3,9  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 | 162                                      | 250 | 362                                     |      | 2,3,10 |  |  |
| Output impedance<br>(single-ended)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R <sub>O</sub>  | 40                                       | 50  | 60                                      | Ω    | _      |  |  |
| <ul> <li>Notes: 1. This does not align to DC-coupled SGMII. XV<sub>DD_SRDS2-Typ</sub> = 1.1 V.</li> <li>2. The  V<sub>OD</sub>  value shown in the table assumes full multitude by setting srd_smit_lvl as 000 and the following transmit equalization setting in the XMITEQAB (for lanes A and B) or XMITEQEF (for lanes E and F) bit field of Control Register:</li> <li>The MSB (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD DUFF a c</sub> amplitude which is power up default):</li> </ul> |                 |                                          |     |                                         |      |        |  |  |

### Table 15. SGMII DC Transmitter Electrical Characteristics

• The LSB (bit [1-3]) of the above bit field is set based on the equalization settings listed in notes 4 through 10. The |V<sub>OD</sub>| value shown in the Typ column is based on the condition of XV<sub>DD SRDS2,Typ</sub> = 1.0 V, no common mode offset 3.

|                                     | DD_3RD32-Typ                                                                  |  |
|-------------------------------------|-------------------------------------------------------------------------------|--|
| variation (V <sub>OS</sub> =500mV), | SerDes transmitter is terminated with 100- $\Omega$ differential load between |  |

- Equalization setting: 1.0x: 0000. 4.
- 5. Equalization setting: 1.09x: 1000.
- 6. Equalization setting: 1.2x: 0100.
- 7. Equalization setting: 1.33x: 1100.
- Equalization setting: 1.5x: 0010. 8.
- Equalization setting: 1.71x: 1010. 9.
- 10. Equalization setting: 2.0x: 0110.
- 11.  $|V_{OD}| = |V_{SR[1-2]_TXn} V_{\overline{SR[1-2]_TXn}}|$ .  $|V_{OD}|$  is also referred to as output differential peak voltage.  $V_{TX-DIFF_{P-P}} = 2^*|V_{OD}|$

# 2.6 AC Timing Characteristics

This section describes the AC timing characteristics for the MSC8256.

## 2.6.1 DDR SDRAM AC Timing Specifications

This section describes the AC electrical characteristics for the DDR SDRAM interface.

## 2.6.1.1 DDR SDRAM Input AC Timing Specifications

Table 18 provides the input AC timing specifications for the DDR SDRAM when  $V_{DDDDR}$  (typ) = 1.8 V.

### Table 18. DDR2 SDRAM Input AC Timing Specifications for 1.8 V Interface

| Parameter                                                               | Symbol          | Min                      | Мах                      | Unit |
|-------------------------------------------------------------------------|-----------------|--------------------------|--------------------------|------|
| AC input low voltage                                                    | V <sub>IL</sub> | _                        | MV <sub>REF</sub> - 0.20 | V    |
| AC input high voltage                                                   | V <sub>IH</sub> | MV <sub>REF</sub> + 0.20 | —                        | V    |
| Note: At recommended operating conditions with $V_{DDDDR}$ of 1.8 ± 5%. |                 |                          |                          |      |

Table 19 provides the input AC timing specifications for the DDR SDRAM when  $V_{DDDDR}$  (typ) = 1.5 V.

### Table 19. DDR3 SDRAM Input AC Timing Specifications for 1.5 V Interface

| Parameter                                                               | Symbol          | Min                       | Мах                       | Unit |
|-------------------------------------------------------------------------|-----------------|---------------------------|---------------------------|------|
| AC input low voltage                                                    | V <sub>IL</sub> | —                         | MV <sub>REF</sub> – 0.175 | V    |
| AC input high voltage                                                   | V <sub>IH</sub> | MV <sub>REF</sub> + 0.175 | —                         | V    |
| Note: At recommended operating conditions with $V_{DDDDR}$ of 1.5 ± 5%. |                 |                           |                           |      |

Table 20 provides the input AC timing specifications for the DDR SDRAM interface.

### Table 20. DDR SDRAM Input AC Timing Specifications

| Parameter                                                                                                                                                               | Symbol                                                                                                                                                                                                                                                                                                                                                                                                                           | Min                 | Max              | Unit      | Notes       |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|-----------|-------------|--|--|--|
| Controller Skew for MDQS—MDQ/MECC/MDM                                                                                                                                   | t <sub>CISKEW</sub>                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>ciskew</sub> |                  |           | 1, 2        |  |  |  |
| 800 MHz data rate                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                  | -200                | 200              | ps        |             |  |  |  |
| 667 MHz data rate                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                  | -240                | 240              | ps        |             |  |  |  |
| Tolerated Skew for MDQS—MDQ/MECC/MDM                                                                                                                                    | t <sub>DISKEW</sub>                                                                                                                                                                                                                                                                                                                                                                                                              |                     |                  |           | 2, 3        |  |  |  |
| 800 MHz data rate                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                | -425                | 425              | ps        |             |  |  |  |
| 667 MHz data rate                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                  | -510                | 510              | ps        |             |  |  |  |
| Notes: 1. t <sub>CISKEW</sub> represents the total amount of skew captured with MDQS[n]. Subtract this value f                                                          | consumed by the controller rom the total timing budget.                                                                                                                                                                                                                                                                                                                                                                          | between MDQS        | [n] and any corr | esponding | bit that is |  |  |  |
| <ol><li>At recommended operating conditions with V</li></ol>                                                                                                            | <sub>DDDDR</sub> (1.8 V or 1.5 V) ± 5%                                                                                                                                                                                                                                                                                                                                                                                           | %                   |                  |           |             |  |  |  |
| <ol> <li>The amount of skew that can be tolerated fro<br/>determined by the following equation: t<sub>DISKEV</sub><br/>absolute value of t<sub>CISKEW</sub>.</li> </ol> | <ol> <li>At recommended operating conditions with V<sub>DDDDR</sub> (1.5 v of 1.5 v) ± 3%</li> <li>The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T ÷ 4 – abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of tourset.</li> </ol> |                     |                  |           |             |  |  |  |

Figure 11 shows the DDR2 and DDR3 SDRAM interface input timing diagram.



Figure 11. DDR2 and DDR3 SDRAM Interface Input Timing Diagram

## 2.6.1.2 DDR SDRAM Output AC Timing Specifications

Table 21 provides the output AC timing specifications for the DDR SDRAM interface.

| Parameter                                                                               | Symbol <sup>1</sup>                         | Min                          | Max                  | Unit     | Notes |
|-----------------------------------------------------------------------------------------|---------------------------------------------|------------------------------|----------------------|----------|-------|
| MCK[n] cycle time                                                                       | t <sub>MCK</sub>                            | 2.5                          | 5                    | ns       | 2     |
| ADDR/CMD output setup with respect to MCK<br>• 800 MHz data rate<br>• 667 MHz data rate | <sup>t</sup> DDKHAS                         | 0.917<br>1.10                |                      | ns<br>ns | 3     |
| ADDR/CMD output hold with respect to MCK<br>• 800 MHz data rate<br>• 667 MHz data rate  | t <sub>DDKHAX</sub>                         | 0.767<br>1.02                |                      | ns<br>ns | 3     |
| MCSn output setup with respect to MCK<br>• 800 MHz data rate<br>• 667 MHz data rate     | <sup>t</sup> DDKHCS                         | 0.917<br>1.10                |                      | ns<br>ns | 3     |
| MCSn output hold with respect to MCK<br>• 800 MHz data rate<br>• 667 MHz data rate      | tddkhcx                                     | 0.767<br>1.02                |                      | ns<br>ns | 3     |
| MCK to MDQS Skew<br>• 800 MHz data rate<br>• 667 MHz data rate                          | t <sub>DDKHMH</sub>                         | -0.4<br>-0.6                 | 0.375<br>0.6         | ns       | 4     |
| MDQ/MECC/MDM output setup with respect to MDQS<br>• 800 MHz<br>• 667 MHz                | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 300<br>375                   |                      | ps<br>ps | 5     |
| MDQ/MECC/MDM output hold with respect to MDQS<br>• 800 MHz<br>• 667 MHz                 | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | 300<br>375                   |                      | ps<br>ps | 5     |
| MDQS preamble                                                                           | t <sub>DDKHMP</sub>                         | $-0.9 	imes t_{MCK}$         | _                    | ns       | _     |
| MDQS postamble                                                                          | t <sub>DDKHME</sub>                         | $-0.4 \times t_{\text{MCK}}$ | $-0.6 	imes t_{MCK}$ | ns       | _     |

### Table 21. DDR SDRAM Output AC Timing Specifications

### Table 24. SR[1–2]\_REF\_CLK and SR[1–2]\_REF\_CLK Input Clock Requirements (continued)

| Parameter |                                                                                                                    | Symbol                                                                                                           | Min                                                                                                                  | Typical         | Мах   | Units                     | Notes             |          |  |  |
|-----------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------|-------|---------------------------|-------------------|----------|--|--|
| Notes:    | 1.                                                                                                                 | Caution: Only 100 and 125 have been tested. Other values will not work correctly with the rest of the system.    |                                                                                                                      |                 |       |                           |                   |          |  |  |
|           | 2.                                                                                                                 | Limits from PCI Express CEM Rev                                                                                  | 1.0a                                                                                                                 |                 |       |                           |                   |          |  |  |
|           | 3.                                                                                                                 | Measured from –200 mV to +200 mV on the differential waveform (derived from SR[1–2]_REF_CLK minus                |                                                                                                                      |                 |       |                           |                   |          |  |  |
|           |                                                                                                                    | SR[1-2]_REF_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV |                                                                                                                      |                 |       |                           |                   |          |  |  |
|           |                                                                                                                    | measurement window is centered on the differential zero crossing. See Figure 16.                                 |                                                                                                                      |                 |       |                           |                   |          |  |  |
|           | 4.                                                                                                                 | Measurement taken from different                                                                                 | al waveform                                                                                                          | -               | -     |                           |                   |          |  |  |
|           | 5.                                                                                                                 | Measurement taken from single-er                                                                                 | nded waveform                                                                                                        |                 |       |                           |                   |          |  |  |
|           | 6.                                                                                                                 | Matching applies to rising edge for                                                                              | utching applies to rising edge for SR[1-2]_REF_CLK and falling edge rate for SR[1-2]_REF_CLK. It is measured using a |                 |       |                           |                   |          |  |  |
|           | 200 mV window centered on the median cross point where SR[1-2] REF CLK rising meets SR[1-2] REF CLK falling.       |                                                                                                                  |                                                                                                                      |                 |       |                           |                   | ing. The |  |  |
|           | median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calcul |                                                                                                                  |                                                                                                                      |                 |       |                           | e rate calculatio | ns. The  |  |  |
|           |                                                                                                                    | rise edge rate of SR[1-2] REF C                                                                                  | te of SR[1-2] REF CLK should be compared to the fall edge rate of SR[1-2] REF CLK; the maximum allowed               |                 |       |                           |                   |          |  |  |
|           |                                                                                                                    | difference should not exceed 20%                                                                                 | of the slowest edge                                                                                                  | rate. See Figur | e 17. | <b>1</b> — — <sup>-</sup> | ,                 |          |  |  |



Figure 16. Differential Measurement Points for Rise and Fall Time



Figure 17. Single-Ended Measurement Points for Rise and Fall Time Matching

# 3.1.2 Power-On Ramp Time

This section describes the AC electrical specification for the power-on ramp rate requirements for all voltage supplies (including GVDD/SXPVDD/SXCVDD/QVDD/GVDD/NVDD, all VDD supplies, MVREF, and all AVDD supplies). Controlling the power-on ramp time is required to avoid falsely triggering the ESD circuitry. Table 39 defines the power supply ramp time specification.

### Table 39. Power Supply Ramp Rate

|                     |    | Parameter                                                                                                                                                                                                                                                                                       | Min                           | Max                            | Unit |  |  |  |  |
|---------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------|------|--|--|--|--|
| Required ramp rate. |    |                                                                                                                                                                                                                                                                                                 |                               | 36000                          | V/s  |  |  |  |  |
| Notes:              | 1. | Ramp time is specified as a linear ramp from 10% to 90% of nominal voltage of the specific voltage supply. If the ramp is non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical because this range might falsely triager the ESD circuitry. |                               |                                |      |  |  |  |  |
|                     | 2. | Required over the full recommended operating temperature range (see Table 3).                                                                                                                                                                                                                   |                               |                                |      |  |  |  |  |
|                     | 3. | All supplies must be at their stable values within 50 ms.                                                                                                                                                                                                                                       |                               |                                |      |  |  |  |  |
|                     | 4. | The GVDD pins can be held low on the application board at powerup. If GVDD is not held low voltage level that depends on the board-level impedance-to-ground. If the impedance is hig theoretically, GVDD can rise up close to the VDD levels.                                                  | ow, then G\<br>h (that is, in | /DD will rise<br>finite), then | to a |  |  |  |  |

# 3.1.3 Power Supply Guidelines

Use the following guidelines for power-up sequencing:

- Couple M3VDD with the VDD power rail using an extremely low impedance path.
- Couple inputs PLL1\_AVDD, PLL2\_AVDD and PLL3\_AVDD with the VDD power rail using an RC filter (see Figure 37).
- There is no dependency in power-on/power-off sequence between the GVDD1, GVDD2, NVDD, and QVDD power rails.
- Couple inputs M1VREF and M2VREF with the GVDD1 and GVDD2 power rails, respectively. They should rise at the same time as or after their respective power rail.
- There is no dependency between RapidIO supplies: SXCVDD1, SXCVDD2, SXPVDD1 and SXPVDD2 and other MSC8256 supplies in the power-on/power-off sequence
- Couple inputs SR1\_PLL\_AVDD and SR2\_PLL\_AVDD with SXCVDD1 and SXCVDD2 power rails, respectively, using an RC filter (see Figure 38).

External voltage applied to any input line must not exceed the I/O supply voltage related to this line by more than 0.6 V at any time, including during power-up. Some designs require pull-up voltages applied to selected input lines during power-up for configuration purposes. This is an acceptable exception to the rule during start-up. However, each such input can draw up to 80 mA per input pin per MSC8256 device in the system during power-up. An assertion of the inputs to the high voltage level before power-up should be with slew rate less than 4 V/ns.

The device power rails should rise in the following sequence:

1. VDD (and all coupled supplies)

2. After the above rails rise to 90% of their nominal voltage, the following I/O power rails may rise in any sequence (see Figure 34): QVDD, NVDD, GVDD1, and GVDD2.



Figure 34. Supply Ramp-Up Sequence

- Notes: 1. If the M3 memory is not used, M3VDD can be tied to GND.
  - 2. If the HSSI port1 is not used, SXCVDD1 and SXPVDD1 must be connected to the designated power supplies.
  - 3. If the HSSI port2 is not used, SXCVDD2 and SXPVDD2 must be connected to the designated power supplies.
  - 4. If the DDR port 1 interface is not used, it is recommended that GVDD1 be left unconnected.
  - 5. If the DDR port 2 interface is not used, it is recommended that GVDD2 be left unconnected.

## 3.1.4 Reset Guidelines

When a debugger is not used, implement the connection scheme shown in Figure 35.



Figure 35. Reset Connection in Functional Application

When a debugger is used, implement the connection scheme shown in Figure 36.



Figure 36. Reset Connection in Debugger Application

# 3.2 PLL Power Supply Design Considerations

Each global PLL power supply must have an external RC filter for the PLLn\_AVDD input (see Figure 37) in which the following components are defined as listed:

- $R = 5 \Omega \pm 5\%$
- $C1 = 10 \ \mu\text{F} \pm 10\%$ , 0603, X5R, with ESL  $\leq 0.5 \ \text{nH}$ , low ESL Surface Mount Capacitor.
- $C2 = 1.0 \ \mu\text{F} \pm 10\%$ , 0402, X5R, with ESL  $\leq 0.5 \ \text{nH}$ , low ESL Surface Mount Capacitor.

Note: A higher capacitance value for C2 may be used to improve the filter as long as the other C2 parameters do not change.

All three PLLs can connect to a single supply voltage source (such as a voltage regulator) as long as the external RC filter is applied to each PLL separately. For optimal noise filtering, place the circuit as close as possible to its PLLn\_AVDD inputs.



### Figure 37. PLL Supplies

Each SerDes PLL power supply must be filtered using a circuit similar to the one shown in Figure 38, to ensure stability of the internal clock. For maximum effectiveness, the filter circuit should be placed as closely as possible to the SRn\_PLL\_AVDD ball to ensure it filters out as much noise as possible. The ground connection should be near the SRn\_PLL\_AVDD ball. The 0.003  $\mu$ F capacitor is closest to the ball, followed by the two 2.2  $\mu$ F capacitors, and finally the 1  $\Omega$  resistor to the board supply plane. The capacitors are connected from SRn\_PLL\_AVDD to the ground plane. Use ceramic chip capacitors with the highest possible self-resonant frequency. All trances should be kept short, wide, and direct.



Figure 38. SerDes PLL Supplies



### How to Reach Us:

Home Page: www.freescale.com

### Web Support:

http://www.freescale.com/support

### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 010 5879 8000 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MSC8256 Rev. 5 12/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale, the Freescale logo, CodeWarrior, and StarCore are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2008–2011 Freescale Semiconductor, Inc

