

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Break at Chatra            | A strain                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | ACTIVE                                                                |
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART, USB, USB OTG               |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT     |
| Number of I/O              | 84                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 16К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D - 16bit; D/A - 12bit                                              |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 121-LFBGA                                                             |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl46z128vmc4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Ratings** 1

#### **Thermal handling ratings** 1.1

#### Table 1. Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

#### Moisture handling ratings 1.2

#### Table 2. Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level |      | 3    |      | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 1.3 ESD handling ratings

Table 3. ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C     | -100  | +100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

Determined according to JEDEC Standard JESD78, IC Latch-Up Test.



| Symbol             | Description                                                   | Min. | Тур. | Max. | Unit | Notes |
|--------------------|---------------------------------------------------------------|------|------|------|------|-------|
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV = 01) | 2.48 | 2.56 | 2.64 | V    | _     |
|                    | Low-voltage warning thresholds — high range                   |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | <ul> <li>Level 1 falling (LVWV = 00)</li> </ul>               | 2.62 | 2.70 | 2.78 | v    |       |
| V <sub>LVW2H</sub> | <ul> <li>Level 2 falling (LVWV = 01)</li> </ul>               | 2.72 | 2.80 | 2.88 | v    |       |
| V <sub>LVW3H</sub> | <ul> <li>Level 3 falling (LVWV = 10)</li> </ul>               | 2.82 | 2.90 | 2.98 | v    |       |
| V <sub>LVW4H</sub> | • Level 4 falling (LVWV = 11)                                 | 2.92 | 3.00 | 3.08 | v    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range     |      | ±60  | _    | mV   | _     |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)    | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                    |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | <ul> <li>Level 1 falling (LVWV = 00)</li> </ul>               | 1.74 | 1.80 | 1.86 | v    |       |
| V <sub>LVW2L</sub> | <ul> <li>Level 2 falling (LVWV = 01)</li> </ul>               | 1.84 | 1.90 | 1.96 | v    |       |
| V <sub>LVW3L</sub> | <ul> <li>Level 3 falling (LVWV = 10)</li> </ul>               | 1.94 | 2.00 | 2.06 | v    |       |
| V <sub>LVW4L</sub> | • Level 4 falling (LVWV = 11)                                 | 2.04 | 2.10 | 2.16 | v    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range      |      | ±40  | _    | mV   | _     |
| V <sub>BG</sub>    | Bandgap voltage reference                                     | 0.97 | 1.00 | 1.03 | V    | —     |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed        | 900  | 1000 | 1100 | μs   |       |

| Table 6. | Vpp supply LVD and POR    | operating requirements | (continued) |
|----------|---------------------------|------------------------|-------------|
|          | *DD Supply LVD and I On v | speraling requirements | (continucu) |

1. Rising thresholds are falling threshold + hysteresis voltage

### 2.2.3 Voltage and current operating behaviors Table 7. Voltage and current operating behaviors

| Symbol           | Description                                                                                                                                                                                                 | Min.                                           | Max. | Unit   | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------|--------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad (except RESET_b)<br>• 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -5 mA<br>• 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -2.5 mA  | V <sub>DD</sub> – 0.5<br>V <sub>DD</sub> – 0.5 | _    | V<br>V | 1, 2  |
| V <sub>OH</sub>  | Output high voltage — High drive pad (except<br>RESET_b)<br>• 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -20 mA<br>• 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -10 mA | V <sub>DD</sub> – 0.5<br>V <sub>DD</sub> – 0.5 | _    | V<br>V | 1, 2  |
| I <sub>OHT</sub> | Output high current total for all ports                                                                                                                                                                     | _                                              | 100  | mA     |       |



| Symbol           | Description                                                                                          | Min. | Max.  | Unit | Notes |
|------------------|------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                                |      |       |      | 1     |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 5 mA                                  | _    | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 2.5 mA                               | _    | 0.5   | v    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                                  |      |       |      | 1     |
|                  | • 2.7 V $\leq$ V_{DD} $\leq$ 3.6 V, I_{OL} = 20 mA                                                   | _    | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 10 \text{ mA}$ | _    | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                               | —    | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                                           | _    | 1     | μA   | 3     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                             | —    | 0.025 | μA   | 3     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                                    | _    |       | μA   | 3     |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                           | —    | 1     | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                            | 20   | 50    | kΩ   | 4     |

### Table 7. Voltage and current operating behaviors (continued)

1. PTB0, PTB1, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.

- 2. The reset pin only contains an active pull down device when configured as the RESET signal or as a GPIO. When configured as a GPIO output, it acts as a pseudo open drain output.
- 3. Measured at  $V_{DD} = 3.6 V$

4. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$ 

# 2.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- FEI clock mode

POR and VLLSx $\rightarrow$ RUN recovery use FEI clock mode at the default CPU and system frequency of 21 MHz, and a bus and flash clock frequency of 10.5 MHz.

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. |      |      | 300  | μs   | 1     |

 Table 8. Power mode transition operating behaviors



| Symbol                     | Description                                                                                                                                                                                                                      |           | Тур.  | Max   | Unit | Note |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------|------|------|
|                            | Run mode current - 48 MHz core / 24                                                                                                                                                                                              | at 25 °C  | 6.9   | 7.1   | mA   |      |
|                            | MHz bus and flash, all peripheral clocks<br>enabled, code executing from flash, at<br>3.0 V                                                                                                                                      | at 125 °C | 7.3   | 7.6   | mA   |      |
| I <sub>DD_WAIT</sub>       | Wait mode current - core disabled / 48<br>MHz system / 24 MHz bus / flash<br>disabled (flash doze enabled), all<br>peripheral clocks disabled, at 3.0 V                                                                          | _         | 2.9   | 3.5   | mA   | 3    |
| I <sub>DD_WAIT</sub>       | Wait mode current - core disabled / 24<br>MHz system / 24 MHz bus / flash<br>disabled (flash doze enabled), wait<br>mode reduced frequency current at 3.0<br>V — all peripheral clocks disabled                                  | _         | 2.2   | 2.8   | mA   | 3    |
| I <sub>DD_PSTOP2</sub>     | Stop mode current with partial stop 2<br>clocking option - core and system<br>disabled / 10.5 MHz bus, at 3.0 V                                                                                                                  |           | 1.6   | 2.1   | mA   | 3    |
| I <sub>DD_VLPRCO</sub> _CM | Very-low-power run mode current in<br>compute operation - 4 MHz core / 0.8<br>MHz flash / bus clock disabled, LPTMR<br>running with 4 MHz internal reference<br>clock, CoreMark benchmark code<br>executing from flash, at 3.0 V |           | 798   |       | μΑ   | 5    |
| IDD_VLPRCO                 | Very low power run mode current in<br>compute operation - 4 MHz core / 0.8<br>MHz flash / bus clock disabled, code<br>executing from flash, at 3.0 V                                                                             |           | 167   | 336   | μA   | 6    |
| I <sub>DD_VLPR</sub>       | Very low power run mode current - 4<br>MHz core / 0.8 MHz bus and flash, all<br>peripheral clocks disabled, code<br>executing from flash, at 3.0 V                                                                               | _         | 192   | 354   | μA   | 6    |
| I <sub>DD_VLPR</sub>       | Very low power run mode current - 4<br>MHz core / 0.8 MHz bus and flash, all<br>peripheral clocks enabled, code<br>executing from flash, at 3.0 V                                                                                | _         | 257   | 431   | μA   | 4, 6 |
| I <sub>DD_VLPW</sub>       | Very low power wait mode current -<br>core disabled / 4 MHz system / 0.8<br>MHz bus / flash disabled (flash doze<br>enabled), all peripheral clocks disabled,<br>at 3.0 V                                                        | _         | 112   | 286   | μA   | 6    |
| I <sub>DD_STOP</sub>       | Stop mode current at 3.0 V                                                                                                                                                                                                       | at 25 °C  | 306   | 328   | μA   |      |
|                            |                                                                                                                                                                                                                                  | at 50 °C  | 322   | 349   | μA   |      |
|                            |                                                                                                                                                                                                                                  | at 70 °C  | 348   | 382   | μA   |      |
|                            |                                                                                                                                                                                                                                  | at 85 °C  | 384   | 433   | μA   |      |
|                            |                                                                                                                                                                                                                                  | at 105 °C | 481   | 578   | μA   |      |
| I <sub>DD_VLPS</sub>       | Very-low-power stop mode current at                                                                                                                                                                                              | at 25 °C  | 2.71  | 5.03  | μA   |      |
|                            | 5.0 V                                                                                                                                                                                                                            | at 50 °C  | 7.05  | 11.94 | μA   |      |
|                            |                                                                                                                                                                                                                                  | at 70 °C  | 15.80 | 26.87 | μA   |      |

### Table 9. Power consumption operating behaviors (continued)



| Symbol                     | Description                                                                                                                                                                                                       |                                                       |     | ٦   | empera | ature (° | C)  |     | Unit |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----|-----|--------|----------|-----|-----|------|
|                            |                                                                                                                                                                                                                   |                                                       | -40 | 25  | 50     | 70       | 85  | 105 |      |
| I <sub>IREFSTEN4MHz</sub>  | 4 MHz internal reference clock (IRC) adder.<br>Measured by entering STOP or VLPS mode<br>with 4 MHz IRC enabled.                                                                                                  |                                                       | 56  | 56  | 56     | 56       | 56  | 56  | μA   |
| I <sub>IREFSTEN32KHz</sub> | 32 kHz internal reference clock<br>Measured by entering STOP n<br>32 kHz IRC enabled.                                                                                                                             | (IRC) adder.<br>node with the                         | 52  | 52  | 52     | 52       | 52  | 52  | μA   |
| I <sub>EREFSTEN4MHz</sub>  | External 4 MHz crystal clock a<br>Measured by entering STOP o<br>with the crystal enabled.                                                                                                                        | dder.<br>r VLPS mode                                  | 206 | 228 | 237    | 245      | 251 | 258 | μA   |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock                                                                                                                                                                                     | VLLS1                                                 | 440 | 490 | 540    | 560      | 570 | 580 | nA   |
|                            | adder by means of the                                                                                                                                                                                             | VLLS3                                                 | 440 | 490 | 540    | 560      | 570 | 580 | ]    |
|                            | EREFSTEN] bits. Measured                                                                                                                                                                                          | LLS                                                   | 490 | 490 | 540    | 560      | 570 | 680 |      |
|                            | by entering all modes with the                                                                                                                                                                                    | VLPS                                                  | 510 | 560 | 560    | 560      | 610 | 680 |      |
|                            | crystal enabled.                                                                                                                                                                                                  | STOP                                                  | 510 | 560 | 560    | 560      | 610 | 680 | ]    |
| I <sub>CMP</sub>           | CMP peripheral adder measured by placing<br>the device in VLLS1 mode with CMP enabled<br>using the 6-bit DAC and a single external<br>input for compare. Includes 6-bit DAC power<br>consumption.                 |                                                       | 22  | 22  | 22     | 22       | 22  | 22  | μA   |
| I <sub>RTC</sub>           | RTC peripheral adder measured by placing<br>the device in VLLS1 mode with external 32<br>kHz crystal enabled by means of the<br>RTC_CR[OSCE] bit and the RTC ALARM set<br>for 1 minute. Includes ERCLK32K (32 kHz |                                                       | 432 | 357 | 388    | 475      | 532 | 810 | nA   |
| I <sub>UART</sub>          | UART peripheral adder<br>measured by placing the<br>device in STOP or VLPS<br>mode with selected clock<br>source waiting for RX data at                                                                           | MCGIRCLK<br>(4 MHz<br>internal<br>reference<br>clock) | 66  | 66  | 66     | 66       | 66  | 66  | μA   |
|                            | 115200 baud rate. Includes<br>selected clock source power<br>consumption.                                                                                                                                         | OSCERCLK<br>(4 MHz<br>external<br>crystal)            | 214 | 237 | 246    | 254      | 260 | 268 |      |
| I <sub>TPM</sub>           | TPM peripheral adder<br>measured by placing the<br>device in STOP or VLPS<br>mode with selected clock<br>source configured for output                                                                             | MCGIRCLK<br>(4 MHz<br>internal<br>reference<br>clock) | 86  | 86  | 86     | 86       | 86  | 86  | μA   |
|                            | compare generating 100 Hz<br>clock signal. No load is<br>placed on the I/O generating<br>the clock signal. Includes<br>selected clock source and I/O<br>switching currents.                                       | OSCERCLK<br>(4 MHz<br>external<br>crystal)            | 235 | 256 | 265    | 274      | 280 | 287 |      |

### Table 10. Low power mode peripheral adders — typical value





Figure 4. VLPR mode current vs. core frequency

### 2.2.6 EMC radiated emissions operating behaviors Table 11. EMC radiated emissions operating behaviors

| Symbol              | Description                        | Frequency<br>band<br>(MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                    | 12   | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                     | 8    | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                    | 7    | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                   | 4    | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000                  | М    | —    | 2,3   |

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits -Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.
- 2.  $V_{DD}$  = 3.3 V,  $T_A$  = 25 °C,  $f_{OSC}$  = 8 MHz (crystal),  $f_{SYS}$  = 48 MHz,  $f_{BUS}$  = 24 MHz
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions-TEM Cell and Wideband TEM Cell Method





Figure 6. Serial wire data timing

# 3.2 System modules

There are no specifications necessary for the device's system modules.

# 3.3 Clock modules

# 3.3.1 MCG specifications

Table 18. MCG specifications

| Symbol                  | Description                                                                                                                  | Min.  | Тур.   | Max.    | Unit              | Notes |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------|-------|--------|---------|-------------------|-------|
| f <sub>ints_ft</sub>    | Internal reference frequency (slow clock) — factory trimmed at nominal $V_{\text{DD}}$ and 25 °C                             | _     | 32.768 | —       | kHz               |       |
| f <sub>ints_t</sub>     | Internal reference frequency (slow clock) — user trimmed                                                                     | 31.25 | _      | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output<br>frequency at fixed voltage and temperature —<br>using C3[SCTRIM] and C4[SCFTRIM] | —     | ± 0.3  | ± 0.6   | %f <sub>dco</sub> | 1     |



| Symbol                | Description                           | Min.   | Тур. | Max.                                                          | Unit | Notes |
|-----------------------|---------------------------------------|--------|------|---------------------------------------------------------------|------|-------|
| J <sub>acc_pll</sub>  | PLL accumulated jitter over 1µs (RMS) |        |      |                                                               |      | 10    |
|                       | • f <sub>vco</sub> = 48 MHz           | _      | 1350 | —                                                             | ps   |       |
|                       | • f <sub>vco</sub> = 100 MHz          | _      | 600  | _                                                             | ps   |       |
| D <sub>lock</sub>     | Lock entry frequency tolerance        | ± 1.49 | —    | ± 2.98                                                        | %    |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance         | ± 4.47 | —    | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time          | _      |      | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 11    |

#### Table 18. MCG specifications (continued)

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. The deviation is relative to the factory trimmed frequency at nominal  $V_{DD}$  and 25 °C,  $f_{ints_{ft}}$ .
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 0.
- The resulting system clock frequencies must not exceed their maximum specified values. The DCO frequency deviation
   (Δf<sub>dco\_t</sub>) over voltage and temperature must be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification is based on standard deviation (RMS) of period or frequency.
- 8. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 9. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 10. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- 11. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

## **3.3.2 Oscillator electrical specifications**

### 3.3.2.1 Oscillator DC electrical specifications

| Symbol          | Description                             | Min. | Тур. | Max. | Unit | Notes |
|-----------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub> | Supply voltage                          | 1.71 | —    | 3.6  | V    |       |
| IDDOSC          | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                 | • 32 kHz                                | _    | 500  | —    | nA   |       |
|                 | • 4 MHz                                 | _    | 200  | —    | μA   |       |
|                 | • 8 MHz (RANGE=01)                      | _    | 300  | —    | μA   |       |
|                 | • 16 MHz                                | _    | 950  | —    | μA   |       |
|                 |                                         | _    | 1.2  | _    | mA   |       |

Table 19. Oscillator DC electrical specifications



| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
|                              | • 24 MHz                                                                                               |      | 1.5             | —    | mA   |       |
|                              | • 32 MHz                                                                                               |      |                 |      |      |       |
| I <sub>DDOSC</sub>           | Supply current — high gain mode (HGO=1)                                                                |      |                 |      |      | 1     |
|                              | • 32 kHz                                                                                               | _    | 25              | _    | μA   |       |
|                              | • 4 MHz                                                                                                | _    | 400             | _    | μA   |       |
|                              | • 8 MHz (RANGE=01)                                                                                     | _    | 500             | _    | μA   |       |
|                              | • 16 MHz                                                                                               | _    | 2.5             | _    | mA   |       |
|                              | • 24 MHz                                                                                               | _    | 3               | _    | mA   |       |
|                              | • 32 MHz                                                                                               | _    | 4               |      | mA   |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                                 | _    | _               | _    |      | 2, 3  |
| Cy                           | XTAL load capacitance                                                                                  | —    | —               | _    |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                              | —    | —               | —    | MΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                              | _    | 10              | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                             |      |                 |      | MΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                             | _    | 1               |      | MΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                                |      |                 |      | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                                | _    | 200             |      | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                               | _    |                 |      | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain<br>mode (HGO=1)                                            |      |                 |      |      |       |
|                              |                                                                                                        | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

| Table 19. | <b>Oscillator DC electrical s</b> | pecifications ( | (continued) | ) |
|-----------|-----------------------------------|-----------------|-------------|---|
|-----------|-----------------------------------|-----------------|-------------|---|

V<sub>DD</sub>=3.3 V, Temperature =25 °C
 See crystal or resonator manufacturer's recommendation





Figure 7. ADC input impedance equivalency diagram

### 3.6.1.2 16-bit ADC electrical characteristics

| Symbol               | Description                    | Conditions <sup>1</sup>              | Min.         | Typ. <sup>2</sup> | Max.            | Unit                 | Notes                |
|----------------------|--------------------------------|--------------------------------------|--------------|-------------------|-----------------|----------------------|----------------------|
| I <sub>DDA_ADC</sub> | Supply current                 |                                      | 0.215        | —                 | 1.7             | mA                   | 3                    |
|                      | ADC                            | • ADLPC = 1, ADHSC =                 | 1.2          | 2.4               | 3.9             | MHz                  | t <sub>ADACK</sub> = |
| asynchronous         | 0                              | 2.4                                  | 4.0          | 6.1               | MHz             | 1/f <sub>ADACK</sub> |                      |
|                      |                                | • ADLPC = 1, ADHSC = 1               | 3.0          | 5.2               | 7.3             | MHz                  |                      |
| f <sub>adack</sub>   |                                | • ADLPC = 0, ADHSC = 0               | 4.4          | 6.2               | 9.5             | MHz                  |                      |
|                      |                                | • ADLPC = 0, ADHSC = 1               |              |                   |                 |                      |                      |
|                      | Sample Time                    | See Reference Manual chapte          | r for sample | times             |                 |                      |                      |
| TUE                  | Total unadjusted               | 12-bit modes                         | —            | ±4                | ±6.8            | LSB <sup>4</sup>     | 5                    |
|                      | error                          | 12-bit modes                         | —            | ±1.4              | ±2.1            |                      |                      |
| DNL                  | Differential non-<br>linearity | 12-bit modes                         | _            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup>     | 5                    |
|                      |                                | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.2              | –0.3 to 0.5     |                      |                      |

| Table 26. | 16-bit ADC | characteristics | (V <sub>REFH</sub> = | $V_{DDA}$ , | V <sub>REFL</sub> = | V <sub>SSA</sub> ) |
|-----------|------------|-----------------|----------------------|-------------|---------------------|--------------------|
|-----------|------------|-----------------|----------------------|-------------|---------------------|--------------------|



- 1. All accuracy numbers assume the ADC is calibrated with V<sub>REFH</sub> = V<sub>DDA</sub>
- 2. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 3. The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{\text{REFH}} V_{\text{REFL}})/2^{N}$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz







Typical ADC 16-bit Single-Ended ENOB vs ADC Clock





| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  |      | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | —    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | —                     | _    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | $V_{SS} - 0.3$        | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | —                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | —                     | 5    | _               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 01</li> </ul>               | —                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | —                     | 20   | _               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>               | —                     | 30   |                 | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    | —               | V                |
| V <sub>CMPOI</sub> | Output low                                          | —                     | _    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _                     | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | —    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  |      | 0.3             | LSB              |

### 3.6.2 CMP and 6-bit DAC electrical specifications Table 27. Comparator and 6-bit DAC electrical specifications

1. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.

 Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Figure 11. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

### 3.6.3 12-bit DAC electrical characteristics

#### 3.6.3.1 12-bit DAC operating requirements Table 28. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min. | Max. | Unit | Notes |
|-------------------|-------------------------|------|------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71 | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13 | 3.6  | V    | 1     |
| CL                | Output load capacitance | —    | 100  | pF   | 2     |
| ١L                | Output load current     | —    | 1    | mA   |       |

1. The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REFH}}.$ 

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.



### 3.6.3.2 12-bit DAC operating behaviors Table 29. 12-bit DAC operating behaviors

| Symbol                | Description                                                                            | Min.                      | Тур.     | Max.              | Unit   | Notes |
|-----------------------|----------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                                                        | _                         | —        | 250               | μΑ     |       |
| I <sub>DDA_DACH</sub> | Supply current — high-speed mode                                                       | _                         | —        | 900               | μΑ     |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) —<br>low-power mode                          | —                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>    | Full-scale settling time (0x080 to 0xF7F) — high-power mode                            | _                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>  | Code-to-code settling time (0xBF8 to<br>0xC08) — low-power mode and high-speed<br>mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>  | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000          |                           | —        | 100               | mV     |       |
| V <sub>dacouth</sub>  | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF         | V <sub>DACR</sub><br>-100 | _        | V <sub>DACR</sub> | mV     |       |
| INL                   | Integral non-linearity error — high speed mode                                         | _                         | _        | ±8                | LSB    | 2     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                          | _                         | _        | ±1                | LSB    | 3     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                        | _                         | _        | ±1                | LSB    | 4     |
| VOFFSET               | Offset error                                                                           | —                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>        | Gain error                                                                             | —                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                  | Power supply rejection ratio, $V_{DDA} \ge 2.4 V$                                      | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>       | Temperature coefficient offset voltage                                                 | —                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>       | Temperature coefficient gain error                                                     | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                   | Output resistance (load = $3 \text{ k}\Omega$ )                                        | _                         | —        | 250               | Ω      |       |
| SR                    | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                    |                           |          |                   | V/µs   |       |
|                       | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                       | 1.2                       | 1.7      | —                 |        |       |
|                       | • Low power (SP <sub>LP</sub> )                                                        | 0.05                      | 0.12     | —                 |        |       |
| BW                    | 3dB bandwidth                                                                          |                           |          |                   | kHz    |       |
|                       | • High power (SP <sub>HP</sub> )                                                       | 550                       | _        | —                 |        |       |
|                       | <ul> <li>Low power (SP<sub>LP</sub>)</li> </ul>                                        | 40                        | _        | —                 |        |       |

1. Settling within  $\pm 1$  LSB

2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV

3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV

4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  – 100 mV

6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device

34



# NOTE

The MCGPLLCLK meets the USB jitter specifications for certification with the use of an external clock/crystal for both Device and Host modes.

The MCGFLLCLK does not meet the USB jitter specifications for certification.

### 3.8.2 USB VREG electrical specifications Table 30. USB VREG electrical specifications

| Symbol                | Description                                                                                                                                           | Min. | Typ. <sup>1</sup> | Max.  | Unit     | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                                                  | 2.7  | _                 | 5.5   | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current<br>equal zero, input supply (VREGIN) > 3.6 V                                                               | _    | 125               | 186   | μΑ       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                                                             |      | 1.1               | 10    | μA       |       |
| I <sub>DDoff</sub>    | <ul> <li>Quiescent current — Shutdown mode</li> <li>VREGIN = 5.0 V and temperature=25 °C</li> <li>Across operating voltage and temperature</li> </ul> | _    | 650<br>—          | <br>4 | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                                                                                       | —    | —                 | 120   | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                                                   | —    | —                 | 1     | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) > 3.6 V                                                                                           |      |                   |       |          |       |
|                       | Run mode                                                                                                                                              | 3    | 3.3               | 3.6   | v        |       |
|                       | Standby mode                                                                                                                                          | 2.1  | 2.8               | 3.6   | v        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) < 3.6 V, pass-through mode                                                                        | 2.1  | _                 | 3.6   | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                                                                                             | 1.76 | 2.2               | 8.16  | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                                                                                                | 1    | _                 | 100   | mΩ       |       |
| I <sub>LIM</sub>      | Short circuit current                                                                                                                                 |      | 290               | _     | mA       |       |

1. Typical values assume VREGIN = 5.0 V, Temp = 25  $^\circ\text{C}$  unless otherwise stated.

2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to ILoad.





Figure 17. SPI slave mode timing (CPHA = 1)

### 3.8.4 Inter-Integrated Circuit Interface (I2C) timing Table 35. I2C timing

| Characteristic                                                                                     | Symbol                | Standa           | rd Mode           | Fast                               | Mode             | Unit |
|----------------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|------|
|                                                                                                    |                       | Minimum          | Maximum           | Minimum                            | Maximum          |      |
| SCL Clock Frequency                                                                                | f <sub>SCL</sub>      | 0                | 100               | 0                                  | 400 <sup>1</sup> | kHz  |
| Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated. | t <sub>HD</sub> ; STA | 4                | _                 | 0.6                                |                  | μs   |
| LOW period of the SCL clock                                                                        | t <sub>LOW</sub>      | 4.7              | —                 | 1.3                                | —                | μs   |
| HIGH period of the SCL clock                                                                       | t <sub>HIGH</sub>     | 4                | —                 | 0.6                                | —                | μs   |
| Set-up time for a repeated START condition                                                         | t <sub>SU</sub> ; STA | 4.7              | _                 | 0.6                                | _                | μs   |
| Data hold time for I <sup>2</sup> C bus devices                                                    | t <sub>HD</sub> ; DAT | 0 <sup>2</sup>   | 3.45 <sup>3</sup> | 04                                 | 0.9 <sup>2</sup> | μs   |
| Data set-up time                                                                                   | t <sub>SU</sub> ; DAT | 250 <sup>5</sup> | —                 | 100 <sup>3</sup> , <sup>6</sup>    | —                | ns   |
| Rise time of SDA and SCL signals                                                                   | t <sub>r</sub>        | _                | 1000              | 20 +0.1C <sub>b</sub> <sup>7</sup> | 300              | ns   |
| Fall time of SDA and SCL signals                                                                   | t <sub>f</sub>        | _                | 300               | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300              | ns   |
| Set-up time for STOP condition                                                                     | t <sub>SU</sub> ; STO | 4                | —                 | 0.6                                | —                | μs   |
| Bus free time between STOP and<br>START condition                                                  | t <sub>BUF</sub>      | 4.7              | —                 | 1.3                                | _                | μs   |
| Pulse width of spikes that must be suppressed by the input filter                                  | t <sub>SP</sub>       | N/A              | N/A               | 0                                  | 50               | ns   |

1. The maximum SCL Clock Frequency in Fast mode with maximum bus loading can only achieved when using the High drive pins (see Voltage and current operating behaviors) or when using the Normal drive pins and VDD ≥ 2.7 V



# 3.8.6.1 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | —    | ns          |
| S2   | I2S_MCLK (as an input) pulse width high/low                       | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | —    | 15.5 | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 19   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | —    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 26   | —    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | —    | ns          |

#### Table 36. I2S/SAI master mode timing



Figure 19. I2S/SAI timing — master modes



|   | 1       | 2                 | 3                 | 4     | 5     | 6                              | 7                 | 8                |   |
|---|---------|-------------------|-------------------|-------|-------|--------------------------------|-------------------|------------------|---|
| A | PTE0    | PTD7              | PTD4/<br>LLWU_P14 | PTD1  | VCAP1 | VLL2                           | PTC6/<br>LLWU_P10 | PTC5/<br>LLWU_P9 | A |
| в | PTE1    | PTD6/<br>LLWU_P15 | PTD3              | VCAP2 | VLL1  | PTC7                           | PTC2              | PTC4/<br>LLWU_P8 | в |
| С | PTD5    | PTD2              | PTD0              | VSS   | VLL3  | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | PTB19             | PTC3/<br>LLWU_P7 | с |
| D | USB0_DM | VREGIN            | PTA0              | PTA1  | PTA3  | PTB18                          | PTB17             | PTC0             | D |
| Е | USB0_DP | VOUT33            | VSS               | VDD   | PTA2  | PTB16                          | PTB2              | PTB3             | E |
| F | PTE21   | PTE23             | VSSA              | VDDA  | PTA5  | PTB1                           | PTB0/<br>LLWU_P5  | PTA20            | F |
| G | PTE20   | PTE22             | VREFL             | VREFH | PTA4  | PTA13                          | VDD               | PTA19            | G |
| н | PTE29   | PTE30             | PTE31             | PTE24 | PTE25 | PTA12                          | VSS               | PTA18            | н |
|   | 1       | 2                 | 3                 | 4     | 5     | 6                              | 7                 | 8                |   |

Figure 25. KL46 64-pin BGA pinout diagram



# 6.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **freescale.com** and perform a part number search for the following device numbers: PKL46 and MKL46

# 7 Part identification

# 7.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 7.2 Format

Part numbers for this device have the following format:

Q KL## A FFF R T PP CC N

# 7.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description               | Values                                                                                     |
|-------|---------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status      | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| KL##  | Kinetis family            | • KL46                                                                                     |
| A     | Key attribute             | • Z = Cortex-M0+                                                                           |
| FFF   | Program flash memory size | <ul> <li>128 = 128 KB</li> <li>256 = 256 KB</li> </ul>                                     |
| R     | Silicon revision          | <ul> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                        |
| Т     | Temperature range (°C)    | • V = -40 to 105                                                                           |
| PP    | Package identifier        | <ul> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> </ul>     |

Table 42. Part number fields descriptions



| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          |         | <ul> <li>Updated Capacitance attributes</li> <li>Updated footnote in the Device clock specifications</li> <li>Added thermal attributes of 64-pin MAPBGA in the Thermal attributes</li> <li>Added V<sub>REFH</sub> and V<sub>REFL</sub> in the 16-bit ADC electrical characteristics</li> <li>Updated footnote to the V<sub>DACR</sub> in the 12-bit DAC operating requirements</li> <li>Updated I<sub>LOADrun</sub> and I<sub>LIM</sub> in the USB VREG electrical specifications</li> <li>Added Inter-Integrated Circuit Interface (I2C) timing</li> </ul> |  |
| 4        | 5/2014  | <ul> <li>Updated Power consumption operating behaviors</li> <li>Updated USB electrical specifications</li> <li>Updated Definition: Operating behavior</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 5        | 08/2014 | <ul> <li>Updated related source in the front page</li> <li>Updated Power consumption operating behaviors</li> <li>Updated the note in USB electrical specifications</li> </ul>                                                                                                                                                                                                                                                                                                                                                                              |  |

| Table 44. | Revision | history ( | (continued) |
|-----------|----------|-----------|-------------|
|-----------|----------|-----------|-------------|