

Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                            |
|--------------------------------|----------------------------------------------------------------------------|
| Product Status                 | Active                                                                     |
| Number of LABs/CLBs            | 660                                                                        |
| Number of Logic Elements/Cells | 5280                                                                       |
| Total RAM Bits                 | 1171456                                                                    |
| Number of I/O                  | 39                                                                         |
| Number of Gates                | -                                                                          |
| Voltage - Supply               | 1.14V ~ 1.26V                                                              |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                         |
| Package / Case                 | 48-VFQFN Exposed Pad                                                       |
| Supplier Device Package        | 48-QFN (7x7)                                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice40up5k-sg48i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym          | Definition                                          |
|------------------|-----------------------------------------------------|
| DFF              | D-style Flip-Flop                                   |
| DSP              | Digital Signal Processor                            |
| EBR              | Embedded Block RAM                                  |
| HFOSC            | High Frequency Oscillator                           |
| I <sup>2</sup> C | Inter-Integrated Circuit                            |
| LFOSC            | Low Frequency Oscillator                            |
| LUT              | Look Up Table                                       |
| LVCMOS           | Low-Voltage Complementary Metal Oxide Semiconductor |
| NVCM             | Non Volatile Configuration Memory                   |
| PCLK             | Primary Clock                                       |
| PFU              | Programmable Functional Unit                        |
| PIC              | Programmable I/O Cells                              |
| PLB              | Programmable Logic Blocks                           |
| PLL              | Phase Locked Loops                                  |
| SoC              | System on a Chip                                    |
| SPI              | Serial Peripheral Interface                         |
| SPR              | Single Port RAM                                     |
| WLCSP            | Wafer Level Chip Scale Packaging                    |



## 1. General Description

iCE40 UltraPlus family from Lattice Semiconductor is an ultra-low power FPGA and sensor manager designed for ultra-low power mobile applications, such as smartphones, tablets and hand-held devices. iCE40 UltraPlus is compatible with Lattice's iCE40 Ultra family devices, containing all the functions iCE40 Ultra family has except the high current IR LED driver. In addition, the iCE40 UltraPlus features an additional 1 Mb SRAM, additional DSP blocks, with additional LUTs, all which can be used to support an always-on Voice Recognition function in the mobile devices, without the need to keep the higher power consuming voice codec on all the time.

The iCE40 UltraPlus family includes integrated SPI and I<sup>2</sup>C blocks to interface with virtually all mobile sensors and application processors. In addition, the iCE40 UltraPlus family also features two I/O pins that can support the interface to I3C devices. There are two on-chip oscillators, 10 kHz and 48 MHz, the LFOSC (10 kHz) is ideal for low power function in always-on applications, while HFOSC (48 MHz) can be used for awaken activities.

The iCE40 UltraPlus family also features DSP functional block to off-load Application Processor to pre-process information sent from the mobile device, such as voice data. The RGB PWM IP, with the three 24 mA constant current RGB outputs on the iCE40 UltraPlus provides all the necessary logic to directly drive the service LED, without the need of external MOSFET or buffer.

The iCE40 UltraPlus family of devices are targeting for mobile applications to perform all the functions in iCE40 Ultra devices, such as Service LED, GPIO Expander, SDIO Level Shift, and other custom functions. In addition, the iCE40 UltraPlus family devices are also targeting for Voice Recognition application.

The iCE40 UltraPlus family features two device densities, 2800 to 5280 Look Up Tables (LUTs) of logic with programmable I/Os that can be used as either SPI/I<sup>2</sup>C interface ports or general purpose I/O's. Two of the iCE40 UltraPlus I/Os can be used to interface to higher performance I3C. It also has up to 120 kb of Block RAMs, plus 1024 kb of Single Port SRAMs to work with user logic.

### 1.1. Features

- Flexible Logic Architecture
  - Two devices with 2800 to 5280 LUTs
  - Offered in WLCS and QFN packages
- Ultra-low Power Devices
  - Advanced 40 nm low power process
  - As low as 100 μA standby current typical
- Embedded Memory
  - Up to 1024 kb Single Port SRAM
  - Up to 120 kb sysMEM™ Embedded Block RAM
- Two Hardened I<sup>2</sup>C Interfaces
  - Two I/O pins to support I3C interface
- Two Hardened SPI Interfaces
- Two On-Chip Oscillators
  - Low Frequency Oscillator 10 kHz
  - High Frequency Oscillator 48 MHz
- 24 mA Current Drive RGB LED Outputs
  - Three drive outputs in each device
  - User selectable sink current up to 24 mA
- On-chip DSP
  - Signed and unsigned 8-bit or 16-bit functions
  - Functions include Multiplier, Accumulator, and Multiply-Accumulate (MAC)
- Flexible On-Chip Clocking
  - Eight low skew global signal resource, six can be directly driven from external pins
  - One PLL with dynamic interface per device
- Flexible Device Configuration
  - SRAM is configured through:
    - Standard SPI Interface
    - Internal Nonvolatile Configuration Memory (NVCM)
- Ultra-Small Form Factor
  - As small as 2.15 mm × 2.55 mm
- Applications
  - Always-On Voice Recognition Application
  - Smartphones
  - Tablets and Consumer Handheld Devices
  - Handheld Commercial and Industrial Devices
  - Multi Sensor Management Applications
  - Sensor Pre-processing and Sensor Fusion
  - Always-On Sensor Applications
  - USB 3.1 Type C Cable Detect / Power Delivery Applications



Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, contact your local Lattice representative.



## 3. Architecture

### 3.1. Architecture Overview

The iCE40 UltraPlus family architecture contains an array of Programmable Logic Blocks (PLB), two Oscillator Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, blocks of sysMEM™ Embedded Block RAM (EBR) and Single Port RAM (SPRAM) surrounded by Programmable I/O (PIO). Figure 3.1 shows the block diagram of the iCE40UP5K device.



Figure 3.1. iCE40UP5K Device, Top View

The Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either PLB or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 UltraPlus family, there are three sysIO banks, one on top and two at the bottom. User can connect some  $V_{CCIO}$ s together, if all the I/Os are using the same voltage standard. See the Power-up Supply Sequence section. The sysMEM EBRs are large 4 kb, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs.

In addition to the EBR, the iCE40 UltraPlus devices also feature four 256 kb SPRAM blocks that can be cascaded to create up to 1 Mb block. It is useful for temporary storage of large quantities of information.

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



Every device in the family has two user SPI ports, one of these (right side) SPI ports also supports programming and configuration of the device. The iCE40 UltraPlus also includes two user I<sup>2</sup>C ports, two oscillators, and high current RGB LED sink.

#### 3.1.1. PLB Blocks

The core of the iCE40 UltraPlus device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 3.2. Each LC contains one LUT and one register.



Figure 3.2. PLB Block Diagram

#### **Logic Cells**

Each Logic Cell includes three primary logic elements shown in Figure 3.2.

- A four-input Look-Up Table (LUT) builds any combinational logic function, of any complexity, requiring up to four
  inputs. Similarly, the LUT element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple
  LUTs to create wider logic functions.
- A 'D'-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions. Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration.
- Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtracters, comparators, binary counters and some wide, cascaded logic functions.

Table 3.1 lists the logic cell signals.

**Table 3.1. Logic Cell Signal Descriptions** 

| Function | Туре           | Signal Name    | Description                                           |
|----------|----------------|----------------|-------------------------------------------------------|
| Input    | Data signal    | 10, 11, 12, 13 | Inputs to LUT                                         |
| Input    | Control signal | Enable         | Clock enable shared by all LCs in the PLB             |
| Input    | Control signal | Set/Reset*     | Asynchronous or synchronous local set/reset shared by |
| Input    | Control signal | Clock          | Clock one of the eight Global Buffers, or from the    |



#### 3.1.4. sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40 UltraPlus devices have one sysCLOCK PLL. REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal Oscillator Generators from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 UltraPlus global clock network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 3.3.

The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied.

There is an additional feature in the iCE40 UltraPlus PLL. There are two FPGA controlled inputs, SCLK and SDI, that allows the user logic to serially shift in data thru SDI, clocked by SCLK clock. The data shifted in would change the configuration settings of the PLL. This feature allows the PLL to be time multiplexed for different functions, with different clock rates. After the data is shifted in, user would simply pulse the RESET input of the PLL block, and the PLL will re-lock with the new settings. For more details, refer to TN1251, iCE40 sysCLOCK PLL Design and Usage Guide.



Figure 3.3. PLL Diagram

Table 3.3 provides signal descriptions of the PLL block.



**Table 3.3. PLL Signal Descriptions** 

| Signal Name       | Direction | Description                                                                                                                                                                                 |
|-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFERENCECLK      | Input     | Input reference clock                                                                                                                                                                       |
| BYPASS            | Input     | The BYPASS control selects which clock signal connects to the PLLOUT output.  0 – PLL generated signal  1 – REFERENCECLK                                                                    |
| EXTFEEDBACK       | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                |
| DYNAMICDELAY[7:0] | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                                 |
| LATCHINPUTVALUE   | Input     | When enabled, puts the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable.                               |
| PLLOUTGLOBAL      | Output    | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |
| PLLOUTCORE        | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. |
| LOCK              | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                           |
| RESET             | Input     | Active low reset.                                                                                                                                                                           |
| SCLK              | Input     | Input, Serial Clock used for re-programming PLL settings.                                                                                                                                   |
| SDI               | Input     | Input, Serial Data used for re-programming PLL settings.                                                                                                                                    |

## 3.1.5. sysMEM Embedded Block RAM Memory

Larger iCE40 UltraPlus device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering and FIFO.

### sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as listed in Table 3.4.

**Table 3.4. sysMEM Block Configurations** 

| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4 k)                           | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                   | 16 [15:0]                 | 16 [15:0]                |
| SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW     | 512x8 (4 k)                            | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                   | 8 [7:0]                   | No Mask Port             |
| SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4 k)                           | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                  | 4 [3:0]                   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4 k)                           | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                 | 2 [1:0]                   | No Mask Port             |

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### **Table 3.6. SPRAM Signal Descriptions**

| Signal Name   | Direction | Description                      |
|---------------|-----------|----------------------------------|
| ADDRESS[13:0] | Input     | Address input                    |
| DATAIN[15:0]  | Input     | Write Data input                 |
| MASKWREN[3:0] | Input     | Nibble WE control                |
| WREN          | Input     | Write Enable                     |
| CHIPSELECT    | Input     | Enable SPRAM                     |
| CLOCK         | Input     | Clock input                      |
| STANDY        | Input     | Standby Mode                     |
| SLEEP         | Input     | Sleep Mode                       |
| POWEROFF      | Input     | Switch off power source to SPRAM |
| DATAOUT[15:0] | Output    | Output Data                      |

For further information on sysMEM SPRAM block, refer to TN1314, iCE40 SPRAM Usage Guide.

### 3.1.7. sysDSP

The iCE40 UltraPlus family provides an efficient sysDSP architecture that is very suitable for low-cost Digital Signal Processing (DSP) functions for mobile applications. Typical functions used in these applications are Multiply, Accumulate, and Multiply-Accumulate. The block can also be used for simple Add and Subtract functions.

#### iCE40 UltraPlus sysDSP Architecture Features

The iCE40 UltraPlus sysDSP supports many functions that include the following:

- Single 16-bit x 16-bit Multiplier, or two independent 8-bit x 8-bit Multipliers
- Optional independent pipeline control on Input Register, Output Register, and Intermediate Reg faster clock performance
- Single 32-bit Accumulator, or two independent 16-bit Accumulators
- Single 32-bit, or two independent 16-bit Adder/Subtracter functions, registered or asynchronous
- Cascadable to create wider Accumulator blocks

Figure 3.6 shows the block diagram of the sysDSP block. The block consists of the Multiplier section with a bypassable Output register, Input Register, and Intermediate register between Multiplier and AC timing to achieve the highest performance.





Figure 3.6. sysDSP Functional Block Diagram (16-bit x 16-bit Multiply-Accumulate)

**Table 3.7. Output Block Port Description** 

| Signal  | Primitive<br>Port Name | Width | Input/<br>Output | Function                                                                                              | Default     |
|---------|------------------------|-------|------------------|-------------------------------------------------------------------------------------------------------|-------------|
| CLK     | CLK                    | 1     | Input            | Clock Input. Applies to all clocked elements in the sysDSP block                                      | _           |
| ENA     | CE                     | 1     | Input            | Clock Enable Input. Applies to all clocked elements in the sysDSP block.  0 – Not enabled 1 – Enabled | 0 – Enabled |
| A[15:0] | A[15:0]                | 16    | Input            | Input to the A Register. Feeds the Multiplier or is a direct input to the Adder Accumulator           | 16'b0       |
| B[15:0] | B[15:0]                | 16    | Input            | Input to the B Register. Feeds the Multiplier or is a direct input to the Adder Accumulator           | 16'b0       |
| C[15:0] | C[15:0]                | 16    | Input            | Input to the C Register. It is a direct input to the Adder Accumulator                                | 16'b0       |
| D[15:0] | D[15:0]                | 16    | Input            | Input to the D Register. It is a direct input to the Adder Accumulator                                | 16'b0       |
| AHLD    | AHOLD                  | 1     | Input            | A Register Hold. 0 – Update 1 – Hold                                                                  | 0 – Update  |

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.7. sysDSP 8-bit x 8-bit Multiplier

Figure 3.8 shows the path for an 16-bit x 16-bit Multiplier using the upper half of sysDSP block.



#### 3.1.11. User I<sup>2</sup>C IP

The iCE40 UltraPlus devices have two  $I^2C$  IP cores. Either of the two cores can be configured either as an  $I^2C$  master or as an  $I^2C$  slave. The pins for the  $I^2C$  interface are not pre-assigned. User can use any General Purpose I/O pins.

In each of the two cores, there are options to delay the either the input or the output, or both, by 50 ns nominal, using dedicated on-chip delay elements. This provides an easier interface with any external  $I^2C$  components.

When the IP core is configured as master, it will be able to control other devices on the  $I^2C$  bus through the preassigned pin interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Clock stretching
- Up to 400 kHz data transfer speed
- General Call support
- Optionally delaying input or output data, or both
- Optional filter on SCL input

For further information on the User I<sup>2</sup>C, refer to TN1274, iCE40 SPI/I2C Hardened IP Usage Guide.

#### 3.1.12. User SPI IP

The iCE40 UltraPlus devices have two SPI IP cores. The pins for the SPI interface are not pre-assigned. User can use any General Purpose I/O pins. Both SPI IP cores can be configured as a SPI master or as a slave. When the SPI IP core is configured as a master, it controls the other SPI enabled devices connected to the SPI Bus. When SPI IP core is configured as a slave, the device will be able to interface to an external SPI master.

The SPI IP core supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer

For further information on the User SPI, refer to TN1274, iCE40 SPI/I2C Hardened IP Usage Guide.

#### 3.1.13. RGB High Current Drive I/O Pins

The iCE40 UltraPlus family devices offer multiple high current LED drive outputs in each device in the family to allow the iCE40 UltraPlus product to drive LED signals directly on mobile applications.

There are three outputs on each device that can sink up to 24 mA current. These outputs are open-drain outputs, and provides sinking current to an LED connecting to the positive supply. These three outputs are designed to drive the RBG LEDs, such as the service LED found in a lot of mobile devices. This RGB drive current is user programmable from 4 mA to 24 mA, in increments of 4 mA. This output functions as General Purpose I/O with open-drain when the high current drive is not needed.

#### 3.1.14. RGB PWM IP

To provide an easier usage of the RGB high current drivers to drive RGB LED, a Pulse-Width Modulator IP can be used in the user design. This PWM IP provides the flexibility for user to dynamically change the modulation width of each of the RGB LED driver, which changes the color. Also, the user can dynamically change the settings on the ON-time duration, OFF-time duration, and ability to turn the LED lights on and off gradually with user set breath-on and breath-off time.

For additional information on the PWM IP, refer to TN1288, iCE40 LED Driver Usage Guide.

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### 3.1.15. Non-Volatile Configuration Memory

All iCE40 UltraPlus devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device.

For more information on the NVCM, refer to TN1248, iCE40 Programming and Configuration.

## 3.2. iCE40 UltraPlus Programming and Configuration

This section describes the programming and configuration of the iCE40 UltraPlus family.

### 3.2.1. Device Programming

The NVCM memory can be programmed through the SPI port. The SPI port is located in Bank 1, using SPI\_V<sub>CCIO1</sub> power supply.

### 3.2.2. Device Configuration

There are various ways to configure the Configuration RAM (CRAM), using SPI port, including:

- From a SPI Flash (Master SPI mode)
- System microprocessor to drive a Serial Slave SPI port (SSPI mode)

For more details on configuring the iCE40 UltraPlus, refer to TN1248, iCE40 Programming and Configuration.

### 3.2.3. Power Saving Options

The iCE40 UltraPlus devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. Table 3.11 describes the function of these features.

Table 3.11. iCE40 UltraPlus Power Saving Features Description

| Device Subsystem | Feature Description                                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL              | When LATCHINPUTVALUE is enabled, puts the PLL into low-power mode; PLL output held static at last input clock value.                                                                                                           |
| iCEGate          | To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clockenable control. |



## 4.11. User I<sup>2</sup>C Specifications

#### Table 4.7. User I<sup>2</sup>C Specifications

| Complete            | Parameter                            | Spe | Spec (STD Mode) |     |     | Spec (FAST Mode) |     |      |
|---------------------|--------------------------------------|-----|-----------------|-----|-----|------------------|-----|------|
| Symbol              |                                      | Min | Тур             | Max | Min | Тур              | Max | Unit |
| f <sub>SCL</sub>    | Maximum SCL clock frequency          | _   | _               | 100 | _   | _                | 400 | kHz  |
| t <sub>HI</sub>     | SCL clock HIGH Time                  | 4   | _               | _   | 0.6 | _                | _   | μs   |
| t <sub>LO</sub>     | SCL clock LOW Time                   | 4.7 | _               | _   | 1.3 | _                | _   | μs   |
| t <sub>SU,DAT</sub> | Setup time (DATA)                    | 250 | _               | _   | 100 | _                | _   | ns   |
| t <sub>HD,DAT</sub> | Hold time (DATA)                     | 0   | _               | _   | 0   | _                | _   | ns   |
| t <sub>SU,STA</sub> | Setup time (START condition)         | 4.7 | _               | _   | 0.6 | _                | _   | μs   |
| t <sub>HD,STA</sub> | Hold time (START condition)          | 4   | _               | _   | 0.6 | _                | _   | μs   |
| t <sub>SU,STO</sub> | Setup time (STOP condition)          | 4   | _               | _   | 0.6 | _                | _   | μs   |
| t <sub>BUF</sub>    | Bus free time between STOP and START | 4.7 | _               | _   | 1.3 | _                | _   | μs   |
| t <sub>CO,DAT</sub> | SCL LOW to DATAOUT valid             | _   | _               | 3.4 | _   | _                | 0.9 | μs   |

## 4.12. I<sup>2</sup>C 50 ns Delay

### Table 4.8. I<sup>2</sup>C 50 ns Delay

| Cumbal             | Dovomotov                       |     | l lucia |     |      |
|--------------------|---------------------------------|-----|---------|-----|------|
| Symbol             | Parameter                       | Min | Тур     | Max | Unit |
| T <sub>DELAY</sub> | Delay through 50 ns Delay Block | _   | 50      | -   | ns   |

## 4.13. I<sup>2</sup>C 50 ns Filter

#### Table 4.9. I<sup>2</sup>C 50 ns Filter

| Sumb al               | Parameter                                    |     | Unit |     |      |  |
|-----------------------|----------------------------------------------|-----|------|-----|------|--|
| Symbol                | Parameter                                    | Min | Тур  | Max | Unit |  |
| T <sub>FILTER-H</sub> | HIGH Pulse Filter through 50 ns Filter Block | _   | 50   | _   | ns   |  |
| T <sub>FILTER-L</sub> | LOW Pulse Filter through 50 ns Filter Block  | _   | 50   | _   | ns   |  |

## 4.14. User SPI Specifications 1,2

### **Table 4.10. User SPI Specifications**

| Symbol           | Parameter                   | Min | Тур | Max | Unit |
|------------------|-----------------------------|-----|-----|-----|------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | 1   |     | 45  | MHz  |

#### Notes

1. All setup and hold time parameters on external SPI interface are design-specific and, therefore, generated by the Lattice Design Software too. These parameters include the following:

t<sub>SUmaster</sub> master Setup Time (master mode)
 t<sub>HOLDmaster</sub> master Hold time (master mode)
 t<sub>SUslave</sub> slave Setup Time (slave mode)
 t<sub>HOLDslave</sub> slave Hold time (slave mode)
 t<sub>SCK2OUT</sub> SCK to Out Delay (slave mode)

2. The SCLK duty cycle needs to be specified in the Lattice Design Software as a timing constraint in order to ensure proper timing check on SCLK HIGH and LOW (t<sub>HI</sub>, t<sub>LO</sub>) time.

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 4.15. Internal Oscillators (HFOSC, LFOSC)

Table 4.11. Internal Oscillators (HFOSC, LFOSC)

| Parameter            |                 | Downwater Doorwinties                                  | Spec | Spec/Recommended |        |        |
|----------------------|-----------------|--------------------------------------------------------|------|------------------|--------|--------|
| Symbol               | Conditions      | Parameter Description                                  | Min  | Тур              | Max    | Unit   |
| £                    | Commercial Temp | HFOSC clock frequency (t <sub>J</sub> = 0 °C–85 °C)    | -10% | 48               | 10%    | MHz    |
| f <sub>CLKHF</sub>   | Industrial Temp | HFOSC clock frequency (t <sub>J</sub> = -40 °C-100 °C) | -20% | 48               | 20%    | MHz    |
| f <sub>CLKLF</sub>   | _               | LFOSC CLKK clock frequency                             | -10% | 10               | 10%    | kHz    |
| DCII                 | Commercial Temp | HFOSC Duty Cycle (t <sub>J</sub> = 0 °C–85 °C)         | 45   | 50               | 55     | %      |
| DCH <sub>CLKHF</sub> | Industrial Temp | HFOSC Duty Cycle (t <sub>J</sub> = -40 °C-100 °C)      | 40   | 50               | 60     | %      |
| DCH <sub>CLKLF</sub> | _               | LFOSC Duty Cycle (Clock High Period)                   | 45   | 50               | 55     | %      |
| Tsync_on             | _               | Oscillator output synchronizer delay — — 5             |      | 5                | Cycles |        |
| Tsync_off            | _               | Oscillator output disable delay                        | _    | _                | 5      | Cycles |

Note: Glitchless enabling and disabling OSC clock outputs.

## 4.16. sysI/O Recommended Operating Conditions

Table 4.12. sysI/O Recommended Operating Conditions

| Standard   | V <sub>ccio</sub> (V) |     |      |  |  |
|------------|-----------------------|-----|------|--|--|
| Standard   | Min                   | Тур | Max  |  |  |
| LVCMOS 3.3 | 3.14                  | 3.3 | 3.46 |  |  |
| LVCMOS 2.5 | 2.37                  | 2.5 | 2.62 |  |  |
| LVCMOS 1.8 | 1.71                  | 1.8 | 1.89 |  |  |

## 4.17. sysI/O Single-Ended DC Electrical Characteristics

Table 4.13. sysI/O Single-Ended DC Electrical Characteristics

| Input/Output | V <sub>IL</sub> |                        | V                      | V <sub>IH</sub>          |     | V <sub>OH</sub> Min     | I <sub>OL</sub> * | I <sub>OH</sub> Max          |     |                         |     |      |
|--------------|-----------------|------------------------|------------------------|--------------------------|-----|-------------------------|-------------------|------------------------------|-----|-------------------------|-----|------|
| Standard     | Min (V)         | Max (V)                | Min (V)                | Max (V)                  | (V) | (V)                     | (mA)              | (mA)                         |     |                         |     |      |
| LVCMOS 3.3   | -0.3            | 0.8                    | 2.0                    | 20 1/ 1021/              | 0.4 | V <sub>CCIO</sub> – 0.4 | 8                 | -8                           |     |                         |     |      |
| LVCIVIOS 3.3 | -0.3            | 0.8                    | 2.0                    | 2.0                      | 2.0 | 2.0                     | 2.0               | 2.0 V <sub>CCIO</sub> +0.2 V | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 |
| LVCMOS 2.5   | -0.3            | 0.7                    | 1.7                    | 4.7                      | 0.4 | V <sub>CCIO</sub> - 0.4 | 6                 | -6                           |     |                         |     |      |
| LVCIVIOS 2.5 | -0.3            | 0.7                    | 1.7                    | V <sub>CCIO</sub> +0.2 V | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1               | -0.1                         |     |                         |     |      |
| LVCMOS 1.8   | -0.3            | 0.25.1/                | 0.65.1/                | V 102V                   | 0.4 | V <sub>CCIO</sub> – 0.4 | 4                 | -4                           |     |                         |     |      |
| LVCIVIOS 1.8 | -0.3            | 0.35 V <sub>CCIO</sub> | 0.65 V <sub>CCIO</sub> | V <sub>CCIO</sub> +0.2 V | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1               | -0.1                         |     |                         |     |      |



## 4.23. Maximum sysIO Buffer Performance

**Table 4.19. Maximum sysIO Buffer Performance** 

| I/O Standard |   | Max Speed | Unit |
|--------------|---|-----------|------|
| Inputs       |   |           |      |
| LVCMOS33     |   | 250       | MHz  |
| LVCMOS25     |   | 250       | MHz  |
| LVCMOS18     |   | 250       | MHz  |
| Outputs      | · |           |      |
| LVCMOS33     |   | 250       | MHz  |
| LVCMOS25     |   | 250       | MHz  |
| LVCMOS18     |   | 155       | MHz  |
| LVCMOS12     |   | 70        | MHz  |

**Note**: Measured with a toggling pattern.

## 4.24. iCE40 UltraPlus Family Timing Adders

Over recommended commercial operating conditions.

Table 4.20. iCE40 UltraPlus Family Timing Adders

| Buffer Type      | Description                       | Timing (Typ) | Units |
|------------------|-----------------------------------|--------------|-------|
| Input Adjusters  |                                   |              |       |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V | 0.18         | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0            | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 0.19         | ns    |
| Output Adjusters |                                   |              |       |
| LVCMOS33         | LVCMOS, V <sub>CCIO</sub> = 3.3 V | -0.12        | ns    |
| LVCMOS25         | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0            | ns    |
| LVCMOS18         | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 1.32         | ns    |
| LVCMOS12         | LVCMOS, V <sub>CCIO</sub> = 1.2 V | 5.38         | ns    |

#### Notes:

- 1. Timing adders are relative to LVCMOS25 and characterized but not tested on every device.
- 2. LVCMOS timing measured with the load specified in Switching Test Condition table.
- 3. Commercial timing numbers are shown.



## 4.26. sysCLOCK PLL Timing

Over recommended operating conditions.

Table 4.22. sysCLOCK PLL Timing

| Parameter                            | Descriptions                                      | Conditions                  | Min  | Max  | Unit       |
|--------------------------------------|---------------------------------------------------|-----------------------------|------|------|------------|
| f <sub>IN</sub>                      | Input Clock Frequency (REFERENCECLK, EXTFEEDBACK) | _                           | 10   | 133  | MHz        |
| f <sub>out</sub>                     | Output Clock Frequency (PLLOUT)                   | _                           | 16   | 275  | MHz        |
| f <sub>VCO</sub>                     | PLL VCO Frequency                                 | _                           | 533  | 1066 | MHz        |
| f <sub>PFD</sub> <sup>3</sup>        | Phase Detector Input Frequency                    | _                           | 10   | 133  | MHz        |
| AC Characteri                        | istics                                            |                             |      |      |            |
| t <sub>DT</sub>                      | Output Clock Duty Cycle                           | _                           | 40   | 60   | %          |
| t <sub>PH</sub>                      | Output Phase Accuracy                             | _                           | _    | ±12  | deg        |
|                                      | Outrout Clask Bariad litter                       | f <sub>OUT</sub> >= 100 MHz | _    | 450  | ps p-p     |
|                                      | Output Clock Period Jitter                        | f <sub>OUT</sub> < 100 MHz  | _    | 0.05 | UIPP       |
| t <sub>орлт</sub> <sup>1, 5, 6</sup> | Output Clock Cycle to Cycle litter                | f <sub>OUT</sub> >= 100 MHz | _    | 750  | ps p-p     |
|                                      | Output Clock Cycle-to-Cycle Jitter                | f <sub>OUT</sub> < 100 MHz  | _    | 0.10 | UIPP       |
|                                      | Outrook Clark Bloom litter                        | f <sub>PFD</sub> >= 25 MHz  | _    | 275  | ps p-p     |
|                                      | Output Clock Phase Jitter                         | f <sub>PFD</sub> < 25 MHz   | _    | 0.05 | UIPP       |
| t <sub>w</sub>                       | Output Clock Pulse Width                          | At 90% or 10%               | 1.33 | _    | ns         |
| t <sub>LOCK</sub> <sup>2, 3</sup>    | PLL Lock-in Time                                  | _                           | _    | 50   | μs         |
| t <sub>UNLOCK</sub>                  | PLL Unlock Time                                   | _                           | _    | 50   | ns         |
| . 1                                  | Languat Claude Bandard Litters                    | f <sub>PFD</sub> ≥ 20 MHz   | _    | 1000 | ps p-p     |
| t <sub>IPJIT</sub> <sup>4</sup>      | Input Clock Period Jitter                         | f <sub>PFD</sub> < 20 MHz   | _    | 0.02 | UIPP       |
| t <sub>STABLE</sub> <sup>3</sup>     | LATCHINPUTVALUE LOW to PLL Stable                 | _                           | _    | 500  | ns         |
| t <sub>STABLE_PW</sub> 3             | LATCHINPUTVALUE Pulse Width                       | _                           | 100  | _    | ns         |
| t <sub>RST</sub>                     | RESET Pulse Width                                 | _                           | 10   | _    | ns         |
| t <sub>RSTREC</sub>                  | RESET Recovery Time                               | _                           | 10   | _    | μs         |
| t <sub>DYNAMIC</sub> wd              | DYNAMICDELAY Pulse Width                          | _                           | 100  | _    | VCO Cycles |

#### Notes:

- 1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.
- 2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment.
- 3. At minimum f<sub>PFD</sub>. As the f<sub>PFD</sub> increases the time will decrease to approximately 60% the value listed.
- 4. Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table.
- 5. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.

## 4.27. SPI Master or NVCM Configuration Time

Table 4.23. SPI Master or NVCM Configuration Time

| Symbol              | Parameter                                             | Conditions                                                       | Max | Unit |
|---------------------|-------------------------------------------------------|------------------------------------------------------------------|-----|------|
|                     |                                                       | All devices – Low Frequency (Default)                            | 140 | ms   |
| t <sub>CONFIG</sub> | t <sub>CONFIG</sub> POR/CRESET_B to Device I/O Active | POR/CRESET_B to Device I/O Active All devices – Medium frequency |     | ms   |
|                     |                                                       | All devices – High frequency                                     | 26  | ms   |

### Notes:

- 1. Assumes sysMEM Block is initialized to an all zero pattern if they are used.
- 2. The NVCM download time is measured with a fast ramp rate starting from the maximum voltage of POR trip point.

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 4.28. sysCONFIG Port Timing Specifications

Over recommended operating conditions.

**Table 4.24. sysCONFIG Port Timing Specifications** 

| Symbol                  | Parameter                                                                                                                                                                                        | Conditions                              | Min  | Тур  | Max  | Unit            |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|------|------|-----------------|
| All Configura           | tion Mode                                                                                                                                                                                        |                                         | '    |      | -    |                 |
| tCRESET_B               | Minimum CRESET_B LOW pulse width required to restart configuration, from falling edge to rising edge                                                                                             |                                         | 200  | _    | _    | ns              |
| t <sub>DONE_IO</sub>    | Number of configuration clock cycles after CDONE goes HIGH before the PIO pins are activated                                                                                                     | CDONE goes HIGH before the PIO pins are |      |      |      | Clock<br>Cycles |
| Slave SPI               |                                                                                                                                                                                                  |                                         |      |      |      |                 |
| t <sub>CR_SCK</sub>     | Minimum time from a rising edge on CRESET_B until the first SPI WRITE operation, first SPI_XCK clock. During this time, the iCE40 UltraPlus device is clearing its internal configuration memory |                                         | 1200 | -    | _    | μs              |
| f <sub>MAX</sub>        | CCLK clask fraguency                                                                                                                                                                             | Write                                   | 1    | _    | 25   | MHz             |
|                         | CCLK clock frequency                                                                                                                                                                             | Read <sup>1</sup>                       |      | 15   | _    | MHz             |
| t <sub>CCLKH</sub>      | CCLK clock pulsewidth HIGH                                                                                                                                                                       |                                         | 20   | _    | _    | ns              |
| t <sub>CCLKL</sub>      | CCLK clock pulsewidth LOW                                                                                                                                                                        |                                         | 20   | _    | _    | ns              |
| t <sub>STSU</sub>       | CCLK setup time                                                                                                                                                                                  |                                         | 12   | _    | _    | ns              |
| t <sub>STH</sub>        | CCLK hold time                                                                                                                                                                                   |                                         | 12   | _    | _    | ns              |
| t <sub>STCO</sub>       | CCLK falling edge to valid output                                                                                                                                                                |                                         | 13   | _    | _    | ns              |
| Master SPI <sup>3</sup> |                                                                                                                                                                                                  |                                         |      |      |      |                 |
| f <sub>MCLK</sub>       | MCLK clock frequency                                                                                                                                                                             | Low Frequency                           | 7.0  | 12.0 | 17.0 | MHz             |
|                         |                                                                                                                                                                                                  | Medium Frequency <sup>2</sup>           | 21.0 | 33.0 | 45.0 | MHz             |
|                         |                                                                                                                                                                                                  | High Frequency <sup>2</sup>             | 33.0 | 53.0 | 71.0 | MHz             |
| t <sub>MCLK</sub>       | CRESET_B HIGH to first MCLK edge                                                                                                                                                                 |                                         | 1200 | _    | _    | μs              |
| t <sub>SU</sub>         | CCLK setup time                                                                                                                                                                                  |                                         | 6.16 | _    | _    | ns              |
| t <sub>HD</sub>         | CCLK hold time                                                                                                                                                                                   |                                         | 1    | _    | _    | ns              |

### Notes:

- 1. Supported with 1.2 V  $V_{CC}$  and at 25 °C.
- 2. Extended range  $f_{MAX}$  Write operations support up to 53 MHz with 1.2 V  $V_{CC}$  and at 25 °C.
- 3.  $t_{SU}$  and  $t_{HD}$  timing must be met for all MCLK frequency choices.



### 4.29. RGB LED Drive

#### Table 4.25. RGB LED

| Symbol        | Parameter                                                                                 | Min        | Max | Unit |
|---------------|-------------------------------------------------------------------------------------------|------------|-----|------|
| ILED_ACCURACY | RGB0, RGB1, RGB2 Sink Current Accuracy to selected current @ V <sub>LEDOUT</sub> >= 0.5 V | -12        | +12 | %    |
| ILED_MATCH    | RGB0, RGB1, RGB2 Sink Current Matching among the 3 outputs @ V <sub>LEDOUT</sub> >= 0.5   | <b>-</b> 5 | +5  | %    |

## 4.30. Switching Test Conditions

Figure 4.3 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are listed in Table 4.26..



Figure 4.3. Output Test Load, LVCMOS Standards

Table 4.26. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                            | R <sub>1</sub> | CL   | Timing Reference                  | V <sub>T</sub>       |                 |
|-------------------------------------------|----------------|------|-----------------------------------|----------------------|-----------------|
|                                           |                |      | LVCMOS 3.3 = 1.5 V                | _                    |                 |
| LVCMOS settings ( $L \ge H$ , $H \ge L$ ) | $\infty$       | 0 pF | LVCMOS $2.5 = V_{CCIO}/2$         | _                    |                 |
|                                           |                |      | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _                    |                 |
| LVCMOS 3.3 (Z ≥ H)                        |                |      | 1.5 V                             | V <sub>OL</sub>      |                 |
| LVCMOS 3.3 (Z ≥ L)                        |                |      | 1.5 V                             | V <sub>OH</sub>      |                 |
| Other LVCMOS (Z ≥ H)                      | 100            | 0 25 | V <sub>CCIO</sub> /2              | V <sub>OL</sub>      |                 |
| Other LVCMOS (Z ≥ L)                      | 188 0 pF       |      | 100   0 με                        | V <sub>CCIO</sub> /2 | V <sub>OH</sub> |
| LVCMOS (H ≥ Z)                            |                |      | V <sub>OH</sub> – 0.15 V          | V <sub>OL</sub>      |                 |
| LVCMOS (L ≥ Z)                            |                |      | V <sub>OL</sub> – 0.15 V          | V <sub>OH</sub>      |                 |

Note: Output test conditions for all other interfaces are determined by the respective standards.

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **Supplemental Information**

#### For Further Information

A variety of technical documents for the iCE40 UltraPlus family are available on the Lattice web site.

- TN1248, iCE40 Programming and Configuration
- TN1274, iCE40 SPI/I2C Hardened IP Usage Guide
- TN1276, Advanced iCE40 SPI/I2C Hardened IP Usage Guide
- TN1250, Memory Usage Guide for iCE40 Devices
- TN1251, iCE40 sysCLOCK PLL Design and Usage Guide
- TN1252, iCE40 Hardware Checklist
- TN1288, iCE40 LED Driver Usage Guide
- TN1295, DSP Function Usage Guide for iCE40 Devices
- TN1296, iCE40 Oscillator Usage Guide
- TN1314, iCE40 SPRAM Usage Guide
- iCE40 UltraPlus Pinout Files
- iCE40 UltraPlus Pin Migration Files
- Thermal Management document
- Package Diagrams
- Lattice design tools



# **Revision History**

| Date          | Version | Section                     | Change Summary                                                                                                                                                                                                                               |
|---------------|---------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2017 | 1.3     | All                         | Changed document status from Advance to Preliminary.                                                                                                                                                                                         |
|               |         |                             | — Updated footer.                                                                                                                                                                                                                            |
|               |         | Architecture                | — Corrected link to TN1288, iCE40 LED Driver Usage Guide.                                                                                                                                                                                    |
|               |         |                             | — Added link to TN1314, iCE40 SPRAM Usage Guide.                                                                                                                                                                                             |
|               |         | DC and<br>Switching         | — Updated Typ V <sub>CC</sub> =1.2 V values for I <sub>PP_2VSPEAK</sub> and I <sub>COOPEAK</sub> in Table 4.6. Supply Current.                                                                                                               |
|               |         | Characteristics             | <ul> <li>Added Min value for f<sub>MAXSRAM</sub> to Table 4.18. Single Port RAM Timing.</li> <li>Added LVCMOS12 information to Table 4.19. Maximum syslO Buffer Performance and Table 4.20. iCE40 UltraPlus Family Timing Adders.</li> </ul> |
|               |         |                             | — Updated Table 4.21. iCE40 UltraPlus External Switching Characteristics. Revised Max values for t <sub>ISKEW_GBUF</sub> , t <sub>SKEW_IO</sub> , t <sub>CO</sub> , t <sub>COPLL</sub> , and                                                 |
|               |         |                             | Min values for t <sub>SUPLL</sub> , t <sub>HPLL</sub> .  — Added Max values to Table 4.23. SPI Master or NVCM Configuration                                                                                                                  |
|               |         |                             | Time.                                                                                                                                                                                                                                        |
|               |         | Pinout<br>Information       | — Updated TR description in the iCE40UP Part Number Description section.                                                                                                                                                                     |
|               |         |                             | — Updated part number information in the Ordering Part Numbers section.                                                                                                                                                                      |
|               |         | Supplemental<br>Information | — Corrected link to TN1288, iCE40 LED Driver Usage Guide.                                                                                                                                                                                    |
|               |         |                             | <ul> <li>— Added link to TN1314, iCE40 SPRAM Usage Guide.</li> <li>— Added link to Package Diagrams.</li> </ul>                                                                                                                              |
|               |         |                             |                                                                                                                                                                                                                                              |
| June 2016     | 1.2     | All                         | Updated template.                                                                                                                                                                                                                            |
|               |         | Introduction                | Added QFN package in features list.                                                                                                                                                                                                          |
|               |         | Product<br>Family           | Added packages to Table 2.1 iCE40 UltraPlus Family Selection Guide.  Added information on RGB PWM IP in Overview.                                                                                                                            |
|               |         | Architecture                | Performed minor editorial changes.                                                                                                                                                                                                           |
|               |         |                             | Added information on 256 kb SPRAM blocks.                                                                                                                                                                                                    |
|               |         |                             | — Changed headings in Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks.                                                                                                                                              |
|               |         |                             | Corrected VCCPLL format in Figure 3.3. PLL Diagram.                                                                                                                                                                                          |
|               |         |                             | Updated note in Table 3.4. sysMEM Block Configurations.                                                                                                                                                                                      |
|               |         |                             | Added reference to TN1314, iCE40 SPRAM Usage Guide.                                                                                                                                                                                          |
|               |         |                             | Revised sysIO Buffer Banks information.                                                                                                                                                                                                      |
|               |         |                             | Corrected VCCIO format in Figure 3.9. I/O Bank and Programmable                                                                                                                                                                              |
|               |         |                             | I/O Cell.                                                                                                                                                                                                                                    |
|               |         |                             | Revised Typical I/O Behavior During Power-up information.                                                                                                                                                                                    |
|               |         |                             | Revised Supported Standards information.                                                                                                                                                                                                     |
|               |         |                             | — Revised heading in Table 3.9. Supported Input Standards.                                                                                                                                                                                   |
|               |         |                             | <ul> <li>Revised heading and removed LVCMOS12 in Table 3.10. Supported<br/>Output Standards.</li> </ul>                                                                                                                                      |
|               |         |                             | Revised HFOSC information in On-Chip Oscillator section.                                                                                                                                                                                     |
|               |         |                             | Removed "An RGB PWM IP is also offered in the family." in RGB High                                                                                                                                                                           |
|               |         |                             | Current Drive I/O Pins section.                                                                                                                                                                                                              |

© 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.