# E.) (Fealtice Semiconductor Corporation - ICE40UP5K-UWG30ITR1K Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                          |
|--------------------------------|---------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 660                                                                             |
| Number of Logic Elements/Cells | 5280                                                                            |
| Total RAM Bits                 | 1171456                                                                         |
| Number of I/O                  | 21                                                                              |
| Number of Gates                | -                                                                               |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                   |
| Mounting Type                  | Surface Mount                                                                   |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                              |
| Package / Case                 | 30-UFBGA, WLCSP                                                                 |
| Supplier Device Package        | 30-WLCSP (2.54x2.12)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/ice40up5k-uwg30itr1k |
|                                |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Copyright Notice**

Copyright © 2017 Lattice Semiconductor Corporation. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Lattice Semiconductor Corporation and/or its affiliates. All rights are reserved. You are permitted to use this document and any information contained therein expressly and only for bona fide non-commercial evaluation of products and/or services from Lattice Semiconductor Corporation or its affiliates; and only in connection with your bona fide consideration of purchase or license of products or services from Lattice Semiconductor Corporation or its affiliates, and only in accordance with the terms and conditions stipulated. Contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Lattice Semiconductor Corporation and/or its affiliates. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, create derivative works of, transfer, sublicense, publicly display, distribute or otherwise make these materials available, in whole or in part, to any third party. You are not permitted to reverse engineer, disassemble, or decompile any device or object code provided herewith. Lattice Semiconductor Corporation proprietary materials and/or data.

#### Patents

The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Lattice Semiconductor Corporation and/or its affiliates.

#### **Trademark Acknowledgment**

Lattice Semiconductor Corporation<sup>®</sup>, the Lattice Semiconductor logo, Silicon Image<sup>®</sup>, the Silicon Image logo, Instaport<sup>®</sup>, the Instaport logo, InstaPrevue<sup>®</sup>, Simplay<sup>®</sup>, Simplay HD<sup>®</sup>, the Simplay HD logo, Simplay Labs<sup>™</sup>, the Simplay Labs logo, the SiBEAM Snap<sup>™</sup>, the SiBEAM Snap logo, UltraGig<sup>™</sup>, the UltraGig logo are trademarks or registered trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. HDMI<sup>®</sup> and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL<sup>®</sup> and the MHL logo with Mobile High-Definition Link are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States and/or other countries. WirelessHD logo, WiHD<sup>®</sup> and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Lattice Semiconductor Corporation. All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Lattice Semiconductor's trademarks or other intellectual property rights with regard to a product name, logo or slogan.

#### **Export Controlled Document**

This document contains materials that are subject to the U.S. Export Administration Regulations and may also be subject to additional export control laws and regulations (collectively "Export Laws") and may be used only in compliance with such Export Laws. Unless otherwise authorized by an officer of Lattice Semiconductor Corporation in writing, this document and the information contained herein (a) may not be used in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, and (b) may not be re-exported or otherwise transferred to a third party who is known or suspected to be involved in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, or to any sanctioned persons or entities.

#### **Further Information**

To request other materials, documentation, and information, contact your local Lattice Semiconductor sales office or visit the Lattice Semiconductor web site at <u>www.latticesemi.com</u>.

#### Disclaimers

These materials are provided on an "AS IS" basis. Lattice Semiconductor Corporation and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Lattice Semiconductor Corporation and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Lattice Semiconductor Corporation and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information.

#### **Products and Services**

The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Lattice Semiconductor Corporation and/or its affiliates are provided on "AS IS" basis, except to the extent that Lattice Semiconductor Corporation and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, LATTICE SEMICONDUCTOR CORPORATION AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY LATTICE SEMICONDUCTOR CORPORATION AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# Tables

| Table 2.1. iCE40 UltraPlus Family Selection Guide                        | 8  |
|--------------------------------------------------------------------------|----|
| Table 3.1. Logic Cell Signal Descriptions                                | 11 |
| Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks | 12 |
| Table 3.3. PLL Signal Descriptions                                       | 14 |
| Table 3.4. sysMEM Block Configurations                                   | 14 |
| Table 3.5. EBR Signal Descriptions                                       | 15 |
| Table 3.6. SPRAM Signal Descriptions                                     | 17 |
| Table 3.7. Output Block Port Description                                 | 18 |
| Table 3.8. PIO Signal List                                               | 24 |
| Table 3.9. Supported Input Standards                                     | 25 |
| Table 3.10. Supported Output Standards                                   | 25 |
| Table 4.1. Absolute Maximum Ratings                                      | 28 |
| Table 4.2. Recommended Operating Conditions                              | 28 |
| Table 4.3. Power Supply Ramp Rates                                       | 29 |
| Table 4.4. Power-On-Reset Voltage Levels                                 | 30 |
| Table 4.5. DC Electrical Characteristics                                 | 31 |
| Table 4.6. Supply Current <sup>1, 2, 3, 4, 5</sup>                       | 31 |
| Table 4.7. User I <sup>2</sup> C Specifications                          | 32 |
| Table 4.8. I <sup>2</sup> C 50 ns Delay                                  | 32 |
| Table 4.9. I <sup>2</sup> C 50 ns Filter                                 | 32 |
| Table 4.10. User SPI Specifications                                      | 32 |
| Table 4.11. Internal Oscillators (HFOSC, LFOSC)                          | 33 |
| Table 4.12. sysI/O Recommended Operating Conditions                      | 33 |
| Table 4.13. sysI/O Single-Ended DC Electrical Characteristics            | 33 |
| Table 4.14. Differential Comparator Electrical Characteristics           | 34 |
| Table 4.15. Pin-to-Pin Performance (LVCMOS25)                            | 34 |
| Table 4.16. Register-to-Register Performance                             | 34 |
| Table 4.17. sysDSP Timing                                                | 35 |
| Table 4.18. Single Port RAM Timing                                       | 35 |
| Table 4.19. Maximum sysIO Buffer Performance                             | 36 |
| Table 4.20. iCE40 UltraPlus Family Timing Adders                         | 36 |
| Table 4.21. iCE40 UltraPlus External Switching Characteristics           | 37 |
| Table 4.22. sysCLOCK PLL Timing                                          | 38 |
| Table 4.23. SPI Master or NVCM Configuration Time                        | 38 |
| Table 4.24. sysCONFIG Port Timing Specifications                         | 39 |
| Table 4.25. RGB LED                                                      | 40 |
|                                                                          |    |

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 1. General Description

iCE40 UltraPlus family from Lattice Semiconductor is an ultra-low power FPGA and sensor manager designed for ultra-low power mobile applications, such as smartphones, tablets and hand-held devices. iCE40 UltraPlus is compatible with Lattice's iCE40 Ultra family devices, containing all the functions iCE40 Ultra family has except the high current IR LED driver. In addition, the iCE40 UltraPlus features an additional 1 Mb SRAM, additional DSP blocks, with additional LUTs, all which can be used to support an always-on Voice Recognition function in the mobile devices, without the need to keep the higher power consuming voice codec on all the time.

The iCE40 UltraPlus family includes integrated SPI and I<sup>2</sup>C blocks to interface with virtually all mobile sensors and application processors. In addition, the iCE40 UltraPlus family also features two I/O pins that can support the interface to I3C devices. There are two on-chip oscillators, 10 kHz and 48 MHz, the LFOSC (10 kHz) is ideal for low power function in always-on applications, while HFOSC (48 MHz) can be used for awaken activities.

The iCE40 UltraPlus family also features DSP functional block to off-load Application Processor to pre-process information sent from the mobile device, such as voice data. The RGB PWM IP, with the three 24 mA constant current RGB outputs on the iCE40 UltraPlus provides all the necessary logic to directly drive the service LED, without the need of external MOSFET or buffer.

The iCE40 UltraPlus family of devices are targeting for mobile applications to perform all the functions in iCE40 Ultra devices, such as Service LED, GPIO Expander, SDIO Level Shift, and other custom functions. In addition, the iCE40 UltraPlus family devices are also targeting for Voice Recognition application.

The iCE40 UltraPlus family features two device densities, 2800 to 5280 Look Up Tables (LUTs) of logic with programmable I/Os that can be used as either SPI/I<sup>2</sup>C interface ports or general purpose I/O's. Two of the iCE40 UltraPlus I/Os can be used to interface to higher performance I3C. It also has up to 120 kb of Block RAMs, plus 1024 kb of Single Port SRAMs to work with user logic.

## 1.1. Features

- Flexible Logic Architecture
  - Two devices with 2800 to 5280 LUTs
  - Offered in WLCS and QFN packages
- Ultra-low Power Devices
  - Advanced 40 nm low power process
  - As low as 100 µA standby current typical
- Embedded Memory
  - Up to 1024 kb Single Port SRAM
  - Up to 120 kb sysMEM<sup>™</sup> Embedded Block RAM
- Two Hardened I<sup>2</sup>C Interfaces
  - Two I/O pins to support I3C interface
- Two Hardened SPI Interfaces
- Two On-Chip Oscillators
  - Low Frequency Oscillator 10 kHz
  - High Frequency Oscillator 48 MHz
- 24 mA Current Drive RGB LED Outputs
  - Three drive outputs in each device
  - User selectable sink current up to 24 mA
- On-chip DSP
  - Signed and unsigned 8-bit or 16-bit functions
  - Functions include Multiplier, Accumulator, and Multiply-Accumulate (MAC)
- Flexible On-Chip Clocking
  - Eight low skew global signal resource, six can be directly driven from external pins
  - One PLL with dynamic interface per device
- Flexible Device Configuration
  - SRAM is configured through:
    - Standard SPI Interface
    - Internal Nonvolatile Configuration Memory (NVCM)
- Ultra-Small Form Factor
  - As small as 2.15 mm × 2.55 mm
- Applications
  - Always-On Voice Recognition Application
  - Smartphones
  - Tablets and Consumer Handheld Devices
  - Handheld Commercial and Industrial Devices
  - Multi Sensor Management Applications
  - Sensor Pre-processing and Sensor Fusion
  - Always-On Sensor Applications
  - USB 3.1 Type C Cable Detect / Power Delivery Applications

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, contact your local Lattice representative.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 3. Architecture

## **3.1.** Architecture Overview

The iCE40 UltraPlus family architecture contains an array of Programmable Logic Blocks (PLB), two Oscillator Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, blocks of sysMEM<sup>™</sup> Embedded Block RAM (EBR) and Single Port RAM (SPRAM) surrounded by Programmable I/O (PIO). Figure 3.1 shows the block diagram of the iCE40UP5K device.



Figure 3.1. iCE40UP5K Device, Top View

The Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either PLB or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the iCE40 UltraPlus family, there are three sysIO banks, one on top and two at the bottom. User can connect some  $V_{CCIOS}$  together, if all the I/Os are using the same voltage standard. See the Power-up Supply Sequence section. The sysMEM EBRs are large 4 kb, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs.

In addition to the EBR, the iCE40 UltraPlus devices also feature four 256 kb SPRAM blocks that can be cascaded to create up to 1 Mb block. It is useful for temporary storage of large quantities of information.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Input  | Inter-PLB signal | FCIN  | Fast carry in            |
|--------|------------------|-------|--------------------------|
| Output | Data signals     | 0     | LUT or registered output |
| Output | Inter-PFU signal | FCOUT | Fast carry out           |

\*Note: If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration.

## 3.1.2. Routing

There are many resources provided in the iCE40 UltraPlus devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The Adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions.

The design tool takes the output of the synthesis tool and places and routes the design.

## **3.1.3. Clock/Control Distribution Network**

Each iCE40 UltraPlus device has six global inputs, two pins on the top bank and four pins on the bottom bank

These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as Gxx and each drives one of the eight global buffers. The global buffers are identified as GBUF[7:0]. These six inputs may be used as general purpose I/O if they are not used to drive the clock nets.

Table 3.2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clock-enable input. GBUF[7:6, 3:0] can connect directly to G[7:6, 3:0] pins respectively. GBUF4 and GBUF5 can connect to the two on-chip Oscillator Generators (GBUF4 connects to LFOSC, GBUF5 connects to HFOSC).

| Global Buffer | LUT Inputs           | Clock        | Reset        | Clock Enable |
|---------------|----------------------|--------------|--------------|--------------|
| GBUF0         |                      | $\checkmark$ | ✓            | —            |
| GBUF1         |                      | $\checkmark$ | —            | $\checkmark$ |
| GBUF2         |                      | $\checkmark$ | $\checkmark$ | -            |
| GBUF3         | Yes, any 4 of 8 GBUF | $\checkmark$ | -            | $\checkmark$ |
| GBUF4         | Inputs               | $\checkmark$ | $\checkmark$ | -            |
| GBUF5         |                      | $\checkmark$ | -            | $\checkmark$ |
| GBUF6         |                      | $\checkmark$ | $\checkmark$ | -            |
| GBUF7         |                      | $\checkmark$ | -            | $\checkmark$ |

Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks

The maximum frequency for the global buffers are listed in Table 4.21.

### **Global Hi-Z Control**

The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40 UltraPlus device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state.

### **Global Reset Control**

The global reset control signal connects to all PLB and PIO flip-flops on the iCE40 UltraPlus device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.1.4. sysCLOCK Phase Locked Loops (PLLs)

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40 UltraPlus devices have one sysCLOCK PLL. REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal Oscillator Generators from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 UltraPlus global clock network directly or general purpose routing resources can be used.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 3.3.

The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied.

There is an additional feature in the iCE40 UltraPlus PLL. There are two FPGA controlled inputs, SCLK and SDI, that allows the user logic to serially shift in data thru SDI, clocked by SCLK clock. The data shifted in would change the configuration settings of the PLL. This feature allows the PLL to be time multiplexed for different functions, with different clock rates. After the data is shifted in, user would simply pulse the RESET input of the PLL block, and the PLL will re-lock with the new settings. For more details, refer to TN1251, iCE40 sysCLOCK PLL Design and Usage Guide.



Figure 3.3. PLL Diagram



<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### Table 3.3. PLL Signal Descriptions

| Signal Name       | Direction | Description                                                                                                                                                                                 |
|-------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFERENCECLK      | Input     | Input reference clock                                                                                                                                                                       |
| BYPASS            | Input     | The BYPASS control selects which clock signal connects to the PLLOUT output.<br>0 – PLL generated signal<br>1 – REFERENCECLK                                                                |
| EXTFEEDBACK       | Input     | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL.                                                                                                |
| DYNAMICDELAY[7:0] | Input     | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC.                                                                                                 |
| LATCHINPUTVALUE   | Input     | When enabled, puts the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable.                               |
| PLLOUTGLOBAL      | Output    | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5.                               |
| PLLOUTCORE        | Output    | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. |
| LOCK              | Output    | When High, indicates that the PLL output is phase aligned or locked to the input reference clock.                                                                                           |
| RESET             | Input     | Active low reset.                                                                                                                                                                           |
| SCLK              | Input     | Input, Serial Clock used for re-programming PLL settings.                                                                                                                                   |
| SDI               | Input     | Input, Serial Data used for re-programming PLL settings.                                                                                                                                    |

## 3.1.5. sysMEM Embedded Block RAM Memory

Larger iCE40 UltraPlus device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering and FIFO.

### sysMEM Memory Block

The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as listed in Table 3.4.

| Block RAM<br>Configuration                                           | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | WDATA Port<br>Size (Bits) Size (Bits) |           | MASK Port<br>Size (Bits) |
|----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------------------|-----------|--------------------------|
| SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4 k)                           | 8 [7:0]                   | 16 [15:0]                 | 8 [7:0]                               | 16 [15:0] | 16 [15:0]                |
| SB_RAM512x8<br>SB_RAM512x8NR<br>SB_RAM512x8NW<br>SB_RAM512x8NRNW     | 512x8 (4 k)                            | 9 [8:0]                   | 8 [7:0]                   | 9 [8:0]                               | 8 [7:0]   | No Mask Port             |
| SB_RAM1024x4<br>SB_RAM1024x4NR<br>SB_RAM1024x4NW<br>SB_RAM1024x4NRNW | 1024x4 (4 k)                           | 10 [9:0]                  | 4 [3:0]                   | 10 [9:0]                              | 4 [3:0]   | No Mask Port             |
| SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4 k)                           | 11 [10:0]                 | 2 [1:0]                   | 11 [10:0]                             | 2 [1:0]   | No Mask Port             |

Table 3.4. sysMEM Block Configurations



| Signal Name   | Direction | Description                      |
|---------------|-----------|----------------------------------|
| ADDRESS[13:0] | Input     | Address input                    |
| DATAIN[15:0]  | Input     | Write Data input                 |
| MASKWREN[3:0] | Input     | Nibble WE control                |
| WREN          | Input     | Write Enable                     |
| CHIPSELECT    | Input     | Enable SPRAM                     |
| CLOCK         | Input     | Clock input                      |
| STANDY        | Input     | Standby Mode                     |
| SLEEP         | Input     | Sleep Mode                       |
| POWEROFF      | Input     | Switch off power source to SPRAM |
| DATAOUT[15:0] | Output    | Output Data                      |

#### Table 3.6. SPRAM Signal Descriptions

For further information on sysMEM SPRAM block, refer to TN1314, iCE40 SPRAM Usage Guide.

## 3.1.7. sysDSP

The iCE40 UltraPlus family provides an efficient sysDSP architecture that is very suitable for low-cost Digital Signal Processing (DSP) functions for mobile applications. Typical functions used in these applications are Multiply, Accumulate, and Multiply-Accumulate. The block can also be used for simple Add and Subtract functions.

### iCE40 UltraPlus sysDSP Architecture Features

The iCE40 UltraPlus sysDSP supports many functions that include the following:

- Single 16-bit x 16-bit Multiplier, or two independent 8-bit x 8-bit Multipliers
- Optional independent pipeline control on Input Register, Output Register, and Intermediate Reg faster clock performance
- Single 32-bit Accumulator, or two independent 16-bit Accumulators
- Single 32-bit, or two independent 16-bit Adder/Subtracter functions, registered or asynchronous
- Cascadable to create wider Accumulator blocks

Figure 3.6 shows the block diagram of the sysDSP block. The block consists of the Multiplier section with a bypassable Output register, Input Register, and Intermediate register between Multiplier and AC timing to achieve the highest performance.



#### Primitive Input/ Signal Width Function Default Port Name Output BHLD BHOLD B Register Hold. 1 Input 0 – Update 0 – Update 1 – Hold CHLD CHOLD 1 Input C Register Hold. 0 – Update 0 – Update 1 – Hold DHLD DHOLD 1 Input D Register Hold. 0 – Update 0 – Update 1 – Hold IHRST IRSTTOP 1 Reset input to A and C input registers, and the 0 – No reset Input pipeline registers in the upper half of the Multiplier Section. 0 – No reset 1 – Reset ILRST IRSTBOT 1 Input Reset input to B and D input registers, and the 0 – No reset pipeline registers in the lower half of the Multiplier Section. It also resets the Multiplier result pipeline register. 0 – No reset 1 – Reset 0[31:0] O[31:0] Output of the sysDSP block. This output can be: 32 Output O[31:0] – 32-bit result of 16x16 Multiplier or MAC O[31:16] – 16-bit result of 8x8 upper half • Multiplier or MAC O[15:0] - 16-bit result of 8x8 lower half • Multiplier or MAC OHHLD OHOLDTOP 1 High-order (upper half) Accumulator Register Hold. 0 – Update Input 0 – Update 1 – Hold OHRST ORSTTOP 1 Input Reset input to high-order (upper half) bits of the 0 – No reset Accumulator Register. 0 – No reset 1 – Reset High-order (upper half) Accumulator Register 0 -OHLDA OLOADTOP 1 Input Accumulate/Load control. Accumulate 0 – Accumulate, register is loaded with Adder/Subtracter results 1 – Load, register is loaded with Input C or C Register OHADS ADDSUBTOP 1 Input High-order (upper half) Accumulator Add or Subtract 0 – Add select. 0 – Add 1 – Subtract OLHLD OHOLDBOT 1 Input Low-order (lower half) Accumulator Register Hold. 0 – Update 0 – Update 1 – Hold OLRST ORSTBOT 1 Reset input to Low-order (lower half) bits of the 0 – No reset Input Accumulator Register. 0-No reset 1 – Reset

#### Table 3.7. Output Block Port Description (Continued)

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





) = Statically defined by configuration program.



#### Table 3.8. PIO Signal List

| Pin Name          | I/О Туре | Description                   |
|-------------------|----------|-------------------------------|
| OUTPUT_CLK        | Input    | Output register clock         |
| CLOCK_ENABLE      | Input    | Clock enable                  |
| INPUT_CLK         | Input    | Input register clock          |
| OUTPUT_ENABLE     | Input    | Output enable                 |
| D_OUT_0/1         | Input    | Data from the core            |
| D_IN_0/1          | Output   | Data to the core              |
| LATCH_INPUT_VALUE | Input    | Latches/holds the Input Value |



# 4. DC and Switching Characteristics

## 4.1. Absolute Maximum Ratings

#### Table 4.1. Absolute Maximum Ratings

| Parameter                               | Min  | Max  | Unit |
|-----------------------------------------|------|------|------|
| Supply Voltage V <sub>cc</sub>          | -0.5 | 1.42 | V    |
| Output Supply Voltage V <sub>CCIO</sub> | -0.5 | 3.60 | V    |
| NVCM Supply Voltage V <sub>PP_2V5</sub> | -0.5 | 3.60 | V    |
| PLL Supply Voltage V <sub>CCPLL</sub>   | -0.5 | 1.42 | V    |
| I/O Tri-state Voltage Applied           | -0.5 | 3.60 | V    |
| Dedicated Input Voltage Applied         | -0.5 | 3.60 | V    |
| Storage Temperature (Ambient)           | -65  | 150  | °C   |
| Junction Temperature (T <sub>J</sub> )  | -65  | 125  | °C   |

Notes:

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

- 2. Compliance with the Lattice Thermal Management document is required.
- 3. All voltages referenced to GND.

## 4.2. Recommended Operating Conditions

#### **Table 4.2. Recommended Operating Conditions**

| Symbol                                  | Parameter                                                               | Min                                                                | Max   | Unit  |    |
|-----------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------|-------|-------|----|
| V <sub>CC</sub> <sup>1</sup>            | Core Supply Voltage                                                     |                                                                    | 1.14  | 1.26  | V  |
|                                         |                                                                         | Slave SPI Configuration                                            | 1.714 | 3.46  | V  |
|                                         | V <sub>PP_2V5</sub> NVCM<br>Programming and<br>Operating Supply Voltage | Master SPI Configuration                                           | 2.30  | 3.46  | V  |
| • • • • • • • • • • • • • • • • • • • • |                                                                         | Configuration from NVCM                                            | 2.30  | 3.46  | V  |
|                                         |                                                                         | NVCM Programming                                                   | 2.30  | 3.00  | V  |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup>    | I/O Driver Supply Voltage                                               | V <sub>CCIO_0</sub> , SPI_V <sub>CCIO1</sub> , V <sub>CCIO_2</sub> | 1.71  | 3.46  | V  |
| V <sub>CCPLL</sub>                      | PLL Supply Voltage                                                      |                                                                    | 1.14  | 1.26  | V  |
| t <sub>JCOM</sub>                       | Junction Temperature Commercial Operation                               |                                                                    | 0     | 85    | °C |
| t <sub>JIND</sub>                       | Junction Temperature, Industrial Operation                              |                                                                    | -40   | 100   | °C |
| t <sub>PROG</sub>                       | Junction Temperature NVCM                                               | 1 Programming                                                      | 10.00 | 30.00 | °C |

Notes:

- Like power supplies must be tied together if they are at the same supply voltage and they meet the power up sequence requirement. See the Power-up Supply Sequence section. V<sub>CC</sub> and V<sub>CCPLL</sub> are recommended to be tied together to the same supply with an RC-based noise filter between them. Refer to TN1252, iCE40 Hardware Checklist.
- 2. See recommended voltages by I/O standard in subsequent table.
- 3.  $V_{ccio}$  pins of unused I/O banks should be connected to the  $V_{cc}$  power supply on boards.
- 4. V<sub>PP\_2V5</sub> can, optionally, be connected to a 1.8 V (+/-5%) power supply in Slave SPI Configuration modes subject to the condition that none of the HFOSC/LFOSC and RGB LED driver features are used. Otherwise, V<sub>PP\_2V5</sub> must be connected to a power supply with a minimum 2.30 V level.



## 4.3. Power Supply Ramp Rates

#### Table 4.3. Power Supply Ramp Rates

| Symbol            | Parameter                                      | Min | Max | Unit |
|-------------------|------------------------------------------------|-----|-----|------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies | 0.6 | 10  | V/ms |

Notes:

1. Assumes monotonic ramp rates.

2. Power up sequence must be followed. See the Power-up Supply Sequence section below.

## 4.4. Power-On Reset

All iCE40 UltraPlus devices have on-chip Power-On-Reset (POR) circuitry to ensure proper initialization of the device. Only three supply rails are monitored by the POR circuitry as follows: (1) Vcc, (2) SPI\_Vccio1 and (3) VPP\_2v5. All other supply pins have no effect on the power-on reset feature of the device. Note that all supply voltage pins must be connected to power supplies for normal operation (including device configuration).

## 4.5. Power-up Supply Sequence

It is recommended to bring up the power supplies in the following order. Note that there is no specified timing delay between the power supplies, however, there is a requirement for each supply to reach a level of 0.5 V, or higher, before any subsequent power supplies in the sequence are applied.

- 1. Vcc and VccPLL should be the first two supplies to be applied. Note that these two supplies can be tied together subject to the recommendation to include a RC-based noise filter on the VccPLL. Refer to TN1252, iCE40 Hardware Checklist.
- 2. **SPI\_Vccio1** should be the next supply, and can be applied any time after the previous supplies (Vcc and VccPLL) have reached as level of 0.5 V or higher.
- 3. **VPP\_2v5** should be the next supply, and can be applied any time after previous supplies (VCC, VCCPLL and SPI\_VCCIO1) have reached a level of 0.5 V or higher.
- 4. **Other Supplies** (Vccioo and Vccio2) do not affect device power-up functionality, and they can be applied any time after the initial power supplies (Vcc and VccPLL) have reached a level of 0.5 V or greater. There is no power down sequence required. However, when partial power supplies are powered down, it is required the above sequence to be followed when these supplies are re-powered up again.

## 4.6. External Reset

When all power supplies have reached their minimum operating voltage defined in the Minimum Operation Condition Table, it is required to either keep CRESET\_B LOW, or toggle CRESET\_B from HIGH to LOW, for a duration of tCRESET\_B, and release it to go HIGH, to start configuration download from either the internal NVCM or the external Flash memory. Figure 4.1 shows Power-Up sequence when SPI\_Vccio1 and VPP\_2v5 are not connected together, and the CRESET\_B signal triggers configuration download. shows when SPI\_Vccio1 and VPP\_2v5 connected together. All power supplies should be powered up during configuration. Before and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 4.11. User I<sup>2</sup>C Specifications

### Table 4.7. User I<sup>2</sup>C Specifications

| Sumbol              | Devementer                           | Spec (STD Mode) |     |     | Spec (FAST Mode) |     |     | l la it |
|---------------------|--------------------------------------|-----------------|-----|-----|------------------|-----|-----|---------|
| Symbol Parameter    |                                      | Min             | Тур | Max | Min              | Тур | Max | Unit    |
| f <sub>SCL</sub>    | Maximum SCL clock frequency          | 1               |     | 100 | 1                | ١   | 400 | kHz     |
| t <sub>HI</sub>     | SCL clock HIGH Time                  | 4               |     | 1   | 0.6              | ١   | 1   | μs      |
| t <sub>LO</sub>     | SCL clock LOW Time                   | 4.7             |     |     | 1.3              | Ι   | -   | μs      |
| t <sub>su,dat</sub> | Setup time (DATA)                    | 250             |     | 1   | 100              | I   | 1   | ns      |
| t <sub>hd,dat</sub> | Hold time (DATA)                     | 0               |     | 1   | 0                | I   | 1   | ns      |
| t <sub>su,sta</sub> | Setup time (START condition)         | 4.7             |     |     | 0.6              | Ι   | -   | μs      |
| t <sub>hd,sta</sub> | Hold time (START condition)          | 4               |     | 1   | 0.6              | I   | 1   | μs      |
| t <sub>su,sто</sub> | Setup time (STOP condition)          | 4               |     |     | 0.6              | ١   |     | μs      |
| t <sub>BUF</sub>    | Bus free time between STOP and START | 4.7             | -   |     | 1.3              | -   | -   | μs      |
| t <sub>co,dat</sub> | SCL LOW to DATAOUT valid             |                 | -   | 3.4 | -                | -   | 0.9 | μs      |

## 4.12. I<sup>2</sup>C 50 ns Delay

#### Table 4.8. I<sup>2</sup>C 50 ns Delay

| Sumbol             | Devementer                      |     | L Lucit |     |      |  |
|--------------------|---------------------------------|-----|---------|-----|------|--|
| Symbol             | Parameter                       | Min | Тур     | Max | Unit |  |
| T <sub>DELAY</sub> | Delay through 50 ns Delay Block | _   | 50      | _   | ns   |  |

## 4.13. I<sup>2</sup>C 50 ns Filter

### Table 4.9. I<sup>2</sup>C 50 ns Filter

| Sumbol                | Devementer                                   |     | 11      |   |      |  |
|-----------------------|----------------------------------------------|-----|---------|---|------|--|
| Symbol                | Parameter                                    | Min | Typ Max |   | onit |  |
| T <sub>FILTER-H</sub> | HIGH Pulse Filter through 50 ns Filter Block | —   | 50      | — | ns   |  |
| T <sub>FILTER-L</sub> | LOW Pulse Filter through 50 ns Filter Block  | —   | 50      | — | ns   |  |

## 4.14. User SPI Specifications <sup>1, 2</sup>

### Table 4.10. User SPI Specifications

| Symbol           | Parameter                   | Min | Тур | Max | Unit |
|------------------|-----------------------------|-----|-----|-----|------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | _   | _   | 45  | MHz  |

Notes:

- 1. All setup and hold time parameters on external SPI interface are design-specific and, therefore, generated by the Lattice Design Software too. These parameters include the following:
  - t<sub>SUmaster</sub> master Setup Time (master mode)
  - t<sub>HOLDmaster</sub> master Hold time (master mode)
  - t<sub>SUslave</sub> slave Setup Time (slave mode)
  - t<sub>HOLDslave</sub> slave Hold time (slave mode)
    - t<sub>SCK2OUT</sub> SCK to Out Delay (slave mode)
- The SCLK duty cycle needs to be specified in the Lattice Design Software as a timing constraint in order to ensure proper timing check on SCLK HIGH and LOW (t<sub>HI</sub>, t<sub>LO</sub>) time.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 4.25. iCE40 UltraPlus External Switching Characteristics

Over recommended commercial operating conditions.

#### Table 4.21. iCE40 UltraPlus External Switching Characteristics

| Parameter                                                           | Description                                          | Device                | Min  | Max | Unit |  |
|---------------------------------------------------------------------|------------------------------------------------------|-----------------------|------|-----|------|--|
| Clocks                                                              |                                                      |                       |      |     |      |  |
| Global Clock                                                        |                                                      |                       |      |     |      |  |
| f <sub>MAX_GBUF</sub>                                               | Frequency for Global Buffer Clock network            | All Devices           | _    | 185 | MHz  |  |
| tw_gbuf                                                             | Clock Pulse Width for Global Buffer                  | All Devices 2 — n     |      |     | ns   |  |
| t <sub>ISKEW_GBUF</sub>                                             | Global Buffer Clock Skew Within a Device             | All Devices           | _    | 530 | ps   |  |
| Pin-LUT-Pin Propaga                                                 | ation Delay                                          |                       |      |     |      |  |
| t <sub>PD</sub>                                                     | Best case propagation delay through one<br>LUT logic | All Devices           | _    | 9.0 | ns   |  |
| General I/O Pin Parameters (Using Global Buffer Clock without PLL)* |                                                      |                       |      |     |      |  |
| t <sub>skew_io</sub>                                                | Data bus skew across a bank of IOs                   | All Devices — 510     |      | ps  |      |  |
| t <sub>co</sub>                                                     | Clock to Output – PIO Output Register                | All Devices — 10.0    |      | ns  |      |  |
| t <sub>su</sub>                                                     | Clock to Data Setup – PIO Input Register             | All Devices           | -0.5 | —   | ns   |  |
| t <sub>H</sub>                                                      | Clock to Data Hold – PIO Input Register              | All Devices           | 5.55 | _   | ns   |  |
| General I/O Pin Parameters (Using Global Buffer Clock with PLL)     |                                                      |                       |      |     |      |  |
| t <sub>COPLL</sub>                                                  | Clock to Output – PIO Output Register                | All Devices — 2.4     |      | ns  |      |  |
| t <sub>SUPLL</sub>                                                  | Clock to Data Setup – PIO Input Register             | All Devices 7.3 —     |      | ns  |      |  |
| t <sub>HPLL</sub>                                                   | Clock to Data Hold – PIO Input Register              | All Devices -1.1 — ns |      |     | ns   |  |

\*Note: All the data is from the worst case.



# 4.28. sysCONFIG Port Timing Specifications

Over recommended operating conditions.

#### Table 4.24. sysCONFIG Port Timing Specifications

| Symbol                  | Parameter Conditions                                                                                                                                                                                         |                                                                                               |      | Тур  | Max  | Unit            |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|-----------------|
| All Configuration Mode  |                                                                                                                                                                                                              |                                                                                               |      |      |      |                 |
| tCRESET_B               | Minimum CRESET_B LOW pulse width<br>required to restart configuration, from<br>falling edge to rising edge                                                                                                   |                                                                                               | 200  | _    | _    | ns              |
| t <sub>done_io</sub>    | Number of configuration clock cycles after<br>CDONE goes HIGH before the PIO pins are<br>activated                                                                                                           | imber of configuration clock cycles after<br>ONE goes HIGH before the PIO pins are<br>tivated |      |      | _    | Clock<br>Cycles |
| Slave SPI               |                                                                                                                                                                                                              |                                                                                               |      |      |      |                 |
| t <sub>cr_sck</sub>     | Minimum time from a rising edge on<br>CRESET_B until the first SPI WRITE<br>operation, first SPI_XCK clock. During this<br>time, the iCE40 UltraPlus device is clearing<br>its internal configuration memory |                                                                                               | 1200 | _    | _    | μs              |
| f <sub>MAX</sub>        | CCLK clock froquency                                                                                                                                                                                         | Write                                                                                         | 1    | —    | 25   | MHz             |
|                         |                                                                                                                                                                                                              | Read <sup>1</sup>                                                                             | _    | 15   | —    | MHz             |
| t <sub>CCLKH</sub>      | CCLK clock pulsewidth HIGH                                                                                                                                                                                   |                                                                                               | 20   | —    | —    | ns              |
| t <sub>cclkl</sub>      | CCLK clock pulsewidth LOW                                                                                                                                                                                    |                                                                                               | 20   | —    | _    | ns              |
| t <sub>stsu</sub>       | CCLK setup time                                                                                                                                                                                              |                                                                                               | 12   | —    | _    | ns              |
| t <sub>sth</sub>        | CCLK hold time                                                                                                                                                                                               |                                                                                               | 12   | —    | —    | ns              |
| t <sub>sтсо</sub>       | CCLK falling edge to valid output                                                                                                                                                                            |                                                                                               | 13   | —    | _    | ns              |
| Master SPI <sup>3</sup> |                                                                                                                                                                                                              |                                                                                               |      |      |      |                 |
| f <sub>MCLK</sub>       | MCLK clock frequency                                                                                                                                                                                         | Low Frequency                                                                                 | 7.0  | 12.0 | 17.0 | MHz             |
|                         |                                                                                                                                                                                                              | Medium Frequency <sup>2</sup>                                                                 | 21.0 | 33.0 | 45.0 | MHz             |
|                         |                                                                                                                                                                                                              | High Frequency <sup>2</sup>                                                                   | 33.0 | 53.0 | 71.0 | MHz             |
| t <sub>MCLK</sub>       | CRESET_B HIGH to first MCLK edge                                                                                                                                                                             |                                                                                               | 1200 | —    | _    | μs              |
| t <sub>su</sub>         | CCLK setup time                                                                                                                                                                                              |                                                                                               | 6.16 | _    | _    | ns              |
| t <sub>HD</sub>         | CCLK hold time                                                                                                                                                                                               |                                                                                               | 1    | —    | —    | ns              |

Notes:

1. Supported with 1.2 V V\_{CC} and at 25  $^\circ\text{C}.$ 

2. Extended range  $f_{MAX}$  Write operations support up to 53 MHz with 1.2 V V\_{CC} and at 25  $^\circ C.$ 

3.  $t_{SU}$  and  $t_{HD}$  timing must be met for all MCLK frequency choices.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| RGB1    | - | General I/O | Open-<br>Drain I/O       | In user mode, when RGB function is not used, this pin can<br>be connected to any user logic and used as open-drain I/O.<br>This pin is located in Bank 0.                                                      |
|---------|---|-------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |   | LED         | Open-<br>Drain<br>Output | In user mode, when using RGB function, this pin can be programmed as open drain 24 mA output to drive external LED.                                                                                            |
| RGB2    | - | General I/O | Open-<br>Drain I/O       | In user mode, when RGB function is not used, this pin can<br>be connected to any user logic and used as open-drain I/O.<br>This pin is located in Bank 0.                                                      |
|         |   | LED         | Open-<br>Drain<br>Output | In user mode, when using RGB function, this pin can be programmed as open drain 24 mA output to drive external LED.                                                                                            |
| PIOT_xx | - | General I/O | I/O                      | In user mode, with user's choice, this pin can be<br>programmed as I/O in user function in the top (xx = I/O<br>location). These pins are located in Bank 0.                                                   |
| PIOB_xx | _ | General I/O | Ι/Ο                      | In user mode, with user's choice, this pin can be<br>programmed as I/O in user function in the bottom (xx = I/O<br>location). Pins with xx <= 9 are located in Bank 2, pins with<br>xx> are located in Bank 1. |

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **Technical Support**

For assistance, submit a technical support case at <u>www.latticesemi.com/techsupport</u>.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



|                |     | DC and                      | <ul> <li>Added the following figures:</li> </ul>                                                                                       |
|----------------|-----|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
|                |     | Switching                   | • Figure 4.1. Power Up Sequence with SPE_VCCIO1 and                                                                                    |
|                |     | Characteristics             | VPP_2V5 Not Connected Together.                                                                                                        |
|                |     |                             | <ul> <li>Figure 4.2. Power Up Sequence with All Supplies Connected<br/>Together to 1.8 V.</li> </ul>                                   |
|                |     |                             | — Updated note in Table 4.5. DC Electrical Characteristics.                                                                            |
|                |     |                             | — Added note in Table 4.6. Supply Current.                                                                                             |
|                |     |                             | - Revised User SPI Specifications 1, 2 section.                                                                                        |
|                |     |                             | Removed symbols.                                                                                                                       |
|                |     |                             | Added notes.                                                                                                                           |
|                |     |                             | — Revised Table 4.11. Internal Oscillators (HFOSC, LFOSC).                                                                             |
|                |     |                             | <ul> <li>Removed note in Table 4.13. sysI/O Single-Ended DC Electrical<br/>Characteristics.</li> </ul>                                 |
|                |     |                             | <ul> <li>Changed to Lattice Design Software tool in Table 4.15. Pin-to-Pin<br/>Performance (LVCMOS25).</li> </ul>                      |
|                |     |                             | <ul> <li>Changed to Lattice Design Software tool and revised note in Table</li> <li>4.16. Register-to-Register Performance.</li> </ul> |
|                |     |                             | <ul> <li>Added sysDSP Timing section.</li> </ul>                                                                                       |
|                |     |                             | — Added SPRAM Timing section.                                                                                                          |
|                |     |                             | <ul> <li>Removed LVCMOS12 and added timing values in Table 4.19.</li> <li>Maximum IO Buffer Performance.</li> </ul>                    |
|                |     |                             | <ul> <li>Removed LVCMOS12 and added timing values in Table 4.20. iCE40</li> </ul>                                                      |
|                |     |                             | UltraPlus Family Timing Adders.                                                                                                        |
|                |     |                             | - Revised max values in Table 4.23. SPI Master or NVCM Configuration                                                                   |
|                |     |                             | Time.                                                                                                                                  |
|                |     |                             | Removed TBD conditions in Table 4.24. sysCONFIG Port Timing                                                                            |
|                |     |                             | Specifications. Revised t <sub>HD</sub> parameter.                                                                                     |
|                |     |                             | — Revised Table 4.25. High Current RGB LED and IR LED Drive.                                                                           |
|                |     | Pinout                      | <ul> <li>— General update to Signal Descriptions section.</li> </ul>                                                                   |
|                |     | Information                 | - Updated the iCE40UP Part Number Description section. Added                                                                           |
|                |     |                             | FGW49 package.                                                                                                                         |
|                |     |                             | — Added OPNs.                                                                                                                          |
|                |     | Supplemental<br>Information | Added reference to TN1314, iCE40 SPRAM Usage Guide.                                                                                    |
| September 2015 | 1.1 | Architecture                | Updated Architecture section. Replaced iCE5UP with iCE40UP.                                                                            |
|                |     | Pinout                      | Updated Pin Information Summary section.                                                                                               |
|                |     | Information                 | — Replaced iCE5UP with iCE40UP.                                                                                                        |
|                |     |                             | — Replaced SWG30 with UWG30.                                                                                                           |
|                |     | Ordering                    | Updated iCE40UP Part Number Description section.                                                                                       |
|                |     | Information                 | - Replaced iCE5UP with iCE40UP.                                                                                                        |
|                |     |                             | — Replaced SWG30 with UWG30.                                                                                                           |
|                |     |                             | Updated Ordering Part Numbers section. Replaced the table of part                                                                      |
|                |     | Further                     | Removed reference to Schematic Symbols.                                                                                                |
|                |     | Information                 |                                                                                                                                        |
| August 2015    | 1.0 | All                         | Initial release.                                                                                                                       |

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



7<sup>th</sup> Floor, 111 SW 5<sup>th</sup> Avenue Portland, OR 97204, USA T 503.268.8000 <u>www.latticesemi.com</u>