



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 48MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 34                                                                          |
| Program Memory Size        | 64KB (32K x 16)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 3.8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.15V ~ 3.6V                                                                |
| Data Converters            | A/D 13x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 44-TQFP                                                                     |
| Supplier Device Package    | 44-TQFP (10x10)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f46j11t-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

FIGURE 1-1: PIC18F2XJ11 (28-PIN) BLOCK DIAGRAM



#### 6.1.4.4 Stack Full and Underflow Resets

Device Resets on stack overflow and stack underflow conditions are enabled by setting the STVREN bit in Configuration register 1L. When STVREN is set, a full or underflow condition sets the appropriate STKFUL or STKUNF bit and then causes a device Reset. When STVREN is cleared, a full or underflow condition sets the appropriate STKFUL or STKUNF bit, but does not cause a device Reset. The STKFUL or STKUNF bits are cleared by the user software or a POR.

#### 6.1.5 FAST REGISTER STACK (FRS)

A Fast Register Stack (FRS) is provided for the STATUS, WREG and BSR registers to provide a "fast return" option for interrupts. This stack is only one level deep and is neither readable nor writable. It is loaded with the current value of the corresponding register when the processor vectors for an interrupt. All interrupt sources push values into the Stack registers. The values in the registers are then loaded back into the working registers if the RETFIE, FAST instruction is used to return from the interrupt.

If both low-priority and high-priority interrupts are enabled, the Stack registers cannot be used reliably to return from low-priority interrupts. If a high-priority interrupt occurs while servicing a low-priority interrupt, the Stack register values stored by the low-priority interrupt will be overwritten. In these cases, users must save the key registers in software during a low-priority interrupt.

If interrupt priority is not used, all interrupts may use the FRS for returns from interrupt. If no interrupts are used, the FRS can be used to restore the STATUS, WREG and BSR registers at the end of a subroutine call. To use the Fast Register Stack for a subroutine call, a CALL label, FAST instruction must be executed to save the STATUS, WREG and BSR registers to the Fast Register Stack. A RETURN, FAST instruction is then executed to restore these registers from the FRS.

Example 6-1 provides a source code example that uses the FRS during a subroutine call and return.

#### EXAMPLE 6-1: FAST REGISTER STACK CODE EXAMPLE

| CALL SUB1, FAST<br>•<br>• | ;STATUS, WREG, BSR<br>;SAVED IN FAST REGISTER<br>;STACK |
|---------------------------|---------------------------------------------------------|
| SUB1 •                    |                                                         |
| RETURN FAST               | ;RESTORE VALUES SAVED<br>;IN FAST REGISTER STACK        |

#### 6.1.6 LOOK-UP TABLES IN PROGRAM MEMORY

There may be programming situations that require the creation of data structures or look-up tables in program memory. For PIC18 devices, look-up tables can be implemented in two ways:

- Computed GOTO
- Table Reads

#### 6.1.6.1 Computed GOTO

A computed GOTO is accomplished by adding an offset to the PC. An example is shown in Example 6-2.

A look-up table can be formed with an ADDWF PCL instruction and a group of RETLW nn instructions. The W register is loaded with an offset into the table before executing a call to that table. The first instruction of the called routine is the ADDWF PCL instruction. The next executed instruction will be one of the RETLW nn instructions that returns the value 'nn' to the calling function.

The offset value (in WREG) specifies the number of bytes that the PC should advance and should be multiples of 2 (LSb = 0).

In this method, only one byte may be stored in each instruction location; room on the return address stack is required.

#### EXAMPLE 6-2: COMPUTED GOTO USING AN OFFSET VALUE

|       | MOVF  | OFFSET, | W |
|-------|-------|---------|---|
|       | CALL  | TABLE   |   |
| ORG   | nn00h |         |   |
| TABLE | ADDWF | PCL     |   |
|       | RETLW | nnh     |   |
|       | RETLW | nnh     |   |
|       | RETLW | nnh     |   |
|       |       |         |   |
|       |       |         |   |
|       |       |         |   |
|       |       |         |   |

### 6.1.6.2 Table Reads

A better method of storing data in program memory allows two bytes to be stored in each instruction location.

Look-up table data may be stored two bytes per program word while programming. The Table Pointer (TBLPTR) specifies the byte address and the Table Latch (TABLAT) contains the data that is read from the program memory. Data is transferred from program memory one byte at a time.

Table read operation is discussed further inSection 7.1 "Table Reads and Table Writes".

## TABLE 6-3: NON-ACCESS BANK SPECIAL FUNCTION REGISTER MAP

| Address | Name                    | Address | Name    | Address | Name | Address | Name    | Address | Name                  |
|---------|-------------------------|---------|---------|---------|------|---------|---------|---------|-----------------------|
| F5Fh    | PMCONH <sup>(1)</sup>   | F3Fh    | RTCCFG  | F1Fh    | _    | EFFh    | PPSCON  | EDFh    | _                     |
| F5Eh    | PMCONL <sup>(1)</sup>   | F3Eh    | RTCCAL  | F1Eh    | _    | EFEh    | RPINR24 | EDEh    | RPOR24 <sup>(1)</sup> |
| F5Dh    | PMMODEH <sup>(1)</sup>  | F3Dh    | REFOCON | F1Dh    | _    | EFDh    | RPINR23 | EDDh    | RPOR23 <sup>(1)</sup> |
| F5Ch    | PMMODEL <sup>(1)</sup>  | F3Ch    | PADCFG1 | F1Ch    | _    | EFCh    | RPINR22 | EDCh    | RPOR22 <sup>(1)</sup> |
| F5Bh    | PMDOUT2H <sup>(1)</sup> | F3Bh    | _       | F1Bh    | _    | EFBh    | RPINR21 | EDBh    | RPOR21 <sup>(1)</sup> |
| F5Ah    | PMDOUT2L <sup>(1)</sup> | F3Ah    | _       | F1Ah    | _    | EFAh    | —       | EDAh    | RPOR20 <sup>(1)</sup> |
| F59h    | PMDIN2H <sup>(1)</sup>  | F39h    | _       | F19h    | _    | EF9h    | —       | ED9h    | RPOR19 <sup>(1)</sup> |
| F58h    | PMDIN2L <sup>(1)</sup>  | F38h    | _       | F18h    | _    | EF8h    | —       | ED8h    | RPOR18                |
| F57h    | PMEH <sup>(1)</sup>     | F37h    | —       | F17h    | _    | EF7h    | RPINR17 | ED7h    | RPOR17                |
| F56h    | PMEL <sup>(1)</sup>     | F36h    | —       | F16h    | _    | EF6h    | RPINR16 | ED6h    | RPOR16                |
| F55h    | PMSTATH <sup>(1)</sup>  | F35h    | _       | F15h    | _    | EF5h    |         | ED5h    | RPOR15                |
| F54h    | PMSTATL <sup>(1)</sup>  | F34h    | _       | F14h    | _    | EF4h    |         | ED4h    | RPOR14                |
| F53h    | CVRCON                  | F33h    | _       | F13h    | _    | EF3h    |         | ED3h    | RPOR13                |
| F52h    | TCLKCON                 | F32h    | _       | F12h    | _    | EF2h    |         | ED2h    | RPOR12                |
| F51h    | _                       | F31h    | _       | F11h    | _    | EF1h    |         | ED1h    | RPOR11                |
| F50h    | —                       | F30h    | —       | F10h    | —    | EF0h    | —       | ED0h    | RPOR10                |
| F4Fh    | DSGPR1 <sup>(2)</sup>   | F2Fh    | —       | F0Fh    | —    | EEFh    | —       | ECFh    | RPOR9                 |
| F4Eh    | DSGPR0 <sup>(2)</sup>   | F2Eh    | —       | F0Eh    | —    | EEEh    | RPINR8  | ECEh    | RPOR8                 |
| F4Dh    | DSCONH <sup>(2)</sup>   | F2Dh    | —       | F0Dh    | —    | EEDh    | RPINR7  | ECDh    | RPOR7                 |
| F4Ch    | DSCONL <sup>(2)</sup>   | F2Ch    | —       | F0Ch    | —    | EECh    | RPINR6  | ECCh    | RPOR6                 |
| F4Bh    | DSWAKEH <sup>(2)</sup>  | F2Bh    | —       | F0Bh    | —    | EEBh    | —       | ECBh    | RPOR5                 |
| F4Ah    | DSWAKEL <sup>(2)</sup>  | F2Ah    | —       | F0Ah    | —    | EEAh    | RPINR4  | ECAh    | RPOR4                 |
| F49h    | ANCON1                  | F29h    | —       | F09h    | —    | EE9h    | RPINR3  | EC9h    | RPOR3                 |
| F48h    | ANCON0                  | F28h    | —       | F08h    | —    | EE8h    | RPINR2  | EC8h    | RPOR2                 |
| F47h    | _                       | F27h    | _       | F07h    | _    | EE7h    | RPINR1  | EC7h    | RPOR1                 |
| F46h    | —                       | F26h    | —       | F06h    | —    | EE6h    | —       | EC6h    | RPOR0                 |
| F45h    | —                       | F25h    | —       | F05h    | —    | EE5h    | —       | EC5h    | —                     |
| F44h    | —                       | F24h    | —       | F04h    | —    | EE4h    | —       | EC4h    | —                     |
| F43h    | _                       | F23h    | _       | F03h    | _    | EE3h    | _       | EC3h    |                       |
| F42h    | ODCON1                  | F22h    | _       | F02h    | _    | EE2h    | _       | EC2h    | _                     |
| F41h    | ODCON2                  | F21h    | _       | F01h    | _    | EE1h    | _       | EC1h    | _                     |
| F40h    | ODCON3                  | F20h    |         | F00h    | _    | EE0h    | _       | EC0h    |                       |

Note 1: This register is not available on 28-pin devices.

2: Deep Sleep registers are not available on LF devices.

## 6.4.3.2 FSR Registers and POSTINC, POSTDEC, PREINC and PLUSW

In addition to the INDF operand, each FSR register pair also has four additional indirect operands. Like INDF, these are "virtual" registers that cannot be indirectly read or written to. Accessing these registers actually accesses the associated FSR register pair, but also performs a specific action on its stored value. They are:

- POSTDEC: accesses the FSR value, then automatically decrements it by '1' thereafter
- POSTINC: accesses the FSR value, then automatically increments it by '1' thereafter
- PREINC: increments the FSR value by '1', then uses it in the operation
- PLUSW: adds the signed value of the W register (range of -128 to 127) to that of the FSR and uses the new value in the operation

In this context, accessing an INDF register uses the value in the FSR registers without changing them. Similarly, accessing a PLUSW register gives the FSR value offset by the value in the W register; neither value is actually changed in the operation. Accessing the other virtual registers changes the value of the FSR registers.

Operations on the FSRs with POSTDEC, POSTINC and PREINC affect the entire register pair; that is, rollovers of the FSRnL register from FFh to 00h carry over to the FSRnH register. On the other hand, results of these operations do not change the value of any flags in the STATUS register (e.g., Z, N, OV, etc.).

The PLUSW register can be used to implement a form of Indexed Addressing in the data memory space. By manipulating the value in the W register, users can reach addresses that are fixed offsets from pointer addresses. In some applications, this can be used to implement some powerful program control structure, such as software stacks, inside of data memory.

## 6.4.3.3 Operations by FSRs on FSRs

Indirect Addressing operations that target other FSRs or virtual registers represent special cases. For example, using an FSR to point to one of the virtual registers will not result in successful operations. As a specific case, assume that FSR0H:FSR0L contains FE7h, the address of INDF1. Attempts to read the value of the INDF1, using INDF0 as an operand, will return 00h. Attempts to write to INDF1, using INDF0 as the operand, will result in a NOP.

On the other hand, using the virtual registers to write to an FSR pair may not occur as planned. In these cases, the value will be written to the FSR pair but without any incrementing or decrementing. Thus, writing to INDF2 or POSTDEC2 will write the same value to FSR2H:FSR2L. Since the FSRs are physical registers mapped in the SFR space, they can be manipulated through all direct operations. Users should proceed cautiously when working on these registers, particularly if their code uses Indirect Addressing.

Similarly, operations by Indirect Addressing are generally permitted on all other SFRs. Users should exercise appropriate caution that they do not inadvertently change settings that might affect the operation of the device.

## 6.5 Program Memory and the Extended Instruction Set

The operation of program memory is unaffected by the use of the extended instruction set.

Enabling the extended instruction set adds five additional two-word commands to the existing PIC18 instruction set: ADDFSR, CALLW, MOVSF, MOVSS and SUBFSR. These instructions are executed as described in Section 6.2.4 "Two-Word Instructions".

## 6.6 Data Memory and the Extended Instruction Set

Enabling the PIC18 extended instruction set (XINST Configuration bit = 1) significantly changes certain aspects of data memory and its addressing. Specifically, the use of the Access Bank for many of the core PIC18 instructions is different. This is due to the introduction of a new addressing mode for the data memory space. This mode also alters the behavior of Indirect Addressing using FSR2 and its associated operands.

What does not change is just as important. The size of the data memory space is unchanged, as well as its linear addressing. The SFR map remains the same. Core PIC18 instructions can still operate in both Direct and Indirect Addressing mode; inherent and literal instructions do not change at all. Indirect Addressing with FSR0 and FSR1 also remains unchanged.

| Pin        | Function | TRIS<br>Setting | I/O | l/O<br>Type                | Description                                                                             |  |  |
|------------|----------|-----------------|-----|----------------------------|-----------------------------------------------------------------------------------------|--|--|
| RC0/T1OSO/ | RC0      | 1               | Ι   | ST                         | PORTC<0> data input.                                                                    |  |  |
| T1CKI/RP11 |          | 0               | 0   | DIG                        | LATC<0> data output.                                                                    |  |  |
|            | T10S0    | x               | 0   | ANA                        | Timer1 oscillator output; enabled when Timer1 oscillator enabled. Disables digital I/O. |  |  |
|            | T1CKI    | 1               | I   | ST                         | Timer1 counter input.                                                                   |  |  |
|            | RP11     | 1               | Ι   | ST                         | Remappable peripheral pin 11 input.                                                     |  |  |
|            |          | 0               | 0   | DIG                        | Remappable peripheral pin 11 output.                                                    |  |  |
| RC1/T10SI/ | RC1      | 1               | Ι   | ST                         | PORTC<1> data input.                                                                    |  |  |
| RP12       |          | 0               | 0   | DIG                        | LATC<1> data output.                                                                    |  |  |
| T10SI      |          | x               | I   | ANA                        | Timer1 oscillator input; enabled when Timer1 oscillator enabled. Disables digital I/O.  |  |  |
|            | RP12     | 1               | I   | ST                         | Remappable peripheral pin 12 input.                                                     |  |  |
|            |          | 0               | 0   | DIG                        | Remappable peripheral pin 12 output.                                                    |  |  |
| RC2/AN11/  | RC2      | 1               | Ι   | ST                         | PORTC<2> data input.                                                                    |  |  |
| CTPLS/RP13 |          | 0               | 0   | DIG                        | LATC<2> data output.                                                                    |  |  |
|            | AN11     | 1               | Ι   | ANA                        | A/D input channel 11.                                                                   |  |  |
|            | CTPLS    | 0               | 0   | DIG                        | CTMU pulse generator output.                                                            |  |  |
|            | RP13     | 1               | Ι   | ST                         | Remappable peripheral pin 13 input.                                                     |  |  |
|            |          | 0               | 0   | DIG                        | Remappable peripheral pin 13 output.                                                    |  |  |
| RC3/SCK1/  | RC3      | 1               | Ι   | ST                         | PORTC<3> data input.                                                                    |  |  |
| SCL1/RP14  |          | 0               | 0   | DIG                        | LATC<3> data output.                                                                    |  |  |
|            | SCK1     | 1               | Ι   | ST                         | SPI clock input (MSSP1 module).                                                         |  |  |
|            |          | 0               | 0   | DIG                        | SPI clock output (MSSP1 module).                                                        |  |  |
|            | SCL1     | 1               | Ι   | I <sup>2</sup> C/<br>SMBus | I <sup>2</sup> C™ clock input (MSSP1 module).                                           |  |  |
|            |          | 0               | 0   | DIG                        | I <sup>2</sup> C clock output (MSSP1 module).                                           |  |  |
|            | RP14     | 1               | Ι   | ST                         | Remappable peripheral pin 14 input.                                                     |  |  |
|            |          | 0               | 0   | DIG                        | Remappable peripheral pin 14 output.                                                    |  |  |
| RC4/SDI1/  | RC4      | 1               | Ι   | ST                         | PORTC<4> data input.                                                                    |  |  |
| SDA1/RP15  |          | 0               | 0   | DIG                        | LATC<4> data output.                                                                    |  |  |
|            | SDI1     | 1               | Ι   | ST                         | SPI data input (MSSP1 module).                                                          |  |  |
|            | SDA1     | 1               | I   | I <sup>2</sup> C/<br>SMBus | I <sup>2</sup> C data input (MSSP1 module).                                             |  |  |
|            |          | 0               | 0   | DIG                        | I <sup>2</sup> C/SMBus.                                                                 |  |  |
|            | RP15     | 1               | Ι   | ST                         | Remappable peripheral pin 15 input.                                                     |  |  |
|            |          | 0               | 0   | DIG                        | Remappable peripheral pin 15 output.                                                    |  |  |

 TABLE 10-7:
 PORTC I/O SUMMARY

**Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output; I<sup>2</sup>C/SMB = I<sup>2</sup>C/SMBus input buffer; x = Don't care (TRIS bit does not affect port direction or is overridden for this option)

Note 1: This bit is only available on 44-pin devices.

## 10.6 PORTE, TRISE and LATE Registers

| Note: | PORTE    | is | available | only | in | 44-pin |
|-------|----------|----|-----------|------|----|--------|
|       | devices. |    |           |      |    |        |

Depending on the particular PIC18F46J11 family device selected, PORTE is implemented in two different ways.

For 44-pin devices, PORTE is a 3-bit wide port. Three pins (RE0/AN5/PMRD, RE1/AN6/PMWR and RE2/ AN7/PMCS) are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers. When selected as analog inputs, these pins will read as '0's.

The corresponding Data Direction register is TRISE. Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., put the contents of the output latch on the selected pin).

TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs.

**Note:** On a POR, RE<2:0> are configured as analog inputs.

The Data Latch register (LATE) is also memory mapped. Read-modify-write operations on the LATE register read and write the latched output value for PORTE.

| EXAMPLE 10-6: | <b>INITIALIZING PORTE</b> |
|---------------|---------------------------|
|               |                           |

| CLRF  | LATE   | ; | Initialize LATE     |
|-------|--------|---|---------------------|
|       |        | ; | to clear output     |
|       |        | ; | data latches        |
| MOVLW | 0xE0   | ; | Configure REx       |
| MOVWF | ANCON0 | ; | for digital inputs  |
| MOVLW | 0x03   | ; | Value used to       |
|       |        | ; | initialize data     |
|       |        | ; | direction           |
| MOVWF | TRISE  | ; | Set RE<0> as inputs |
|       |        | ; | RE<1> as outputs    |
|       |        | ; | RE<2> as inputs     |
|       |        |   |                     |

Each of the PORTE pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by setting bit, REPU (PORTE<6>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a POR.

Note that the pull-ups can be used for any set of features, similar to the pull-ups found on PORTB.

## REGISTER 10-9: RPINR4: PERIPHERAL PIN SELECT INPUT REGISTER 4 (BANKED EEAh)

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | T0CKR4 | T0CKR3 | T0CKR2 | T0CKR1 | T0CKR0 |
| bit 7 |     |     |        |        |        |        | bit 0  |
|       |     |     |        |        |        |        |        |

| Legend:           | R/W = Readable, Writable if IOLOCK = 0 |                                    |                    |  |  |
|-------------------|----------------------------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                       | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set                       | '0' = Bit is cleared               | x = Bit is unknown |  |  |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 TOCKR<4:0>: Timer0 External Clock Input (TOCKI) to the Corresponding RPn Pin bits

#### REGISTER 10-10: RPINR6: PERIPHERAL PIN SELECT INPUT REGISTER 6 (BANKED EECh)

| U-0   | U-0 | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|-----|--------|--------|--------|--------|--------|
| —     | —   | —   | T3CKR4 | T3CKR3 | T3CKR2 | T3CKR1 | T3CKR0 |
| bit 7 |     |     |        |        |        |        | bit 0  |

| Legend:           | $R/\overline{W}$ = Readable, Writable if IOLOCK = 0 |                                    |                    |  |  |
|-------------------|-----------------------------------------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                                    | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set                                    | '0' = Bit is cleared               | x = Bit is unknown |  |  |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 T3CKR<4:0>: Timer 3 External Clock Input (T3CKI) to the Corresponding RPn Pin bits

#### REGISTER 10-11: RPINR7: PERIPHERAL PIN SELECT INPUT REGISTER 7 (BANKED EEDh)

| U-0   | U-0 | U-0 | R/W-1 | R/W-1 R/W-1 |       | R/W-1 | R/W-1 |  |
|-------|-----|-----|-------|-------------|-------|-------|-------|--|
| —     | —   | —   | IC1R4 | IC1R3       | IC1R2 | IC1R1 | IC1R0 |  |
| bit 7 |     |     |       |             |       |       | bit 0 |  |

| Legend:           | $R/\overline{W}$ = Readable, Writable if IOLOCK = 0 |                                    |                    |  |  |  |
|-------------------|-----------------------------------------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit                                    | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set                                    | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 IC1R<4:0>: Assign Input Capture 1 (ECCP1) to the Corresponding RPn Pin bits

## 11.3 MASTER PORT MODES

In its Master modes, the PMP module provides an 8-bit data bus, up to 16 bits of address, and all the necessary control signals to operate a variety of external parallel devices, such as memory devices, peripherals and slave microcontrollers. To use the PMP as a master, the module must be enabled (PMPEN = 1) and the mode must be set to one of the two possible Master modes (PMMODEH<1:0> = 10 or 11).

Because there are a number of parallel devices with a variety of control methods, the PMP module is designed to be extremely flexible to accommodate a range of configurations. Some of these features include:

- · 8-Bit and 16-Bit Data modes on an 8-bit data bus
- · Configurable address/data multiplexing
- Up to two chip select lines
- Up to 16 selectable address lines
- · Address auto-increment and auto-decrement
- · Selectable polarity on all control lines
- Configurable Wait states at different stages of the read/write cycle

## 11.3.1 PMP AND I/O PIN CONTROL

Multiple control bits are used to configure the presence or absence of control and address signals in the module. These bits are PTBEEN, PTWREN, PTRDEN and PTEN<15:0>. They give the user the ability to conserve pins for other functions and allow flexibility to control the external address. When any one of these bits is set, the associated function is present on its associated pin; when clear, the associated pin reverts to its defined I/O port function.

Setting a PTENx bit will enable the associated pin as an address pin and drive the corresponding data contained in the PMADDR register. Clearing a PTENx bit will force the pin to revert to its original I/O function.

For the pins configured as chip select (PMCS) with the corresponding PTENx bit set, the PTEN0 and PTEN1 bits will also control the PMALL and PMALH signals. When multiplexing is used, the associated address latch signals should be enabled.

## 11.3.2 READ/WRITE CONTROL

The PMP module supports two distinct read/write signaling methods. In Master Mode 1, read and write strobes are combined into a single control line, PMRD/PMWR. A second control line, PMENB, determines when a read or write action is to be taken. In Master Mode 2, separate read and write strobes (PMRD and PMWR) are supplied on separate pins.

All control signals (PMRD, PMWR, PMBE, PMENB, PMAL and PMCS) can be individually configured as either positive or negative polarity. Configuration is controlled by separate bits in the PMCONL register.

Note that the polarity of control signals that share the same output pin (for example, PMWR and PMENB) are controlled by the same bit; the configuration depends on which Master Port mode is being used.

## 11.3.3 DATA WIDTH

The PMP supports data widths of both 8 bits and 16 bits. The data width is selected by the MODE16 bit (PMMODEH<2>). Because the data path into and out of the module is only 8 bits wide, 16-bit operations are always handled in a multiplexed fashion, with the Least Significant Byte (LSB) of data being presented first. To differentiate data bytes, the byte enable control strobe, PMBE, is used to signal when the Most Significant Byte (MSB) of data is being presented on the data lines.

## 11.3.4 ADDRESS MULTIPLEXING

In either of the Master modes (PMMODEH<1:0> = 1x), the user can configure the address bus to be multiplexed together with the data bus. This is accomplished by using the ADRMUX<1:0> bits (PMCONH<4:3>). There are three address multiplexing modes available; typical pinout configurations for these modes are displayed in Figure 11-9, Figure 11-10 and Figure 11-11.

In Demultiplexed mode (PMCONH<4:3> = 00), data and address information are completely separated. Data bits are presented on PMD<7:0> and address bits are presented on PMADDRH<6:0> and PMADDRL<7:0>.

In Partially Multiplexed mode (PMCONH<4:3> = 01), the lower eight bits of the address are multiplexed with the data pins on PMD<7:0>. The upper eight bits of address are unaffected and are presented on PMADDRH<6:0>. The PMA0 pin is used as an address latch, and presents the address latch low enable strobe (PMALL). The read and write sequences are extended by a complete CPU cycle during which the address is presented on the PMD<7:0> pins.

In Fully Multiplexed mode (PMCONH<4:3> = 10), the entire 16 bits of the address are multiplexed with the data pins on PMD<7:0>. The PMA0 and PMA1 pins are used to present address latch low enable (PMALL) and address latch high enable (PMALH) strobes, respectively. The read and write sequences are extended by two complete CPU cycles. During the first cycle, the lower eight bits of the address are presented on the PMD<7:0> pins with the PMALL strobe active. During the second cycle, the upper eight bits of the address are presented on the PMD<7:0> pins with the PMALH strobe active. In the event the upper address bits are configured as chip select pins, the corresponding address bits are automatically forced to '0'. NOTES:

## 16.0 TIMER4 MODULE

The Timer4 timer module has the following features:

- 8-Bit Timer register (TMR4)
- 8-Bit Period register (PR4)
- Readable and writable (both registers)
- Software programmable prescaler (1:1, 1:4, 1:16)
- Software programmable postscaler (1:1 to 1:16)
- Interrupt on TMR4 match of PR4

Timer4 has a control register shown in Register 16-1. Timer4 can be shut off by clearing control bit, TMR4ON (T4CON<2>), to minimize power consumption. The prescaler and postscaler selection of Timer4 is also controlled by this register. Figure 16-1 is a simplified block diagram of the Timer4 module.

## 16.1 Timer4 Operation

Timer4 can be used as the PWM time base for the PWM mode of the ECCP modules. The TMR4 register is readable and writable and is cleared on any device Reset. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits, T4CKPS<1:0> (T4CON<1:0>). The match output of TMR4 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR4 interrupt, latched in flag bit, TMR4IF (PIR3<3>).

The prescaler and postscaler counters are cleared when any of the following occurs:

- · a write to the TMR4 register
- a write to the T4CON register
- any device Reset (Power-on Reset (POR), MCLR Reset, Watchdog Timer Reset (WDTR) or Brown-out Reset (BOR))

TMR4 is not cleared when T4CON is written.

### REGISTER 16-1: T4CON: TIMER4 CONTROL REGISTER (ACCESS F76h)

| U-0   | R/W-0    | R/W-0    | R/W-0    | R/W-0    | R/W-0  | R/W-0   | R/W-0   |
|-------|----------|----------|----------|----------|--------|---------|---------|
| _     | T4OUTPS3 | T4OUTPS2 | T4OUTPS1 | T4OUTPS0 | TMR4ON | T4CKPS1 | T4CKPS0 |
| bit 7 |          |          |          |          |        |         | bit 0   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 7 Unimplemented: Read as '0'

| bit 6-3 | <b>T4OUTPS&lt;3:0&gt;:</b> Timer4 Output Postscale Select bits<br>0000 = 1:1 Postscale<br>0001 = 1:2 Postscale |  |  |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|         | •                                                                                                              |  |  |  |  |  |
|         | •<br>1111 = 1:16 Postscale                                                                                     |  |  |  |  |  |
| bit 2   | TMR4ON: Timer4 On bit                                                                                          |  |  |  |  |  |
|         | 1 = Timer4 is on<br>0 = Timer4 is off                                                                          |  |  |  |  |  |
| bit 1-0 | T4CKPS<1:0>: Timer4 Clock Prescale Select bits                                                                 |  |  |  |  |  |
|         | 00 = Prescaler is 1                                                                                            |  |  |  |  |  |
|         | 01 = Prescaler is 4                                                                                            |  |  |  |  |  |
|         | 1x = Prescaler is 16                                                                                           |  |  |  |  |  |

#### 18.5.6 PROGRAMMABLE DEAD-BAND DELAY MODE

In half-bridge applications, where all power switches are modulated at the PWM frequency, the power switches normally require more time to turn off than to turn on. If both the upper and lower power switches are switched at the same time (one turned on and the other turned off), both switches may be on for a short period until one switch completely turns off. During this brief interval, a very high current (shoot-through current) will flow through both power switches, shorting the bridge supply. To avoid this potentially destructive shoot-through current from flowing during switching, turning on either of the power switches is normally delayed to allow the other switch to completely turn off.

In Half-Bridge mode, a digitally programmable dead-band delay is available to avoid shoot-through current from destroying the bridge power switches. The delay occurs at the signal transition from the non-active state to the active state. See Figure 18-16 for illustration. The lower seven bits of the associated ECCPxDEL register (Register 18-3) sets the delay period in terms of microcontroller instruction cycles (TcY or 4 Tosc).

#### **EXAMPLE OF FIGURE 18-16:** HALF-BRIDGE PWM OUTPUT Period Period Pulse Width PxA(2) td I PxB(2) (1) ·(1) (1) td = Dead-Band Delay Note 1: At this time, the TMR2 register is equal to the PR2 register. 2: Output signals are shown as active-high.

### FIGURE 18-17: EXAMPLE OF HALF-BRIDGE APPLICATIONS



#### 19.3.9 OPERATION IN POWER-MANAGED MODES

In SPI Master mode, module clocks may be operating at a different speed than when in full-power mode. In the case of Sleep mode, all clocks are halted.

In Idle modes, a clock is provided to the peripherals. That clock can be from the primary clock source, the secondary clock (Timer1 oscillator) or the INTOSC source. See **Section 3.3** "**Clock Sources and Oscillator Switching**" for additional information.

In most cases, the speed that the master clocks SPI data is not important; however, this should be evaluated for each system.

If MSSP interrupts are enabled, they can wake the controller from Sleep mode, or one of the Idle modes, when the master completes sending data. If an exit from Sleep or Idle mode is not desired, MSSP interrupts should be disabled.

If the Sleep mode is selected, all module clocks are halted and the transmission/reception will remain in that state until the device wakes. After the device returns to Run mode, the module will resume transmitting and receiving data.

In SPI Slave mode, the SPI Transmit/Receive Shift register operates asynchronously to the device. This allows the device to be placed in any power-managed mode and data to be shifted into the SPI Transmit/Receive Shift register. When all 8 bits have been received, the MSSP interrupt flag bit will be set, and if enabled, will wake the device.

### 19.3.10 EFFECTS OF A RESET

A Reset disables the MSSP module and terminates the current transfer.

## 19.3.11 BUS MODE COMPATIBILITY

Table 19-1 provides the compatibility between the standard SPI modes and the states of the CKP and CKE control bits.

| TABLE 19-1: \$ | SPI BUS MODES |
|----------------|---------------|
|----------------|---------------|

| Standard SPI Mode | Control Bits State |     |  |  |  |
|-------------------|--------------------|-----|--|--|--|
| Terminology       | СКР                | CKE |  |  |  |
| 0, 0              | 0                  | 1   |  |  |  |
| 0, 1              | 0                  | 0   |  |  |  |
| 1, 0              | 1                  | 1   |  |  |  |
| 1, 1              | 1                  | 0   |  |  |  |

There is also an SMP bit, which controls when the data is sampled.

## 19.3.12 SPI CLOCK SPEED AND MODULE INTERACTIONS

Because MSSP1 and MSSP2 are independent modules, they can operate simultaneously at different data rates. Setting the SSPM<3:0> bits of the SSPxCON1 register determines the rate for the corresponding module.

An exception is when both modules use Timer2 as a time base in Master mode. In this instance, any changes to the Timer2 module's operation will affect both MSSP modules equally. If different bit rates are required for each module, the user should select one of the other three time base options for one of the modules.



| Name                   | Bit 7                | Bit 6          | Bit 5                                 | Bit 4        | Bit 3       | Bit 2        | Bit 1                       | Bit 0        | Reset<br>Values<br>on Page: |
|------------------------|----------------------|----------------|---------------------------------------|--------------|-------------|--------------|-----------------------------|--------------|-----------------------------|
| INTCON                 | GIE/GIEH             | PEIE/GIEL      | TMR0IE                                | INT0IE       | RBIE        | TMR0IF       | INT0IF                      | RBIF         | 69                          |
| PIR1                   | PMPIF <sup>(3)</sup> | ADIF           | RC1IF                                 | TX1IF        | SSP1IF      | CCP1IF       | TMR2IF                      | TMR1IF       | 72                          |
| PIE1                   | PMPIE <sup>(3)</sup> | ADIE           | RC1IE                                 | TX1IE        | SSP1IE      | CCP1IE       | TMR2IE                      | TMR1IE       | 72                          |
| IPR1                   | PMPIP <sup>(3)</sup> | ADIP           | RC1IP                                 | TX1IP        | SSP1IP      | CCP1IP       | TMR2IP                      | TMR1IP       | 72                          |
| PIR2                   | OSCFIF               | CM2IF          | CM1IF                                 | —            | BCL1IF      | LVDIF        | TMR3IF                      | CCP2IF       | 72                          |
| PIE2                   | OSCFIE               | CM2IE          | CM1IE                                 | _            | BCL1IE      | LVDIE        | TMR3IE                      | CCP2IE       | 72                          |
| IPR2                   | OSCFIP               | CM2IP          | CM1IP                                 | _            | BCL1IP      | LVDIP        | TMR3IP                      | CCP2IP       | 72                          |
| PIR3                   | SSP2IF               | BCL2IF         | RC2IF                                 | TX2IF        | TMR4IF      | CTMUIF       | TMR3GIF                     | RTCIF        | 72                          |
| PIE3                   | SSP2IE               | BCL2IE         | RC2IE                                 | TX2IE        | TMR4IE      | CTMUIE       | TMR3GIE                     | RTCIE        | 72                          |
| IPR3                   | SSP2IP               | BCL2IP         | RC2IP                                 | TX2IP        | TMR4IP      | CTMUIP       | TMR3GIP                     | RTCIP        | 72                          |
| TRISC                  | TRISC7               | TRISC6         | TRISC5                                | TRISC4       | TRISC3      | TRISC2       | TRISC1                      | TRISC0       | 72                          |
| TRISB                  | TRISB7               | TRISB6         | TRISB5                                | TRISB4       | TRISB3      | TRISB2       | TRISB1                      | TRISB0       | 72                          |
| SSP1BUF                | MSSP1 Red            | ceive Buffer/T | ransmit Reg                           | ister        |             |              |                             |              | 70                          |
| SSPxADD                | MSSP1 Add            | lress Register | <sup>.</sup> (I <sup>2</sup> C™ Slave | e mode), MSS | SP1 Baud Ra | te Reload Re | egister (I <sup>2</sup> C M | laster mode) | 70, 73                      |
| SSPxMSK <sup>(1)</sup> | MSK7                 | MSK6           | MSK5                                  | MSK4         | MSK3        | MSK2         | MSK1                        | MSK0         | 70, 73                      |
| SSPxCON1               | WCOL                 | SSPOV          | SSPEN                                 | CKP          | SSPM3       | SSPM2        | SSPM1                       | SSPM0        | 70, 73                      |
| SSPxCON2               | GCEN                 | ACKSTAT        | ACKDT                                 | ACKEN        | RCEN        | PEN          | RSEN                        | SEN          | 70, 73                      |
|                        | GCEN                 | ACKSTAT        | ADMSK5(2)                             | ADMSK4(2)    | ADMSK3(2)   | ADMSK2(2)    | ADMSK1(2)                   | SEN          |                             |
| SSPxSTAT               | SMP                  | CKE            | D/A                                   | Р            | S           | R/W          | UA                          | BF           | 70, 73                      |
| SSP2BUF                | MSSP2 Red            | ceive Buffer/T | ransmit Reg                           | ister        |             |              |                             | -            | 73                          |
| SSP2ADD                | MSSP2 Add            | Iress Registe  | r (I <sup>2</sup> C Slave             | mode), MSS   | P2 Baud Rat | e Reload Re  | gister (I <sup>2</sup> C M  | aster mode)  | 73                          |

| TABLE 19-4: | <b>REGISTERS ASSOCIATED WITH I<sup>2</sup>C™ OPERATION</b> |
|-------------|------------------------------------------------------------|
|-------------|------------------------------------------------------------|

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the MSSPx module in  $I^2C^{TM}$  mode.

**Note 1:** SSPxMSK shares the same address in SFR space as SSPxADD, but is only accessible in certain I<sup>2</sup>C Slave mode operations in 7-Bit Masking mode. See **Section 19.5.3.4 "7-Bit Address Masking Mode"** for more details.

**2:** Alternate bit definitions for use in  $I^2C$  Slave mode operations only.

3: These bits are only available on 44-pin devices.

The WUE bit is automatically cleared once a low-to-high transition is observed on the RXx line following the wake-up event. At this point, the EUSART module is in Idle mode and returns to normal operation. This signals to the user that the Sync Break event is over.

## 20.2.4.1 Special Considerations Using Auto-Wake-up

Since auto-wake-up functions by sensing rising edge transitions on RXx/DTx, information with any state changes before the Stop bit may signal a false End-Of-Character (EOC) and cause data or framing errors. To work properly, therefore, the initial character in the transmission must be all '0's. This can be 00h (8 bits) for standard RS-232 devices or 000h (12 bits) for LIN/J2602 bus.

Oscillator start-up time must also be considered, especially in applications using oscillators with longer start-up intervals (i.e., HS or HSPLL mode). The Sync Break (or Wake-up Signal) character must be of sufficient length and be followed by a sufficient interval to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART.

## 20.2.4.2 Special Considerations Using the WUE Bit

The timing of WUE and RCxIF events may cause some confusion when it comes to determining the validity of received data. As noted, setting the WUE bit places the EUSART in an Idle mode. The wake-up event causes a receive interrupt by setting the RCxIF bit. The WUE bit is cleared after this when a rising edge is seen on RXx/DTx. The interrupt condition is then cleared by reading the RCREGx register. Ordinarily, the data in RCREGx will be dummy data and should be discarded.

The fact that the WUE bit has been cleared (or is still set) and the RCxIF flag is set should not be used as an indicator of the integrity of the data in RCREGx. Users should consider implementing a parallel method in firmware to verify received data integrity.

To assure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode.

## FIGURE 20-8: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING NORMAL OPERATION



## FIGURE 20-9: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING SLEEP

|            | (ospeies         | sies (en lees) |              | 74.    | 33          | (ouiosio× | jon jozionijo | ka koko je              | doelozjen(oa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | logogodos)                            |
|------------|------------------|----------------|--------------|--------|-------------|-----------|---------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 0803       | gunun.           | ערערערע        | nininin      |        |             | MANA.     | pununin       | unnun.                  | INNNN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | pununurji                             |
|            | 2 - 888 see      | toyigaan       |              |        |             |           | · · ·         |                         | S. June 1863                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | kinang l                              |
| 986 B G &  | s.<br>Synnesener |                | anni<br>Anni |        |             |           |               | · · · ·                 | ~~, X<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                       |
|            | K                |                |              |        |             |           |               |                         | n de la companya de l | i k                                   |
| - AXADALAA |                  |                |              | ,      |             | ,         | <i>M</i>      | ANNANNAN (              | Alter C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | · · · · · · · · · · · · · · · · · · · |
|            | с.<br>С          |                |              |        |             | 8         | 1             | : بر<br>برونینینینینینی | ····                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                       |
| 300X331    | ,                | Belefe Opmes   | and Executed | 2<br>2 | Steep State | å d       | 3883-cd (598) | ki ukas susasi s        | e <sup>l</sup> eoseica. <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ý<br>,                                |

More structures when requires long contents were to the sub-ofer of the Willi we can accur before the position is ready. This section a block not depend on the pressure of Controls.

2: The EUSART commune in the while the VEUE at a set.

## 25.6 Creating a Delay with the CTMU Module

A unique feature on board the CTMU module is its ability to generate system clock independent output pulses based on an external capacitor value. This is accomplished using the internal comparator voltage reference module, Comparator 2 input pin and an external capacitor. The pulse is output onto the CTPLS pin. To enable this mode, set the TGEN bit.

See Figure 25-4 for an example circuit. *C*PULSE is chosen by the user to determine the output pulse width on CTPLS. The pulse width is calculated by T = (CPULSE/I)\*V, where *I* is known from the current source measurement step (Section 25.3.1 "Current Source Calibration") and *V* is the internal reference voltage (CVREF).

An example use of this feature is for interfacing with variable capacitive-based sensors, such as a humidity sensor. As the humidity varies, the pulse width output on CTPLS will vary. The CTPLS output pin can be connected to an input capture pin and the varying pulse width is measured to determine the humidity in the application.

Follow these steps to use this feature:

- 1. Initialize Comparator 2.
- 2. Set CPOL = 1.
- 3. Initialize the comparator voltage reference.
- 4. Initialize the CTMU and enable time delay generation by setting the TGEN bit.
- 5. Set EDG1STAT.
- 6. When CPULSE charges to the value of the voltage reference trip point, an output pulse is generated on CTPLS.

## FIGURE 25-4: TYPICAL CONNECTIONS AND INTERNAL CONFIGURATION FOR PULSE DELAY GENERATION



### 25.7 Operation During Sleep/Idle Modes

#### 25.7.1 SLEEP MODE AND DEEP SLEEP MODES

When the device enters any Sleep mode, the CTMU module current source is always disabled. If the CTMU is performing an operation that depends on the current source when Sleep mode is invoked, the operation may not terminate correctly. Capacitance and time measurements may return erroneous values.

## 25.7.2 IDLE MODE

The behavior of the CTMU in Idle mode is determined by the CTMUSIDL bit (CTMUCONH<5>). If CTMUSIDL is cleared, the module will continue to operate in Idle mode. If CTMUSIDL is set, the module's current source is disabled when the device enters Idle mode. If the module is performing an operation when Idle mode is invoked, in this case, the results will be similar to those with Sleep mode.

## 25.8 Effects of a Reset on CTMU

Upon Reset, all registers of the CTMU are cleared. This leaves the CTMU module disabled, its current source is turned off and all configuration options return to their default settings. The module needs to be re-initialized following any Reset.

If the CTMU is in the process of taking a measurement at the time of Reset, the measurement will be lost. A partial charge may exist on the circuit that was being measured, and should be properly discharged before the CTMU makes subsequent attempts to make a measurement. The circuit is discharged by setting and then clearing the IDISSEN bit (CTMUCONH<1>) while the A/D Converter is connected to the appropriate channel.

| COMF              | Compleme                                                          | ent f                                                                                 |                                                          | CPF         | SEQ             | Compare f                                                                                                          | with W, Ski                                       | p if f =                          | = W                                    |
|-------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------|----------------------------------------|
| Syntax:           | COMF f                                                            | {,d {,a}}                                                                             |                                                          | Synt        | ax:             | CPFSEQ                                                                                                             | f {,a}                                            |                                   |                                        |
| Operands:         | $\begin{array}{l} 0 \leq f \leq 255 \\ d  \in  [0,1] \end{array}$ |                                                                                       |                                                          | Oper        | ands:           | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                                           |                                                   |                                   |                                        |
|                   | a ∈ [0,1]                                                         |                                                                                       |                                                          | Oper        | ation:          | (f) - (W),                                                                                                         |                                                   |                                   |                                        |
| Operation:        | $f \rightarrow dest$                                              |                                                                                       |                                                          |             |                 | skip if (f) =<br>(unsigned (                                                                                       | (W)<br>comparison)                                |                                   |                                        |
| Status Affected:  | N, Z                                                              |                                                                                       |                                                          | Statu       | s Affected:     | None                                                                                                               | ompaneon)                                         |                                   |                                        |
| Encoding:         | 0001                                                              | 11da ffi                                                                              | ff ffff                                                  | Enco        | odina:          | 0110                                                                                                               | 001a fi                                           | ff                                | ffff                                   |
| Description:      | The conten<br>complemer<br>stored in W<br>stored back             | nts of register 'f<br>nted. If 'd' is '0<br>/. If 'd' is '1', th<br>< in register 'f' | f' are<br>', the result is<br>le result is<br>(default). | Desc        | cription:       | Compares<br>ory locatior<br>performing                                                                             | the contents<br>i 'f' to the cor<br>an unsigned   | of data<br>ntents<br>subtra       | a mem-<br>of W by<br>action.           |
|                   | lf 'a' is '0', t<br>If 'a' is '1', t<br>GPR bank                  | he Access Bar<br>he BSR is use<br>(default).                                          | nk is selected.<br>d to select the                       |             |                 | If 'f' = W, th<br>discarded a<br>instead, ma<br>instruction.                                                       | en the fetche<br>and a NOP is<br>aking this a tw  | ed inst<br>execu<br>vo-cyc        | ruction is<br>ted<br>cle               |
|                   | If 'a' is '0' a<br>set is enabl<br>in Indexed                     | Ind the extend<br>led, this instruct<br>Literal Offset A                              | ed instruction<br>ction operates<br>Addressing           |             |                 | If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default). |                                                   |                                   |                                        |
|                   | Section 27<br>Bit-Oriente<br>Literal Offe                         | 2.2.3 "Byte-Or<br>ad Instruction<br>set Mode" for                                     | iented and<br>is in Indexed<br>details.                  |             |                 | If 'a' is '0' a<br>set is enab<br>in Indexed<br>mode wher                                                          | nd the exten<br>ed, this instru<br>Literal Offset | ded in<br>uction<br>Addre<br>5Fh) | struction<br>operates<br>essing<br>See |
| Words:            | 1                                                                 |                                                                                       |                                                          |             |                 | Section 27                                                                                                         | .2.3 "Byte-C                                      | riente                            | ed and                                 |
| Cycles:           | 1                                                                 |                                                                                       |                                                          |             |                 | Bit-Oriente                                                                                                        | d Instructio                                      | ns in                             | Indexed                                |
| Q Cycle Activity: |                                                                   |                                                                                       |                                                          |             | 4               |                                                                                                                    | set Mode" to                                      | or deta                           | lis.                                   |
| Q1                | Q2                                                                | Q3                                                                                    | Q4                                                       | vvoro       | IS:             | 1                                                                                                                  |                                                   |                                   |                                        |
| Decode            | Read<br>register 'f'                                              | Process<br>Data                                                                       | Write to destination                                     | Cyci        | es:             | Note: 3 cy<br>by a                                                                                                 | cles if skip a<br>2-word instr                    | nd follo<br>uction                | owed                                   |
| Example:          | COME                                                              |                                                                                       |                                                          | QC          | ycle Activity:  |                                                                                                                    |                                                   |                                   |                                        |
|                   | COMP                                                              | REG, 0, 0                                                                             |                                                          |             | Q1              | Q2                                                                                                                 | Q3                                                |                                   | Q4                                     |
| REG               | = 13h                                                             |                                                                                       |                                                          |             | Decode          | Read                                                                                                               | Process                                           |                                   | No                                     |
| After Instruction | on                                                                |                                                                                       |                                                          | lfek        | in <sup>.</sup> | register T                                                                                                         | Data                                              | ор                                | eration                                |
| REG               | = 13h                                                             |                                                                                       |                                                          | 11 51       | ρ.<br>Q1        | Q2                                                                                                                 | Q3                                                |                                   | Q4                                     |
| vv                | - 2011                                                            |                                                                                       |                                                          |             | No              | No                                                                                                                 | No                                                |                                   | No                                     |
|                   |                                                                   |                                                                                       |                                                          |             | operation       | operation                                                                                                          | operation                                         | ор                                | eration                                |
|                   |                                                                   |                                                                                       |                                                          | lf sk       | ip and followe  | d by 2-word in                                                                                                     | struction:                                        |                                   | <b>.</b>                               |
|                   |                                                                   |                                                                                       |                                                          |             | Q1              | Q2                                                                                                                 | Q3                                                |                                   | Q4                                     |
|                   |                                                                   |                                                                                       |                                                          |             | operation       | operation                                                                                                          | operation                                         | on                                | eration                                |
|                   |                                                                   |                                                                                       |                                                          |             | No              | No                                                                                                                 | No                                                | 00                                | No                                     |
|                   |                                                                   |                                                                                       |                                                          |             | operation       | operation                                                                                                          | operation                                         | ор                                | eration                                |
|                   |                                                                   |                                                                                       |                                                          | <u>Exar</u> | nple:           | HERE<br>NEQUAL                                                                                                     | CPFSEQ RE                                         | EG, 0                             |                                        |
|                   |                                                                   |                                                                                       |                                                          |             | Before Instruc  | EQUAL                                                                                                              | :                                                 |                                   |                                        |

| =<br>=<br>= | HERE<br>?<br>?   |                                                                |
|-------------|------------------|----------------------------------------------------------------|
|             |                  |                                                                |
| =           | W;               |                                                                |
| =           | Address          | (EQUAL)                                                        |
| ≠           | W;               |                                                                |
| =           | Address          | (NEQUAL)                                                       |
|             | =<br>=<br>=<br>≠ | = HERE<br>= ?<br>= ?<br>= W;<br>= Address<br>≠ W;<br>= Address |

RLCF f {,d {,a}}

 $\begin{array}{l} 0 \leq f \leq 255 \\ d \, \in \, [0,1] \\ a \, \in \, [0,1] \end{array}$ 

Rotate Left f through Carry

RLCF

Syntax: Operands:

|                           | Return from Subroutine                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ax:                       | RETURN                                                                                                                                                                                                                                                                                                                                  | [S}                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| ands:                     | s ∈ [0,1]                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| ation:                    | $(TOS) \rightarrow PC;$<br>if s = 1,<br>$(WS) \rightarrow W,$<br>$(STATUSS) \rightarrow STATUS,$<br>$(BSRS) \rightarrow BSR,$<br>PCLATU, PCLATH are unchanged                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| s Affected:               | None                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| ding:                     | 0000                                                                                                                                                                                                                                                                                                                                    | 0000 000                                                                                                                                                                                                                                                                                                                                                                                                                                 | 01 001s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| ription:                  | Return from subroutine. The stack is<br>popped and the top of the stack (TOS)<br>is loaded into the program counter. If<br>'s'= 1, the contents of the shadow<br>registers WS, STATUSS and BSRS are<br>loaded into their corresponding<br>registers W, STATUS and BSR. If<br>'s' = 0, no update of these registers<br>occurs (default). |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| s:                        | 1                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| s:                        | 2                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| cle Activity:             |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| Q1                        | Q2                                                                                                                                                                                                                                                                                                                                      | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                       | Q4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Decode                    | No                                                                                                                                                                                                                                                                                                                                      | Process                                                                                                                                                                                                                                                                                                                                                                                                                                  | POP PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                           | operation                                                                                                                                                                                                                                                                                                                               | Data                                                                                                                                                                                                                                                                                                                                                                                                                                     | from stack                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| No                        | No                                                                                                                                                                                                                                                                                                                                      | No                                                                                                                                                                                                                                                                                                                                                                                                                                       | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| operation                 | operation                                                                                                                                                                                                                                                                                                                               | operation                                                                                                                                                                                                                                                                                                                                                                                                                                | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| nple:<br>After Instructio | RETURN<br>m:                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                           | IX:<br>ands:<br>ation:<br>s Affected:<br>ding:<br>ription:<br>s:<br>ycle Activity:<br>Q1<br>Decode<br>No<br>operation                                                                                                                                                                                                                   | IX:RETURN +ands: $s \in [0,1]$ ation:(TOS) $\rightarrow$ PCif $s = 1$ ,(WS) $\rightarrow$ W,(STATUSS)(BSRS) $\rightarrow$ HPCLATU, Ps Affected:Noneding:0000ription:Return from<br>popped and<br>is loaded into<br>registers W<br>loaded into<br>registers W<br>'s' = 1, the c<br>registers W<br>'s' = 0, no u<br>occurs (defas:1es:2ycle Activity:Q1Q1Q2DecodeNo<br>operationNoNo<br>operationnple:RETURNAfter Instruction:<br>PC = TOS | IX:RETURN {s}ands: $s \in [0,1]$ ation:(TOS) $\rightarrow$ PC;if $s = 1$ ,(WS) $\rightarrow$ W,(STATUSS) $\rightarrow$ STATUS,(BSRS) $\rightarrow$ BSR,PCLATU, PCLATH are uns Affected:Noneding:0000 0000 000ription:Return from subroutine. Tpopped and the top of theis loaded into the program's'= 1, the contents of theregisters WS, STATUSS atloaded into their corresporegisters W, STATUS and's' = 0, no update of theseoccurs (default).s:1es:2ycle Activity:Q1Q2Q3DecodeNoNoNooperationoperationoperationoperationnple:RETURNAfter Instruction:PC = TOS |  |  |

| Oper                 | ation:                                                                                                    | $(f < n >) \rightarrow dest < n + 1 >,$<br>$(f < 7 >) \rightarrow C,$<br>$(C) \rightarrow dest < 0 >$                                                                                                                                                                                |                                           |                                                        |                                         |                                       |
|----------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------|-----------------------------------------|---------------------------------------|
| Statu                | s Affected:                                                                                               | C, N, Z                                                                                                                                                                                                                                                                              |                                           |                                                        |                                         |                                       |
| Enco                 | ding:                                                                                                     | 0011                                                                                                                                                                                                                                                                                 | 01da                                      | fff                                                    | f                                       | ffff                                  |
| Desc                 | ription:                                                                                                  | The contents of register 'f' are rotated<br>one bit to the left through the Carry flag.<br>If 'd' is '0', the result is placed in W. If 'd'<br>is '1', the result is stored back in register<br>'f' (default).                                                                       |                                           |                                                        |                                         |                                       |
|                      |                                                                                                           | If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default).                                                                                                                                                                   |                                           |                                                        |                                         |                                       |
|                      |                                                                                                           | If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates<br>in Indexed Literal Offset Addressing<br>mode whenever f ≤ 95 (5Fh). See<br>Section 27.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed<br>Literal Offset Mode" for details. |                                           |                                                        |                                         |                                       |
|                      |                                                                                                           | Bit-Oriente<br>Literal Off                                                                                                                                                                                                                                                           | ed Instru<br>set Mode                     | e" for d                                               | in Ind<br>etails.                       | lexed                                 |
|                      |                                                                                                           | Bit-Oriento                                                                                                                                                                                                                                                                          | ed Instru<br>set Mode<br>r                | e" for d<br>egister                                    | in Ind<br>etails.<br>f                  | lexed                                 |
| Word                 | ls:                                                                                                       | Bit-Oriento<br>Literal Off                                                                                                                                                                                                                                                           | ed Instru<br>set Mode<br>] <del>←</del> r | erions<br>erions<br>egister                            | in Ind<br>etails.                       | lexed<br>] <b>-</b>                   |
| Word                 | ls:<br>es:                                                                                                | Bit-Oriento<br>Literal Off<br>C                                                                                                                                                                                                                                                      | ed Instru<br>set Mode<br>] <del>-</del>   | er for d<br>egister                                    | in Ind<br>etails.<br>f                  | lexed<br>] <del>⊲</del>               |
| Word<br>Cycle<br>Q C | ls:<br>es:<br>ycle Activity:                                                                              | Bit-Oriento<br>Literal Off<br>C                                                                                                                                                                                                                                                      | ed Instru<br>set Mode                     | egister                                                | in Ind<br>etails.                       | ] <mark>∗</mark>                      |
| Word<br>Cycle<br>Q C | ls:<br>es:<br>ycle Activity:<br>Q1                                                                        | Bit-Oriento<br>Literal Off<br>C<br>1<br>1<br>Q2                                                                                                                                                                                                                                      | ed Instru<br>set Mode                     | ctions<br>" for d<br>egister                           | in Ind<br>etails.<br>f                  | ]]                                    |
| Word<br>Cycle<br>Q C | ls:<br>es:<br>ycle Activity:<br>Q1<br>Decode                                                              | Bit-Orienta<br>Literal Off<br>C<br>1<br>1<br>2<br>Read<br>register 'f'                                                                                                                                                                                                               | ed Instru<br>set Mode<br>                 | ctions<br>" for d<br>egister<br>3<br>ess<br>ta         | f<br>f<br>Wri<br>destii                 | lexed<br>] ←<br>Q4<br>te to<br>nation |
| Word<br>Cycle<br>Q C | ls:<br>es:<br>ycle Activity:<br>Q1<br>Decode<br>nple:                                                     | Bit-Orient:<br>Literal Off<br>C<br>1<br>1<br>1<br>Q2<br>Read<br>register 'f'                                                                                                                                                                                                         | Q<br>Proce<br>REG                         | ctions<br>" for d<br>egister<br>3<br>ess<br>a<br>, 0,  | f<br>f<br>Wri<br>destin                 | 24<br>te to<br>nation                 |
| Word<br>Cycle<br>Q C | ls:<br>es:<br>ycle Activity:<br>Q1<br>Decode<br>nple:<br>Before Instruct<br>REG<br>C<br>After Instruction | Bit-Orient:<br>Literal Off<br>1<br>1<br>1<br>Q2<br>Read<br>register 'f'<br>RLCF<br>ction<br>= 1110<br>= 0<br>on                                                                                                                                                                      | Q<br>Proce<br>Dat<br>0110                 | ctions<br>s" for d<br>egister<br>3<br>ess<br>a<br>, 0, | in Ind<br>etails.<br>f<br>Wri<br>destin | 24<br>te to<br>nation                 |

| XOR   | WF                     | Exclusive OR W with f                                                                                                                                                                                                                                                                |                                                                                                                                                                     |          |                       |  |  |
|-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|--|--|
| Synt  | ax:                    | XORWF                                                                                                                                                                                                                                                                                | f {,d {,a}}                                                                                                                                                         |          |                       |  |  |
| Oper  | rands:                 | $0 \le f \le 255$                                                                                                                                                                                                                                                                    |                                                                                                                                                                     |          |                       |  |  |
|       |                        | d ∈ [0,1]<br>a ∈ [0,1]                                                                                                                                                                                                                                                               |                                                                                                                                                                     |          |                       |  |  |
| Oper  | ration:                | (W) .XOR. (f) $\rightarrow$ dest                                                                                                                                                                                                                                                     |                                                                                                                                                                     |          |                       |  |  |
| Statu | is Affected:           | N, Z                                                                                                                                                                                                                                                                                 |                                                                                                                                                                     |          |                       |  |  |
| Enco  | oding:                 | 0001                                                                                                                                                                                                                                                                                 | 0001 10da ffff ffff                                                                                                                                                 |          |                       |  |  |
| Desc  | cription:              | Exclusive (<br>register 'f'.<br>stored in W<br>stored bac                                                                                                                                                                                                                            | Exclusive OR the contents of W with register 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in the register 'f' (default). |          |                       |  |  |
|       |                        | If 'a' is '0', the Access Bank is selected<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default).                                                                                                                                                                    |                                                                                                                                                                     |          |                       |  |  |
|       |                        | If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates<br>in Indexed Literal Offset Addressing<br>mode whenever f ≤ 95 (5Fh). See<br>Section 27.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed<br>Literal Offset Mode" for details. |                                                                                                                                                                     |          |                       |  |  |
| Word  | ds:                    | 1                                                                                                                                                                                                                                                                                    |                                                                                                                                                                     |          |                       |  |  |
| Cycle | es:                    | 1                                                                                                                                                                                                                                                                                    |                                                                                                                                                                     |          |                       |  |  |
| QC    | ycle Activity:         |                                                                                                                                                                                                                                                                                      |                                                                                                                                                                     |          |                       |  |  |
|       | Q1                     | Q2                                                                                                                                                                                                                                                                                   | Q3                                                                                                                                                                  |          | Q4                    |  |  |
|       | Decode                 | Read<br>register 'f'                                                                                                                                                                                                                                                                 | Process<br>Data                                                                                                                                                     | V<br>de: | Vrite to<br>stination |  |  |
| Exar  | nple:                  | XORWF                                                                                                                                                                                                                                                                                | REG, 1, 0                                                                                                                                                           | )        |                       |  |  |
|       | Before Instruc         | tion                                                                                                                                                                                                                                                                                 |                                                                                                                                                                     |          |                       |  |  |
|       | REG                    | = AFh                                                                                                                                                                                                                                                                                |                                                                                                                                                                     |          |                       |  |  |
|       | VV<br>After Instructio | = 85h                                                                                                                                                                                                                                                                                |                                                                                                                                                                     |          |                       |  |  |
|       | REG                    | = 1Ah<br>= B5h                                                                                                                                                                                                                                                                       |                                                                                                                                                                     |          |                       |  |  |

| PIC18F46J11 Family |                     |                                                                     | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |     |            |        |                                                             |
|--------------------|---------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------------|--------|-------------------------------------------------------------|
| Param<br>No.       | Symbol              | Characteristic                                                      | Min                                                                                                                                | Тур | Мах        | Units  | Conditions                                                  |
| D001               | Vdd                 | Supply Voltage                                                      | 2.15<br>2.0                                                                                                                        |     | 3.6<br>3.6 | V<br>V | PIC18F4XJ11, PIC18F2XJ11<br>PIC18LF4XJ11, PIC18LF2XJ11      |
| D001B              | VDDCORE             | External Supply for<br>Microcontroller Core                         | 2.0                                                                                                                                |     | 2.75       | V      | PIC18LF4XJ11, PIC18LF2XJ11                                  |
| D001C              | AVdd                | Analog Supply Voltage                                               | Vdd - 0.3                                                                                                                          |     | VDD + 0.3  | V      |                                                             |
| D001D              | AVss                | Analog Ground Potential                                             | Vss – 0.3                                                                                                                          | —   | Vss + 0.3  | V      |                                                             |
| D002               | Vdr                 | RAM Data Retention<br>Voltage <sup>(1)</sup>                        | 1.5                                                                                                                                | _   | —          | V      |                                                             |
| D003               | VPOR                | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal    | _                                                                                                                                  | _   | 0.7        | V      | See Section 5.3 "Power-on<br>Reset (POR)" for details       |
| D004               | Svdd                | <b>VDD Rise Rate</b><br>to Ensure Internal<br>Power-on Reset Signal | 0.05                                                                                                                               |     | —          | V/ms   | See Section 5.3 "Power-on<br>Reset (POR)" for details       |
| D005               | VBOR <sup>(2)</sup> | VDDCORE Brown-out<br>Reset Voltage                                  | 1.9                                                                                                                                | 2.0 | 2.2        | V      | PIC18F4XJ11, PIC18F2XJ11<br>only (not used on "LF" devices) |
| D006               | VDSBOR              | VDD Brown-out Reset<br>Voltage                                      | _                                                                                                                                  | 1.8 |            | V      | DSBOREN = 1 on "LF" device,<br>or "F" device In Deep Sleep  |

## 29.1 DC Characteristics: Supply Voltage PIC18F46J11 Family (Industrial)

Note 1: This is the limit to which VDDCORE can be lowered in Sleep mode, or during a device Reset, without losing RAM data.

2: Device will operate normally until Brown-out Reset occurs, even though VDD may be below VDDMIN.