



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 48MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                            |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 16                                                                           |
| Program Memory Size        | 16KB (8K x 16)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 3.8K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                    |
| Data Converters            | A/D 10x10b                                                                   |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 28-VQFN Exposed Pad                                                          |
| Supplier Device Package    | 28-QFN (6x6)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf24j11t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





| TABLE 3-2.          |             |             |                                                                |                                                                            | ·)                              |
|---------------------|-------------|-------------|----------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------|
| Register Applicable |             | e Devices   | Power-on Reset,<br>Brown-out Reset,<br>Wake From<br>Deep Sleep | MCLR Resets<br>WDT Reset<br>RESET Instruction<br>Stack Resets<br>CM Resets | Wake-up via WDT<br>or Interrupt |
| PSTR1CON            | PIC18F2XJ11 | PIC18F4XJ11 | 00-0 0001                                                      | 00-0 0001                                                                  | uu-u uuuu                       |
| ECCP1AS             | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| ECCP1DEL            | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| CCPR1H              | PIC18F2XJ11 | PIC18F4XJ11 | xxxx xxxx                                                      | uuuu uuuu                                                                  | uuuu uuuu                       |
| CCPR1L              | PIC18F2XJ11 | PIC18F4XJ11 | xxxx xxxx                                                      | uuuu uuuu                                                                  | uuuu uuuu                       |
| CCP1CON             | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| PSTR2CON            | PIC18F2XJ11 | PIC18F4XJ11 | 00-0 0001                                                      | 00-0 0001                                                                  | uu-u uuuu                       |
| ECCP2AS             | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| ECCP2DEL            | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| CCPR2H              | PIC18F2XJ11 | PIC18F4XJ11 | xxxx xxxx                                                      | uuuu uuuu                                                                  | uuuu uuuu                       |
| CCPR2L              | PIC18F2XJ11 | PIC18F4XJ11 | xxxx xxxx                                                      | uuuu uuuu                                                                  | uuuu uuuu                       |
| CCP2CON             | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| CTMUCONH            | PIC18F2XJ11 | PIC18F4XJ11 | 0-00 000-                                                      | 0-00 000-                                                                  | u-uu uuu-                       |
| CTMUCONL            | PIC18F2XJ11 | PIC18F4XJ11 | 0000 00xx                                                      | 0000 00xx                                                                  | uuuu uuuu                       |
| CTMUICON            | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| SPBRG1              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| RCREG1              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| TXREG1              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| TXSTA1              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0010                                                      | 0000 0010                                                                  | uuuu uuuu                       |
| RCSTA1              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| SPBRG2              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| RCREG2              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| TXREG2              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| TXSTA2              | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0010                                                      | 0000 0010                                                                  | uuuu uuuu                       |
| EECON2              | PIC18F2XJ11 | PIC18F4XJ11 |                                                                |                                                                            |                                 |
| EECON1              | PIC18F2XJ11 | PIC18F4XJ11 | 00 x00-                                                        | -00p 00                                                                    | 00 u00-                         |
| IPR3                | PIC18F2XJ11 | PIC18F4XJ11 | 1111 1111                                                      | 1111 1111                                                                  | uuuu uuuu                       |
| PIR3                | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu <sup>(3)</sup>        |
| PIE3                | PIC18F2XJ11 | PIC18F4XJ11 | 0000 0000                                                      | 0000 0000                                                                  | uuuu uuuu                       |
| IPR2                | PIC18F2XJ11 | PIC18F4XJ11 | 111- 1111                                                      | 111- 1111                                                                  | uuu- uuuu                       |
| PIR2                | PIC18F2XJ11 | PIC18F4XJ11 | 000- 0000                                                      | 000- 0000                                                                  | uuu- uuuu <sup>(3)</sup>        |
| PIE2                | PIC18F2XJ11 | PIC18F4XJ11 | 000- 0000                                                      | 000- 0000                                                                  | uuu- uuuu                       |

## TABLE 5-2: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition.

- **2:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt vector (0008h or 0018h).
- 3: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).
- **4:** See Table 5-1 for Reset value for specific condition.
- 5: Not implemented for PIC18F2XJ11 devices.
- 6: Not implemented on "LF" devices.

**Note 1:** When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are updated with the current value of the PC. The STKPTR is modified to point to the next location in the hardware stack.

## 6.6.3 MAPPING THE ACCESS BANK IN INDEXED LITERAL OFFSET MODE

The use of Indexed Literal Offset Addressing mode effectively changes how the lower part of Access RAM (00h to 5Fh) is mapped. Rather than containing just the contents of the bottom part of Bank 0, this mode maps the contents from Bank 0 and a user-defined "window" that can be located anywhere in the data memory space. The value of FSR2 establishes the lower boundary of the addresses mapped to the window, while the upper boundary is defined by FSR2 plus 95 (5Fh). Addresses in the Access RAM above 5Fh are mapped as previously described (see **Section 6.3.2** "**Access Bank**"). Figure 6-10 provides an example of Access Bank remapping in this addressing mode.

Remapping of the Access Bank applies *only* to operations using the Indexed Literal Offset mode. Operations that use the BSR (Access RAM bit is '1') will continue to use Direct Addressing as before. Any Indirect or Indexed Addressing operation that explicitly uses any of the indirect file operands (including FSR2) will continue to operate as standard Indirect Addressing. Any instruction that uses the Access Bank, but includes a register address of greater than 05Fh, will use Direct Addressing and the normal Access Bank map.

# 6.6.4 BSR IN INDEXED LITERAL OFFSET MODE

Although the Access Bank is remapped when the extended instruction set is enabled, the operation of the BSR remains unchanged. Direct Addressing, using the BSR to select the data memory bank, operates in the same manner as previously described.

### FIGURE 6-10: REMAPPING THE ACCESS BANK WITH INDEXED LITERAL OFFSET ADDRESSING

#### Example Situation:

ADDWF f, d, a FSR2H:FSR2L = 120h

Locations in the region from the FSR2 Pointer (120h) to the pointer plus 05Fh (17Fh) are mapped to the bottom of the Access RAM (000h-05Fh).

Special Function Registers at F60h through FFFh are mapped to 60h through FFh, as usual.

Bank 0 addresses below 5Fh are not available in this mode. They can still be addressed by using the BSR.



## 10.7.3.2 Output Mapping

In contrast to inputs, the outputs of the PPS options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPORx registers are used to control output mapping. The value of the bit field corresponds to one of the peripherals and that peripheral's output is mapped to the pin (see Table 10-14).

Because of the mapping technique, the list of peripherals for output mapping also includes a null value of '00000'. This permits any given pin to remain disconnected from the output of any of the pin selectable peripherals.

| Function | Output Function<br>Number <sup>(1)</sup> | Output Name                                             |  |  |
|----------|------------------------------------------|---------------------------------------------------------|--|--|
| NULL     | 0                                        | NULL <sup>(2)</sup>                                     |  |  |
| C1OUT    | 1                                        | Comparator 1 Output                                     |  |  |
| C2OUT    | 2                                        | Comparator 2 Output                                     |  |  |
| TX2/CK2  | 5                                        | EUSART2 Asynchronous Transmit/Asynchronous Clock Output |  |  |
| DT2      | 6                                        | EUSART2 Synchronous Transmit                            |  |  |
| SDO2     | 9                                        | SPI2 Data Output                                        |  |  |
| SCK2     | 10                                       | SPI2 Clock Output                                       |  |  |
| SSDMA    | 12                                       | SPI DMA Slave Select                                    |  |  |
| ULPOUT   | 13                                       | Jltra Low-Power Wake-up Event                           |  |  |
| CCP1/P1A | 14                                       | ECCP1 Compare or PWM Output Channel A                   |  |  |
| P1B      | 15                                       | ECCP1 Enhanced PWM Output, Channel B                    |  |  |
| P1C      | 16                                       | ECCP1 Enhanced PWM Output, Channel C                    |  |  |
| P1D      | 17                                       | ECCP1 Enhanced PWM Output, Channel D                    |  |  |
| CCP2/P2A | 18                                       | ECCP2 Compare or PWM Output                             |  |  |
| P2B      | 19                                       | ECCP2 Enhanced PWM Output, Channel B                    |  |  |
| P2C      | 20                                       | ECCP2 Enhanced PWM Output, Channel C                    |  |  |
| P2D      | 21                                       | ECCP2 Enhanced PWM Output, Channel D                    |  |  |

## TABLE 10-14: SELECTABLE OUTPUT SOURCES (MAPS FUNCTION TO OUTPUT)

**Note 1:** Value assigned to the RPn<4:0> pins corresponds to the peripheral output function number.

2: The NULL function is assigned to all RPn outputs at device Reset and disables the RPn output function.

## 11.1.2 DATA REGISTERS

The PMP module uses eight registers for transferring data into and out of the microcontroller. They are arranged as four pairs to allow the option of 16-bit data operations:

- PMDIN1H and PMDIN1L
- PMDIN2H and PMDIN2L
- PMADDRH/PMDOUT1H and PMADDRL/PMDOUT1L
- PMDOUT2H and PMDOUT2L

The PMDIN1 register is used for incoming data in Slave modes and both input and output data in Master modes. The PMDIN2 register is used for buffering input data in select Slave modes.

The PMADDR/PMDOUT1 registers are actually a single register pair; the name and function are dictated by the module's operating mode. In Master modes, the registers function as the PMADDRH and PMADDRL registers and contain the address of any incoming or outgoing data. In Slave modes, the registers function as PMDOUT1H and PMDOUT1L and are used for outgoing data.

PMADDRH differs from PMADDRL in that it can also have limited PMP control functions. When the module is operating in select Master mode configurations, the upper two bits of the register can be used to determine the operation of chip select signals. If these are not used, PMADDR simply functions to hold the upper 8 bits of the address. Register 11-9 provides the function of the individual bits in PMADDRH.

The PMDOUT2H and PMDOUT2L registers are only used in Buffered Slave modes and serve as a buffer for outgoing data.

#### 11.1.3 PAD CONFIGURATION CONTROL REGISTER

In addition to the module level configuration options, the PMP module can also be configured at the I/O pin for electrical operation. This option allows users to select either the normal Schmitt Trigger input buffer on digital I/O pins shared with the PMP, or use TTL level compatible buffers instead. Buffer configuration is controlled by the PMPTTL bit in the PADCFG1 register.

# 11.3 MASTER PORT MODES

In its Master modes, the PMP module provides an 8-bit data bus, up to 16 bits of address, and all the necessary control signals to operate a variety of external parallel devices, such as memory devices, peripherals and slave microcontrollers. To use the PMP as a master, the module must be enabled (PMPEN = 1) and the mode must be set to one of the two possible Master modes (PMMODEH<1:0> = 10 or 11).

Because there are a number of parallel devices with a variety of control methods, the PMP module is designed to be extremely flexible to accommodate a range of configurations. Some of these features include:

- · 8-Bit and 16-Bit Data modes on an 8-bit data bus
- · Configurable address/data multiplexing
- Up to two chip select lines
- Up to 16 selectable address lines
- · Address auto-increment and auto-decrement
- · Selectable polarity on all control lines
- Configurable Wait states at different stages of the read/write cycle

## 11.3.1 PMP AND I/O PIN CONTROL

Multiple control bits are used to configure the presence or absence of control and address signals in the module. These bits are PTBEEN, PTWREN, PTRDEN and PTEN<15:0>. They give the user the ability to conserve pins for other functions and allow flexibility to control the external address. When any one of these bits is set, the associated function is present on its associated pin; when clear, the associated pin reverts to its defined I/O port function.

Setting a PTENx bit will enable the associated pin as an address pin and drive the corresponding data contained in the PMADDR register. Clearing a PTENx bit will force the pin to revert to its original I/O function.

For the pins configured as chip select (PMCS) with the corresponding PTENx bit set, the PTEN0 and PTEN1 bits will also control the PMALL and PMALH signals. When multiplexing is used, the associated address latch signals should be enabled.

## 11.3.2 READ/WRITE CONTROL

The PMP module supports two distinct read/write signaling methods. In Master Mode 1, read and write strobes are combined into a single control line, PMRD/PMWR. A second control line, PMENB, determines when a read or write action is to be taken. In Master Mode 2, separate read and write strobes (PMRD and PMWR) are supplied on separate pins.

All control signals (PMRD, PMWR, PMBE, PMENB, PMAL and PMCS) can be individually configured as either positive or negative polarity. Configuration is controlled by separate bits in the PMCONL register.

Note that the polarity of control signals that share the same output pin (for example, PMWR and PMENB) are controlled by the same bit; the configuration depends on which Master Port mode is being used.

## 11.3.3 DATA WIDTH

The PMP supports data widths of both 8 bits and 16 bits. The data width is selected by the MODE16 bit (PMMODEH<2>). Because the data path into and out of the module is only 8 bits wide, 16-bit operations are always handled in a multiplexed fashion, with the Least Significant Byte (LSB) of data being presented first. To differentiate data bytes, the byte enable control strobe, PMBE, is used to signal when the Most Significant Byte (MSB) of data is being presented on the data lines.

## 11.3.4 ADDRESS MULTIPLEXING

In either of the Master modes (PMMODEH<1:0> = 1x), the user can configure the address bus to be multiplexed together with the data bus. This is accomplished by using the ADRMUX<1:0> bits (PMCONH<4:3>). There are three address multiplexing modes available; typical pinout configurations for these modes are displayed in Figure 11-9, Figure 11-10 and Figure 11-11.

In Demultiplexed mode (PMCONH<4:3> = 00), data and address information are completely separated. Data bits are presented on PMD<7:0> and address bits are presented on PMADDRH<6:0> and PMADDRL<7:0>.

In Partially Multiplexed mode (PMCONH<4:3> = 01), the lower eight bits of the address are multiplexed with the data pins on PMD<7:0>. The upper eight bits of address are unaffected and are presented on PMADDRH<6:0>. The PMA0 pin is used as an address latch, and presents the address latch low enable strobe (PMALL). The read and write sequences are extended by a complete CPU cycle during which the address is presented on the PMD<7:0> pins.

In Fully Multiplexed mode (PMCONH<4:3> = 10), the entire 16 bits of the address are multiplexed with the data pins on PMD<7:0>. The PMA0 and PMA1 pins are used to present address latch low enable (PMALL) and address latch high enable (PMALH) strobes, respectively. The read and write sequences are extended by two complete CPU cycles. During the first cycle, the lower eight bits of the address are presented on the PMD<7:0> pins with the PMALL strobe active. During the second cycle, the upper eight bits of the address are presented on the PMD<7:0> pins with the PMALH strobe active. In the event the upper address bits are configured as chip select pins, the corresponding address bits are automatically forced to '0'.

# 16.0 TIMER4 MODULE

The Timer4 timer module has the following features:

- 8-Bit Timer register (TMR4)
- 8-Bit Period register (PR4)
- Readable and writable (both registers)
- Software programmable prescaler (1:1, 1:4, 1:16)
- Software programmable postscaler (1:1 to 1:16)
- Interrupt on TMR4 match of PR4

Timer4 has a control register shown in Register 16-1. Timer4 can be shut off by clearing control bit, TMR4ON (T4CON<2>), to minimize power consumption. The prescaler and postscaler selection of Timer4 is also controlled by this register. Figure 16-1 is a simplified block diagram of the Timer4 module.

## 16.1 Timer4 Operation

Timer4 can be used as the PWM time base for the PWM mode of the ECCP modules. The TMR4 register is readable and writable and is cleared on any device Reset. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits, T4CKPS<1:0> (T4CON<1:0>). The match output of TMR4 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR4 interrupt, latched in flag bit, TMR4IF (PIR3<3>).

The prescaler and postscaler counters are cleared when any of the following occurs:

- · a write to the TMR4 register
- a write to the T4CON register
- any device Reset (Power-on Reset (POR), MCLR Reset, Watchdog Timer Reset (WDTR) or Brown-out Reset (BOR))

TMR4 is not cleared when T4CON is written.

### REGISTER 16-1: T4CON: TIMER4 CONTROL REGISTER (ACCESS F76h)

| U-0   | R/W-0    | R/W-0    | R/W-0    | R/W-0    | R/W-0  | R/W-0   | R/W-0   |
|-------|----------|----------|----------|----------|--------|---------|---------|
| _     | T4OUTPS3 | T4OUTPS2 | T4OUTPS1 | T4OUTPS0 | TMR4ON | T4CKPS1 | T4CKPS0 |
| bit 7 |          |          |          |          |        |         | bit 0   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 7 Unimplemented: Read as '0'

| bit 6-3 | <b>T4OUTPS&lt;3:0&gt;:</b> Timer4 Output Postscale Select bits<br>0000 = 1:1 Postscale<br>0001 = 1:2 Postscale |
|---------|----------------------------------------------------------------------------------------------------------------|
|         | •                                                                                                              |
|         | •<br>1111 = 1:16 Postscale                                                                                     |
| bit 2   | TMR4ON: Timer4 On bit                                                                                          |
|         | 1 = Timer4 is on<br>0 = Timer4 is off                                                                          |
| bit 1-0 | T4CKPS<1:0>: Timer4 Clock Prescale Select bits                                                                 |
|         | 00 = Prescaler is 1                                                                                            |
|         | 01 = Prescaler is 4                                                                                            |
|         | 1x = Prescaler is 16                                                                                           |

# TABLE 17-3:RTCVALH AND RTCVALLREGISTER MAPPING

|             | RTCC Value Register Window |              |  |  |
|-------------|----------------------------|--------------|--|--|
| KICFIK(I.0) | RTCVALH<15:8>              | RTCVALL<7:0> |  |  |
| 00          | MINUTES                    | SECONDS      |  |  |
| 01          | WEEKDAY                    | HOURS        |  |  |
| 10          | MONTH                      | DAY          |  |  |
| 11          | _                          | YEAR         |  |  |

The Alarm Value register window (ALRMVALH and ALRMVALL) uses the ALRMPTR bits (ALRMCFG<1:0>) to select the desired Alarm register pair.

By reading or writing to the ALRMVALH register, the Alarm Pointer value, ALRMPTR<1:0>, decrements by 1 until it reaches '00'. Once it reaches '00', the ALRMMIN and ALRMSEC value will be accessible through ALRMVALH and ALRMVALL until the pointer value is manually changed.

| TABLE 17-4: | ALRMVAL REGISTER |
|-------------|------------------|
|             | MAPPING          |

|              | Alarm Value Register Window |               |  |  |
|--------------|-----------------------------|---------------|--|--|
| ALRMPTR<1:0> | ALRMVALH<15:8>              | ALRMVALL<7:0> |  |  |
| 0 0          | ALRMMIN                     | ALRMSEC       |  |  |
| 01           | ALRMWD                      | ALRMHR        |  |  |
| 10           | ALRMMNTH                    | ALRMDAY       |  |  |
| 11           | _                           | _             |  |  |

### 17.2.9 CALIBRATION

The real-time crystal input can be calibrated using the periodic auto-adjust feature. When properly calibrated, the RTCC can provide an error of less than three seconds per month.

To perform this calibration, find the number of error clock pulses and store the value in the lower half of the RTCCAL register. The 8-bit, signed value – loaded into RTCCAL – is multiplied by '4' and will either be added or subtracted from the RTCC timer, once every minute.

To calibrate the RTCC module:

- 1. Use another timer resource on the device to find the error of the 32.768 kHz crystal.
- 2. Convert the number of error clock pulses per minute (see Equation 17-1).

## EQUATION 17-1: CONVERTING ERROR CLOCK PULSES

(Ideal Frequency (32,768) – Measured Frequency) \* 60 = Error Clocks per Minute

- If the oscillator is *faster* than ideal (negative result from step 2), the RTCCALL register value needs to be negative. This causes the specified number of clock pulses to be subtracted from the timer counter once every minute.
- If the oscillator is *slower* than ideal (positive result from step 2), the RTCCALL register value needs to be positive. This causes the specified number of clock pulses to be added to the timer counter once every minute.
- 3. Load the RTCCAL register with the correct value.

Writes to the RTCCAL register should occur only when the timer is turned off, or immediately after the rising edge of the seconds pulse.

| Note: | In determining the crystal's error value, it |
|-------|----------------------------------------------|
|       | is the user's responsibility to include the  |
|       | crystal's initial error from drift due to    |
|       | temperature or crystal aging.                |

| ECCP Mode            | PxM<1:0> | PxA                | PxB                | PxC                | PxD                |
|----------------------|----------|--------------------|--------------------|--------------------|--------------------|
| Single               | 00       | Yes <sup>(1)</sup> | Yes <sup>(1)</sup> | Yes <sup>(1)</sup> | Yes <sup>(1)</sup> |
| Half-Bridge          | 10       | Yes                | Yes                | No                 | No                 |
| Full-Bridge, Forward | 01       | Yes                | Yes                | Yes                | Yes                |
| Full-Bridge, Reverse | 11       | Yes                | Yes                | Yes                | Yes                |

### TABLE 18-4: EXAMPLE PIN ASSIGNMENTS FOR VARIOUS PWM ENHANCED MODES

Note 1: Outputs are enabled by pulse steering in Single mode (see Register 18-4).

# FIGURE 18-6: EXAMPLE PWM (ENHANCED MODE) OUTPUT RELATIONSHIPS (ACTIVE-HIGH STATE)

|      |                           |               | 1<br> -<br> - | 4             | Period      |             |
|------|---------------------------|---------------|---------------|---------------|-------------|-------------|
| 00   | (Single Output)           | PxA Modulated | :<br>         | )<br>Delav(1) |             |             |
|      |                           | PxA Modulated |               |               |             |             |
| 10   | (Half-Bridge)             | PxB Modulated | ;             |               |             |             |
|      |                           | PxA Active    | !             |               | <u> </u>    | <br>        |
| 0.1  | (Full-Bridge,<br>Forward) | PxB Inactive  | !             |               | 1<br>1      | 1<br>1<br>1 |
| 01   |                           | PxC Inactive  |               |               |             |             |
|      |                           | PxD Modulated | -<br>-<br>-   |               | -           |             |
|      |                           | PxA Inactive  |               |               | 1<br>1      | 1<br>1<br>1 |
| 11   | (Full-Bridge,             | PxB Modulated |               |               |             |             |
|      | Reverse)                  | PxC Active    |               |               |             | <br>        |
|      |                           | PxD Inactive  |               |               | 1<br>1<br>1 |             |
| Dale |                           |               | •             |               |             | •           |

Delay = 4 \* Tosc \* (ECCPxDEL<6:0>)

Note 1: Dead-band delay is programmed using the ECCPxDEL register (Section 18.5.6 "Programmable Dead-Band Delay Mode").



# DS39932D-page 260

## 19.3.4 ENABLING SPI I/O

To enable the serial port, MSSP Enable bit, SSPEN (SSPxCON1<5>), must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, reinitialize the SSPxCON1 registers and then set the SSPEN bit. This configures the SDIx, SDOx, SCKx and SSx pins as serial port pins. For the pins to behave as the serial port function, the appropriate TRIS bits, ANCON/PCFG bits and Peripheral Pin Select registers (if using MSSP2) should be correctly initialized prior to setting the SSPEN bit.

A typical SPI serial port initialization process follows:

- Initialize ODCON3 register (optional open-drain output control)
- Initialize remappable pin functions (if using MSSP2, see Section 10.7 "Peripheral Pin Select (PPS)")
- Initialize SCKx LAT value to desired Idle SCK level (if master device)
- Initialize SCKx ANCON/PCFG bit (if Slave mode and multiplexed with ANx function)
- Initialize SCKx TRIS bit as output (Master mode) or input (Slave mode)
- Initialize SDIx ANCON/PCFG bit (if SDIx is multiplexed with ANx function)
- · Initialize SDIx TRIS bit
- Initialize SSx ANCON/PCFG bit (if Slave mode and multiplexed with ANx function)
- Initialize SSx TRIS bit (Slave modes)
- Initialize SDOx TRIS bit
- Initialize SSPxSTAT register
- Initialize SSPxCON1 register
- Set SSPEN bit to enable the module

Any MSSP1 serial port function that is not desired may be overridden by programming the corresponding Data Direction (TRIS) register to the opposite value. If individual MSSP2 serial port functions will not be used, they may be left unmapped.

Note: When MSSP2 is used in SPI Master mode, the SCK2 function must be configured as both an output and input in the PPS module. SCK2 must be initialized as an output pin (by writing 0x0A to one of the RPORx registers). Additionally, SCK2IN must also be mapped to the same pin, by initializing the RPINR22 register. Failure to initialize SCK2/SCK2IN as both output and input will prevent the module from receiving data on the SDI2 pin, as the module uses the SCK2IN signal to latch the received data.

## 19.3.5 TYPICAL CONNECTION

Figure 19-2 illustrates a typical connection between two microcontrollers. The master controller (Processor 1) initiates the data transfer by sending the SCKx signal. Data is shifted out of both shift registers on their programmed clock edge and latched on the opposite edge of the clock. Both processors should be programmed to the same Clock Polarity (CKP), then both controllers would send and receive data at the same time. Whether the data is meaningful (or dummy data) depends on the application software. This leads to three scenarios for data transmission:

- Master sends valid data Slave sends dummy data
- Master sends valid data Slave sends valid data
- Master sends dummy data Slave sends valid data



## FIGURE 19-2: SPI MASTER/SLAVE CONNECTION

The CTMU current source may be trimmed with the trim bits in CTMUICON using an iterative process to get an exact desired current. Alternatively, the nominal value without adjustment may be used; it may be stored by the software for use in all subsequent capacitive or time measurements.

To calculate the optimal value for *RCAL*, the nominal current must be chosen. For example, if the A/D Converter reference voltage is 3.3V, use 70% of full scale, or 2.31V as the desired approximate voltage to be read by the A/D Converter. If the range of the CTMU current source is selected to be 0.55  $\mu$ A, the resistor value needed is calculated as *RCAL* = 2.31V/0.55  $\mu$ A, for a value of 4.2 MΩ. Similarly, if the current source is chosen to be 5.5  $\mu$ A, *RCAL* would be 420,000Ω, and 42,000Ω if the current source is set to 55  $\mu$ A.

#### FIGURE 25-2: CTMU CURRENT SOURCE CALIBRATION CIRCUIT



A value of 70% of full-scale voltage is chosen to make sure that the A/D Converter is in a range that is well above the noise floor. Keep in mind that if an exact current is chosen that is to incorporate the trimming bits from CTMUICON, the resistor value of RCAL may need to be adjusted accordingly. RCAL may also be adjusted to allow for available resistor values. RCAL should be of the highest precision available, keeping in mind the amount of precision needed for the circuit that the CTMU will be used to measure. A recommended minimum would be 0.1% tolerance.

The following examples show one typical method for performing a CTMU current calibration. Example 25-1 demonstrates how to initialize the A/D Converter and the CTMU; this routine is typical for applications using both modules. Example 25-2 demonstrates one method for the actual calibration routine.

# 25.6 Creating a Delay with the CTMU Module

A unique feature on board the CTMU module is its ability to generate system clock independent output pulses based on an external capacitor value. This is accomplished using the internal comparator voltage reference module, Comparator 2 input pin and an external capacitor. The pulse is output onto the CTPLS pin. To enable this mode, set the TGEN bit.

See Figure 25-4 for an example circuit. *C*PULSE is chosen by the user to determine the output pulse width on CTPLS. The pulse width is calculated by T = (CPULSE/I)\*V, where *I* is known from the current source measurement step (Section 25.3.1 "Current Source Calibration") and *V* is the internal reference voltage (CVREF).

An example use of this feature is for interfacing with variable capacitive-based sensors, such as a humidity sensor. As the humidity varies, the pulse width output on CTPLS will vary. The CTPLS output pin can be connected to an input capture pin and the varying pulse width is measured to determine the humidity in the application.

Follow these steps to use this feature:

- 1. Initialize Comparator 2.
- 2. Set CPOL = 1.
- 3. Initialize the comparator voltage reference.
- 4. Initialize the CTMU and enable time delay generation by setting the TGEN bit.
- 5. Set EDG1STAT.
- 6. When CPULSE charges to the value of the voltage reference trip point, an output pulse is generated on CTPLS.

# FIGURE 25-4: TYPICAL CONNECTIONS AND INTERNAL CONFIGURATION FOR PULSE DELAY GENERATION



### 25.7 Operation During Sleep/Idle Modes

#### 25.7.1 SLEEP MODE AND DEEP SLEEP MODES

When the device enters any Sleep mode, the CTMU module current source is always disabled. If the CTMU is performing an operation that depends on the current source when Sleep mode is invoked, the operation may not terminate correctly. Capacitance and time measurements may return erroneous values.

## 25.7.2 IDLE MODE

The behavior of the CTMU in Idle mode is determined by the CTMUSIDL bit (CTMUCONH<5>). If CTMUSIDL is cleared, the module will continue to operate in Idle mode. If CTMUSIDL is set, the module's current source is disabled when the device enters Idle mode. If the module is performing an operation when Idle mode is invoked, in this case, the results will be similar to those with Sleep mode.

# 25.8 Effects of a Reset on CTMU

Upon Reset, all registers of the CTMU are cleared. This leaves the CTMU module disabled, its current source is turned off and all configuration options return to their default settings. The module needs to be re-initialized following any Reset.

If the CTMU is in the process of taking a measurement at the time of Reset, the measurement will be lost. A partial charge may exist on the circuit that was being measured, and should be properly discharged before the CTMU makes subsequent attempts to make a measurement. The circuit is discharged by setting and then clearing the IDISSEN bit (CTMUCONH<1>) while the A/D Converter is connected to the appropriate channel.

| REGISTER 25-2: | CTMUCONL: | : CTMU CONTROL | <b>REGISTER LOW</b> | (ACCESS FB2h) |
|----------------|-----------|----------------|---------------------|---------------|
|----------------|-----------|----------------|---------------------|---------------|

|               |                                  |                         |                 |                   |                  | -               |          |
|---------------|----------------------------------|-------------------------|-----------------|-------------------|------------------|-----------------|----------|
| R/W-0         | R/W-0                            | R/W-0                   | R/W-0           | R/W-0             | R/W-0            | R/W-x           | R/W-x    |
| EDG2POL       | EDG2SEL1                         | EDG2SEL0                | EDG1POL         | EDG1SEL1          | EDG1SEL0         | EDG2STAT        | EDG1STAT |
| bit 7         |                                  |                         |                 |                   |                  |                 | bit 0    |
|               |                                  |                         |                 |                   |                  |                 |          |
| Legend:       |                                  |                         |                 |                   |                  |                 |          |
| R = Readable  | e bit                            | W = Writable            | bit             | U = Unimplem      | nented bit, read | l as '0'        |          |
| -n = Value at | POR                              | '1' = Bit is set        |                 | '0' = Bit is clea | ared             | x = Bit is unkr | nown     |
|               |                                  |                         |                 |                   |                  |                 |          |
| bit 7         | EDG2POL: E                       | dge 2 Polarity          | Select bit      |                   |                  |                 |          |
|               | 1 = Edge 2 p                     | rogrammed for           | a positive edg  | je response       |                  |                 |          |
|               | 0 = Edge 2 p                     | rogrammed for           | a negative ed   | ge response       |                  |                 |          |
| bit 6-5       | EDG2SEL<1:                       | 0>: Edge 2 So           | urce Select bit | S                 |                  |                 |          |
|               | 11 = CTED1                       | pin                     |                 |                   |                  |                 |          |
|               | 10 = CIED2                       | pin<br>Special Event 1  | Trigger         |                   |                  |                 |          |
|               | 00 = ECCP2                       | Special Event 1         | Trigger         |                   |                  |                 |          |
| bit 4         | EDG1POL: E                       | dge 1 Polarity          | Select bit      |                   |                  |                 |          |
|               | 1 = Edge 1 p                     | rogrammed for           | a positive edg  | je response       |                  |                 |          |
|               | 0 = Edge 1 p                     | rogrammed for           | a negative ed   | ge response       |                  |                 |          |
| bit 3-2       | EDG1SEL<1:                       | <b>0&gt;:</b> Edge 1 So | urce Select bit | S                 |                  |                 |          |
|               | 11 = CTED1                       | pin                     |                 |                   |                  |                 |          |
|               | 10 = CIED2                       | pin<br>Special Event 1  | Trigger         |                   |                  |                 |          |
|               | 00 = ECCP2 Special Event Trigger |                         |                 |                   |                  |                 |          |
| bit 1         | EDG2STAT: Edge 2 Status bit      |                         |                 |                   |                  |                 |          |
|               | 1 = Edge 2 event has occurred    |                         |                 |                   |                  |                 |          |
|               | 0 = Edge 2 e                     | vent has not oc         | curred          |                   |                  |                 |          |
| bit 0         | EDG1STAT: E                      | Edge 1 Status b         | it              |                   |                  |                 |          |
|               | 1 = Edge 1 e                     | vent has occur          | red             |                   |                  |                 |          |
|               | 0 = Edge 1 e                     | vent has not oc         | curred          |                   |                  |                 |          |

### REGISTER 26-8: CONFIG4H: CONFIGURATION REGISTER 4 HIGH (BYTE ADDRESS 300007h)

| U-1         | U-1 | U-1 | U-1 | U-0 | U-0 | U-0 | R/WO-1 |
|-------------|-----|-----|-----|-----|-----|-----|--------|
| —           | —   | —   | —   | —   | —   | —   | WPDIS  |
| bit 7 bit 0 |     |     |     |     |     |     |        |

| Legend:             |                     |                             |                    |
|---------------------|---------------------|-----------------------------|--------------------|
| R = Readable bit    | WO = Write-Once bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at Reset | '1' = Bit is set    | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-4 Unimplemented: Program the corresponding Flash Configuration bit to '1'

|--|

bit 0 WPDIS: Write-Protect Disable bit

1 = WPFP<5:0>/WPEND region ignored

0 = WPFP<5:0>/WPEND region erase/write-protected

# REGISTER 26-9: DEVID1: DEVICE ID REGISTER 1 FOR PIC18F46J11 FAMILY DEVICES (BYTE ADDRESS 3FFFFEh)

| R     | R    | R    | R    | R    | R    | R    | R     |
|-------|------|------|------|------|------|------|-------|
| DEV2  | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0  |
| bit 7 |      |      |      |      |      |      | bit 0 |

| Legend:             |                  |                             |                    |
|---------------------|------------------|-----------------------------|--------------------|
| R = Readable bit    | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at Reset | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-5 **DEV<2:0>:** Device ID bits

These bits are used with DEV<10:3> bits in Device ID Register 2 to identify the part number. See Register 26-10.

bit 4-0 **REV<4:0>:** Revision ID bits These bits are used to indicate the device revision.

## 26.4 Two-Speed Start-up

The Two-Speed Start-up feature helps to minimize the latency period, from oscillator start-up to code execution, by allowing the microcontroller to use the INTRC oscillator as a clock source until the primary clock source is available. It is enabled by setting the IESO Configuration bit.

Two-Speed Start-up should be enabled only if the primary oscillator mode is HS or HSPLL (Crystal-Based) modes. Since the EC and ECPLL modes do not require an Oscillator Start-up Timer (OST) delay, Two-Speed Start-up should be disabled.

When enabled, Resets and wake-ups from Sleep mode cause the device to configure itself to run from the internal oscillator block as the clock source, following the time-out of the Power-up Timer after a Power-on Reset is enabled. This allows almost immediate code execution while the primary oscillator starts and the OST is running. Once the OST times out, the device automatically switches to PRI\_RUN mode.

In all other power-managed modes, Two-Speed Start-up is not used. The device will be clocked by the currently selected clock source until the primary clock source becomes available. The setting of the IESO bit is ignored.





### 26.4.1 SPECIAL CONSIDERATIONS FOR USING TWO-SPEED START-UP

While using the INTRC oscillator in Two-Speed Start-up, the device still obeys the normal command sequences for entering power-managed modes, including serial SLEEP instructions (refer to **Section 4.1.4 "Multiple Sleep Commands"**). In practice, this means that user code can change the SCS<1:0> bit settings or issue SLEEP instructions before the OST times out. This would allow an application to briefly wake-up, perform routine "housekeeping" tasks and return to Sleep before the device starts to operate from the primary oscillator.

User code can also check if the primary clock source is currently providing the device clocking by checking the status of the OSTS bit (OSCCON<3>). If the bit is set, the primary oscillator is providing the clock. Otherwise, the internal oscillator block is providing the clock during wake-up from Reset or Sleep mode.

# 26.5 Fail-Safe Clock Monitor

The Fail-Safe Clock Monitor (FSCM) allows the microcontroller to continue operation in the event of an external oscillator failure by automatically switching the device clock to the internal oscillator block. The FSCM function is enabled by setting the FCMEN Configuration bit.

When FSCM is enabled, the INTRC oscillator runs at all times to monitor clocks to peripherals and provide a backup clock in the event of a clock failure. Clock monitoring (shown in Figure 26-4) is accomplished by creating a sample clock signal, which is the INTRC output divided by 64. This allows ample time between FSCM sample clocks for a peripheral clock edge to occur. The peripheral device clock and the sample clock are presented as inputs to the clock monitor latch. The clock monitor is set on the falling edge of the device clock source but cleared on the rising edge of the sample clock.



### FIGURE 29-13: EXAMPLE SPI MASTER MODE TIMING (CKE = 0)

| TABLE 29-20: | EXAMPLE SPI MODE REQUIREMENTS | (MASTER MODE, CKE = 0) |
|--------------|-------------------------------|------------------------|
|--------------|-------------------------------|------------------------|

| Param<br>No. | Symbol    | Characteristic                             | Min | Max | Units | Conditions                                        |
|--------------|-----------|--------------------------------------------|-----|-----|-------|---------------------------------------------------|
| 73           | TDIV2scH, | Setup Time of SDIx Data Input to SCKx Edge | 35  | —   | ns    | $V_{DD} = 3.3V,$                                  |
|              | I DIV2SCL |                                            | 100 | _   | ns    | VDDCORE = 2.5V<br>VDD = 2.15V,<br>VDDCORE = 2.15V |
| 74           | TscH2DIL, | Hold Time of SDIx Data Input to SCKx Edge  | 30  |     | ns    | $V_{DD} = 3.3V$ ,                                 |
|              | ISCL2DIL  |                                            | 83  | _   | ns    | VDDCORE = 2.5V<br>VDD = 2.15V                     |
| 75           | TDOR      | SDOx Data Output Rise Time                 | —   | 25  | ns    | PORTB or PORTC                                    |
| 76           | TdoF      | SDOx Data Output Fall Time                 |     | 25  | ns    | PORTB or PORTC                                    |
| 78           | TscR      | SCKx Output Rise Time (Master mode)        | _   | 25  | ns    | PORTB or PORTC                                    |
| 79           | TscF      | SCKx Output Fall Time (Master mode)        |     | 25  | ns    | PORTB or PORTC                                    |

### FIGURE 29-19: MSSPx I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS TIMING WAVEFORMS



# TABLE 29-26: MSSPx I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS REQUIREMENTS

| Param.<br>No. | Symbol  | Characteristic  |              | Min              | Max | Units | Conditions                        |  |
|---------------|---------|-----------------|--------------|------------------|-----|-------|-----------------------------------|--|
| 90            | TSU:STA | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) |     | ns    | Only relevant for                 |  |
|               |         | Setup Time      | 400 kHz mode | 2(Tosc)(BRG + 1) | —   |       | Repeated Start condition          |  |
| 91            | THD:STA | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _   | ns    | After this period, the            |  |
|               |         | Hold Time       | 400 kHz mode | 2(Tosc)(BRG + 1) | —   |       | first clock pulse is<br>generated |  |
| 92            | Tsu:sto | Stop Condition  | 100 kHz mode | 2(Tosc)(BRG + 1) | _   | ns    | —                                 |  |
|               |         | Setup Time      | 400 kHz mode | 2(Tosc)(BRG + 1) |     |       |                                   |  |
| 93            | THD:STO | Stop Condition  | 100 kHz mode | 2(Tosc)(BRG + 1) |     | ns    | _                                 |  |
|               |         | Hold Time       | 400 kHz mode | 2(Tosc)(BRG + 1) | —   |       |                                   |  |

## FIGURE 29-20: MSSPx I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING



# 28-Lead Plastic Small Outline (SO) – Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging









|                          | Units           |      |           | MILLIMETERS |  |  |  |
|--------------------------|-----------------|------|-----------|-------------|--|--|--|
| D                        | imension Limits | MIN  | NOM       | MAX         |  |  |  |
| Number of Pins           | N               |      | 28        |             |  |  |  |
| Pitch                    | е               |      | 1.27 BSC  |             |  |  |  |
| Overall Height           | А               | -    | -         | 2.65        |  |  |  |
| Molded Package Thickness | A2              | 2.05 | -         | Ι           |  |  |  |
| Standoff §               | A1              | 0.10 | -         | 0.30        |  |  |  |
| Overall Width            | E               |      | 10.30 BSC |             |  |  |  |
| Molded Package Width     | E1              |      | 7.50 BSC  |             |  |  |  |
| Overall Length           | D               |      | 17.90 BSC |             |  |  |  |
| Chamfer (optional)       | h               | 0.25 | _         | 0.75        |  |  |  |
| Foot Length              | L               | 0.40 | _         | 1.27        |  |  |  |
| Footprint                | L1              |      | 1.40 REF  |             |  |  |  |
| Foot Angle Top           | ф               | 0°   | -         | 8°          |  |  |  |
| Lead Thickness           | С               | 0.18 | _         | 0.33        |  |  |  |
| Lead Width               | b               | 0.31 | _         | 0.51        |  |  |  |
| Mold Draft Angle Top     | α               | 5°   | _         | 15°         |  |  |  |
| Mold Draft Angle Bottom  | β               | 5°   | _         | 15°         |  |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-052B

# READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE: | Technical Publications Manager<br>Reader Response     | Total Pages Sent                        |
|------------|-------------------------------------------------------|-----------------------------------------|
| Fror       | n. Namo                                               |                                         |
| 1101       |                                                       |                                         |
|            | Address                                               |                                         |
|            | City / State / ZIP / Country                          |                                         |
|            | Telephone: ()                                         | FAX: ()                                 |
| Арр        | lication (optional):                                  |                                         |
| Wou        | Ild you like a reply? Y N                             |                                         |
| Dev        | ice: PIC18F46J11 Family                               | Literature Number: DS39932D             |
| Que        | stions:                                               |                                         |
| 1.         | What are the best features of this document?          |                                         |
|            |                                                       |                                         |
| 2.         | How does this document meet your hardware and so      | oftware development needs?              |
|            |                                                       |                                         |
| 3.         | Do you find the organization of this document easy to | o follow? If not, why?                  |
|            |                                                       |                                         |
| 4.         | What additions to the document do you think would e   | enhance the structure and subject?      |
|            |                                                       |                                         |
| 5.         | What deletions from the document could be made w      | thout affecting the overall usefulness? |
|            |                                                       |                                         |
| 6.         | Is there any incorrect or misleading information (wha | t and where)?                           |
|            |                                                       |                                         |
| 7.         | How would you improve this document?                  |                                         |
|            |                                                       |                                         |