



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Core ProcessorH8/300LCore Size8-BitSpeed5MHzConnectivitySCIPropheralsLCD, PWM, WDTNumber of I/O51Program Memory Size32KB (32K × 8)Program Memory TypeFLASHEEPROM Size-Nutage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOperating Temperature-20°C ~ 75°C (TA)Mounting Type8.5TFLGA                            | Details                    |                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------|
| Core Size8-BitSpeed5MHzConnectivitySCIPeripheralsLCD, PWM, WDTNumber of I/O51Program Memory Size32KB (32K x 8)Program Memory TypeFLASHEEPROM Size-NUTage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOperating Temperature-Operating TemperatureSurface MountPackage / Case85-TFLGABackage / Case85-TFLGA (7x7) | Product Status             | Obsolete                                                                        |
| Speed5MHzSpeed5MHzConnectivitySCIPeripheralsLCD, PWM, WDTNumber of I/O51Program Memory Size32KB (32K x 8)Program Memory TypeFLASHEEPROM Size-RAM Size1K x 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting Type85-TFLGA (7x7)         | Core Processor             | H8/300L                                                                         |
| ConnectivitySCIPeripheralsLCD, PWM, WDTNumber of I/O51Program Memory Size32KB (32K x 8)Program Memory TypeFLASHEEPROM Size-RAM SizeIK x 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSufface MountPackage / Case85-TFLGA (7x7)                       | Core Size                  | 8-Bit                                                                           |
| PeripheralsLCD, PWM, WDTNumber of I/O51Program Memory Size32KB (32K x 8)Program Memory TypeFLASHEEPROM Size-RAM Size1K x 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting Type85-TFLGASupplier Device Package85-TFLGA (7x7)           | Speed                      | 5MHz                                                                            |
| Number of I/O51Program Memory Size32KB (32K × 8)Program Memory TypeFLASHEEPROM Size-RAM Size1K × 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGA (7x7)                                       | Connectivity               | SCI                                                                             |
| Program Memory Size32KB (32K x 8)Program Memory TypeFLASHEEPROM Size-RAM Size1K x 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGA (7x7)                                                      | Peripherals                | LCD, PWM, WDT                                                                   |
| Program Memory TypeFLASHEEPROM Size-RAM Size1K x 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGA (7x7)                                                                                       | Number of I/O              | 51                                                                              |
| EEPROM Size-RAM Size1K × 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGASupplier Device Package85-TFLGA (7x7)                                                                                | Program Memory Size        | 32KB (32K x 8)                                                                  |
| RAM Size1K × 8Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGASupplier Device Package85-TFLGA (7x7)                                                                                            | Program Memory Type        | FLASH                                                                           |
| Voltage - Supply (Vcc/Vdd)1.8V ~ 5.5VData ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGASupplier Device Package85-TFLGA (7x7)                                                                                                          | EEPROM Size                | -                                                                               |
| Data ConvertersA/D 8x10bOscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGASupplier Device Package85-TFLGA (7x7)                                                                                                                                               | RAM Size                   | 1K x 8                                                                          |
| Oscillator TypeInternalOperating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGASupplier Device Package85-TFLGA (7x7)                                                                                                                                                                       | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Operating Temperature-20°C ~ 75°C (TA)Mounting TypeSurface MountPackage / Case85-TFLGASupplier Device Package85-TFLGA (7x7)                                                                                                                                                                                              | Data Converters            | A/D 8x10b                                                                       |
| Mounting TypeSurface MountPackage / Case85-TFLGASupplier Device Package85-TFLGA (7x7)                                                                                                                                                                                                                                    | Oscillator Type            | Internal                                                                        |
| Package / Case     85-TFLGA       Supplier Device Package     85-TFLGA (7x7)                                                                                                                                                                                                                                             | Operating Temperature      | -20°C ~ 75°C (TA)                                                               |
| Supplier Device Package 85-TFLGA (7x7)                                                                                                                                                                                                                                                                                   | Mounting Type              | Surface Mount                                                                   |
|                                                                                                                                                                                                                                                                                                                          | Package / Case             | 85-TFLGA                                                                        |
| Purchase URL https://www.e-xfl.com/product-detail/renesas-electronics-america/hd64f38024rlpv                                                                                                                                                                                                                             | Supplier Device Package    | 85-TFLGA (7x7)                                                                  |
|                                                                                                                                                                                                                                                                                                                          | Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/hd64f38024rlpv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics atta abooks, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU ROHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text.

# H8/38024, H8/38024S, H8/38024R, H8/38124 Group

Hardware Manual Renesas 8-Bit Single-Chip Microcomputer H8 Family/H8/300L Super Low Power Series

| H8/38024 Group  | H8/38024<br>H8/38023 | H8/38024R Group | H8/38024R |
|-----------------|----------------------|-----------------|-----------|
|                 | H8/38022             | H8/38124 Group  | H8/38124  |
|                 | H8/38021             |                 | H8/38123  |
|                 | H8/38020             |                 | H8/38122  |
| H8/38024S Group | H8/38024S            |                 | H8/38121  |
|                 | H8/38022S            |                 | H8/38120  |
|                 | H8/38021S            |                 |           |
|                 | H8/38020S            |                 |           |
|                 | H8/38000S            |                 |           |

|       | 9.3.1   | Overview                                   | 255 |
|-------|---------|--------------------------------------------|-----|
|       | 9.3.2   | Register Descriptions                      |     |
|       | 9.3.3   | Timer Operation                            | 260 |
|       | 9.3.4   | Timer C Operation States                   |     |
| 9.4   | Timer l | F                                          |     |
|       | 9.4.1   | Overview                                   | 263 |
|       | 9.4.2   | Register Descriptions                      | 266 |
|       | 9.4.3   | CPU Interface                              |     |
|       | 9.4.4   | Operation                                  | 276 |
|       | 9.4.5   | Application Notes                          |     |
| 9.5   | Timer ( | G                                          |     |
|       | 9.5.1   | Overview                                   | 283 |
|       | 9.5.2   | Register Descriptions                      | 285 |
|       | 9.5.3   | Noise Canceler                             | 290 |
|       | 9.5.4   | Operation                                  | 292 |
|       | 9.5.5   | Application Notes                          | 297 |
|       | 9.5.6   | Timer G Application Example                | 301 |
| 9.6   | Watche  | log Timer                                  | 302 |
|       | 9.6.1   | Overview                                   | 302 |
|       | 9.6.2   | Register Descriptions                      | 305 |
|       | 9.6.3   | Timer Operation                            | 311 |
|       | 9.6.4   | Watchdog Timer Operation States            | 312 |
| 9.7   | Asynch  | aronous Event Counter (AEC)                | 313 |
|       | 9.7.1   | Overview                                   | 313 |
|       | 9.7.2   | Register Configurations                    | 316 |
|       | 9.7.3   | Operation                                  | 325 |
|       | 9.7.4   | Asynchronous Event Counter Operation Modes | 330 |
|       | 9.7.5   | Application Notes                          | 330 |
|       |         |                                            |     |
| Secti | ion 10  | Serial Communication Interface             | 333 |
| 10.1  | Overvi  | ew                                         | 333 |
|       | 10.1.1  | Features                                   | 333 |
|       | 10.1.2  | Block Diagram                              | 335 |
|       | 10.1.3  | Pin Configuration                          | 336 |
|       | 10.1.4  | Register Configuration                     | 336 |
| 10.2  | Registe | er Descriptions                            | 337 |
|       |         | Receive Shift Register (RSR)               |     |
|       | 10.2.2  | Receive Data Register (RDR)                | 337 |
|       | 10.2.3  |                                            |     |
|       | 10.2.4  | Transmit Data Register (TDR)               | 338 |



Figure 1.7 Bonding Pad Location Diagram of HCD64338024S, HCD64338023S, HCD64338022S, HCD64338021S, and HCD64338020S (Top View)

## 1.3.2 Pin Functions

Table 1.5 outlines the pin functions of the H8/38024 Group.

### Table 1.5Pin Functions

|                         |                                  |                                  | Pin No.                           |                                   |                          |                          |                          |              |                                                                                                                                                                                                             |
|-------------------------|----------------------------------|----------------------------------|-----------------------------------|-----------------------------------|--------------------------|--------------------------|--------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Туре                    | Symbol                           | FP-80A<br>TFP-80C                | FP-80B                            | TLP-85V                           | Pad<br>No. <sup>*1</sup> | Pad<br>No. <sup>*2</sup> | Pad<br>No. <sup>*3</sup> | I/O          | Name and Functions                                                                                                                                                                                          |
| Power<br>source<br>pins | V <sub>cc</sub>                  | 52                               | 54                                | E8                                | 53                       | 54                       | 52                       | Input        | <b>Power supply:</b> All V <sub>cc</sub> pins should be connected to the system power supply.                                                                                                               |
|                         | V <sub>SS</sub>                  | 8<br>(= AV <sub>SS</sub> )<br>53 | 10<br>(= AV <sub>SS</sub> )<br>55 | D8<br>E1<br>(= AV <sub>SS</sub> ) | 9<br>54                  | 10<br>55                 | 8<br>53                  | Input        | <b>Ground:</b> All V <sub>SS</sub> pins<br>should be connected to<br>the system power supply<br>(0 V).                                                                                                      |
|                         | AV <sub>cc</sub>                 | 1                                | 3                                 | B1                                | 1                        | 2                        | 1                        | Input        | Analog power supply:<br>This is the power supply<br>pin for the A/D converter.<br>When the A/D converter<br>is not used, connect this<br>pin to the system power<br>supply.                                 |
|                         | AV <sub>SS</sub>                 | 8 (= V <sub>SS</sub> )           | 10<br>(= V <sub>SS</sub> )        | E1<br>(= V <sub>SS</sub> )        | 8                        | 9                        | 8                        | Input        | Analog ground: This is<br>the A/D converter ground<br>pin. It should be<br>connected to the system<br>power supply (0V).                                                                                    |
|                         | V <sub>1</sub>                   | 51                               | 53                                | F9                                | 52                       | 53                       | 51                       | Input        | LCD power supply:                                                                                                                                                                                           |
|                         | V <sub>2</sub><br>V <sub>3</sub> | 50<br>49                         | 52<br>51                          | E9<br>F8                          | 51<br>50                 | 52<br>51                 | 50<br>49                 | 9 supply pin | These are the power<br>supply pins for the LCD<br>controller/driver.                                                                                                                                        |
|                         | CV <sub>CC</sub> *4              | 4                                | _                                 | _                                 | _                        |                          |                          | Input        | <b>Power supply:</b> This is the internal step-down power supply pin. To ensure stability, a capacitor with a rating of about 0.1 $\mu$ F should be connected between this pin and the V <sub>SS</sub> pin. |

#### Register Indirect with Post-Increment or Pre-Decrement—@Rn+ or @-Rn:

• Register indirect with post-increment—@Rn+

The @Rn+ mode is used with MOV instructions that load registers from memory.

The register field of the instruction specifies a 16-bit general register containing the address of the operand. After the operand is accessed, the register is incremented by 1 for MOV.B or 2 for MOV.W. For MOV.W, the original contents of the 16-bit general register must be even.

Register indirect with pre-decrement—@-Rn
The @-Rn mode is used with MOV instructions that store register contents to memory.
The register field of the instruction specifies a 16-bit general register which is decremented by
1 or 2 to obtain the address of the operand in memory. The register retains the decremented
value. The size of the decrement is 1 for MOV.B or 2 for MOV.W. For MOV.W, the original
contents of the register must be even.

Absolute Address—@aa:8 or @aa:16: The instruction specifies the absolute address of the operand in memory.

The absolute address may be 8 bits long (@aa:8) or 16 bits long (@aa:16). The MOV.B and bit manipulation instructions can use 8-bit absolute addresses. The MOV.B, MOV.W, JMP, and JSR instructions can use 16-bit absolute addresses.

For an 8-bit absolute address, the upper 8 bits are assumed to be 1 (H'FF). The address range is H'FF00 to H'FFFF (65280 to 65535).

**Immediate**—**#xx:8 or #xx:16:** The instruction contains an 8-bit operand (#xx:8) in its second byte, or a 16-bit operand (#xx:16) in its third and fourth bytes. Only MOV.W instructions can contain 16-bit immediate values.

The ADDS and SUBS instructions implicitly contain the value 1 or 2 as immediate data. Some bit manipulation instructions contain 3-bit immediate data in the second or fourth byte of the instruction, specifying a bit number.

**Program-Counter Relative**—@(**d:8, PC**): This mode is used in the Bcc and BSR instructions. An 8-bit displacement in byte 2 of the instruction code is sign-extended to 16 bits and added to the program counter contents to generate a branch destination address. The possible branching range is -126 to +128 bytes (-63 to +64 words) from the current address. The displacement should be an even number.

**Memory Indirect**—@@**aa:8:** This mode can be used by the JMP and JSR instructions. The second byte of the instruction code specifies an 8-bit absolute address. The word located at this address contains the branch destination address.

## Renesas

#### 8.10.4 Pin States

Table 8.28 shows the port A pin states in each operating mode.

## Table 8.28 Port A Pin States

| Pins                                                                                                                                             | Reset              | Sleep                        | Subsleep | Standby            | Watch | Subactive  | Active     |
|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|----------|--------------------|-------|------------|------------|
| PA <sub>3</sub> /COM <sub>4</sub><br>PA <sub>2</sub> /COM <sub>3</sub><br>PA <sub>1</sub> /COM <sub>2</sub><br>PA <sub>0</sub> /COM <sub>1</sub> | High-<br>impedance | Retains<br>previous<br>state |          | High-<br>impedance |       | Functional | Functional |



#### Bits 3 to 0—Internal Clock Select (TMA3 to TMA0)

Bits 3 to 0 select the clock input to TCA. The selection is made as follows.

|                          |   |               |               | Description                                       |                |
|--------------------------|---|---------------|---------------|---------------------------------------------------|----------------|
| Bit 3 Bit 2<br>TMA3 TMA2 |   | Bit 1<br>TMA1 | Bit 0<br>TMA0 | Prescaler and Divider Ratio<br>or Overflow Period | Function       |
| 0                        | 0 | 0             | 0             | PSS, \vert \vert 8192 (initial value)             | Interval timer |
|                          |   |               | 1             | PSS,                                              | _              |
|                          |   | 1             | 0             | PSS, φ/2048                                       | _              |
|                          |   |               | 1             | PSS,                                              | _              |
|                          | 1 | 0             | 0             | PSS,                                              | _              |
|                          |   |               | 1             | PSS,                                              | _              |
|                          |   | 1             | 0             | PSS,                                              | _              |
|                          |   |               | 1             | PSS,                                              | =              |
| 1                        | 0 | 0             | 0             | PSW, 1 s                                          | Clock time     |
|                          |   |               | 1             | PSW, 0.5 s                                        | base           |
|                          |   | 1             | 0             | PSW, 0.25 s                                       | (when using    |
|                          |   |               | 1             | PSW, 0.03125 s                                    | 32.768 kHz)    |
|                          | 1 | 0             | 0             | PSW and TCA are reset                             | =              |
|                          |   |               | 1             |                                                   |                |
|                          |   | 1             | 0             | _                                                 |                |
|                          |   |               | 1             | _                                                 |                |

#### 10.1.2 Block Diagram

External Internal clock ( $\phi/64$ ,  $\phi/16$ ,  $\phi_W/2$ ,  $\phi$ ) SCK<sub>32</sub> -Baud rate generator clock BRC BRR Clock SMR Internal data bus Transmit/receive SCR3 control circuit SSR TXD<sub>32</sub> O◄ TSR TDR SPCR RXD<sub>32</sub> O-RSR RDR Interrupt request (TEI, TXI, RXI, ERI) [Legend] RSR: Receive shift register RDR: Receive data register TSR: Transmit shift register Transmit data register TDR: Serial mode register SMR: SCR3: Serial control register 3 SSR: Serial status register Bit rate register BRR: Bit rate counter BRC: SPCR: Serial port control register

Figure 10.1 shows a block diagram of SCI3.



• Simultaneous transmit/receive

Figure 10.15 shows an example of a flowchart for a simultaneous transmit/receive operation. This procedure should be followed for simultaneous transmission/reception after initializing SCI3.





## 15.2 When Not Using Internal Power Supply Step-Down Circuit

When the internal power supply step-down circuit is not used, connect the external power supply to the  $CV_{cc}$  pin and  $V_{cc}$  pin, as shown in figure 15.2. The external power supply is then input directly to the internal power supply. The permissible range for the power supply voltage is 2.7 V to 3.6 V. Operation cannot be guaranteed if a voltage outside this range (less than 3.0 V or more than 3.6 V) is input.



Figure 15.2 Power Supply Connection when Internal Step-Down Circuit is Not Used





#### Power Supply Voltage and Operating Frequency Range

|                    |                     | Applicable Pins                                                                                                                                                                                                                                                                                                                                |     | Values |      |      |                                                                         |       |
|--------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|------|-------------------------------------------------------------------------|-------|
| Item               | Symbol              |                                                                                                                                                                                                                                                                                                                                                | Min | Тур    | Max  | Unit | Test Condition                                                          | Notes |
| Output low voltage | V <sub>OL</sub>     | P1 <sub>3</sub> , P1 <sub>4</sub> ,<br>P1 <sub>6</sub> , P1 <sub>7</sub> ,                                                                                                                                                                                                                                                                     | _   | _      | 0.6  | V    | $V_{CC}$ = 4.0 V to 5.5 V<br>I <sub>OL</sub> = 1.6 mA                   |       |
|                    |                     | $P4_0$ to $P4_2$                                                                                                                                                                                                                                                                                                                               | _   | _      | 0.5  |      | $I_{OL} = 0.4 \text{ mA}$                                               | -     |
|                    |                     | $\begin{array}{c} P5_0 \text{ to } P5_7, \\ P6_0 \text{ to } P6_7, \\ P7_0 \text{ to } P7_7, \\ P8_0 \text{ to } P8_7, \\ PA_0 \text{ to } PA_3 \end{array}$                                                                                                                                                                                   | _   | _      | 0.5  |      | I <sub>OL</sub> = 0.4 mA                                                | -     |
|                    |                     | P3 <sub>0</sub> to P3 <sub>7</sub>                                                                                                                                                                                                                                                                                                             | _   | _      | 1.5  |      | $V_{CC}$ = 4.0 V to 5.5 V<br>I <sub>OL</sub> = 10 mA                    | -     |
|                    |                     |                                                                                                                                                                                                                                                                                                                                                | _   | —      | 0.6  |      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$<br>$I_{OL} = 1.6 \text{ mA}$ | -     |
|                    |                     |                                                                                                                                                                                                                                                                                                                                                | _   | —      | 0.5  |      | $I_{OL} = 0.4 \text{ mA}$                                               |       |
|                    |                     | P9 <sub>0</sub> to P9 <sub>2</sub>                                                                                                                                                                                                                                                                                                             | _   | —      | 0.5  |      | $V_{CC} = 2.2 \text{ to } 5.5 \text{ V}$<br>$I_{OL} = 25 \text{ mA}$    | *5    |
|                    |                     |                                                                                                                                                                                                                                                                                                                                                |     |        |      |      | I <sub>OL</sub> = 15 mA                                                 | =     |
|                    |                     |                                                                                                                                                                                                                                                                                                                                                | _   | _      | 0.5  |      | I <sub>OL</sub> = 10 mA                                                 | *6    |
|                    |                     | P9 <sub>3</sub> to P9 <sub>5</sub>                                                                                                                                                                                                                                                                                                             | _   | _      | 0.5  |      | I <sub>OL</sub> = 10 mA                                                 |       |
| Input/output       | :   I <sub>IL</sub> | RES, P4 <sub>3</sub>                                                                                                                                                                                                                                                                                                                           | _   | _      | 20.0 | μA   | $V_{IN} = 0.5 V$ to                                                     | *2    |
| leakage            |                     |                                                                                                                                                                                                                                                                                                                                                | _   | —      | 1.0  |      | $V_{CC} - 0.5 V$                                                        | *1    |
| current            |                     | $\begin{array}{c} OSC_{1}, X_{1}, \\ P1_{3}, P1_{4}, \\ P1_{6}, P1_{7}, \\ P3_{0} \mbox{ to } P3_{7}, \\ P4_{0} \mbox{ to } P4_{2}, \\ P5_{0} \mbox{ to } P5_{7}, \\ P6_{0} \mbox{ to } P6_{7}, \\ P7_{0} \mbox{ to } P7_{7}, \\ P8_{0} \mbox{ to } P8_{7}, \\ IRQAEC, \\ P9_{0} \mbox{ to } P9_{5}, \\ PA_{0} \mbox{ to } PA_{3} \end{array}$ | _   | _      | 1.0  | μΑ   | $V_{IN} = 0.5 V \text{ to}$<br>$V_{CC} - 0.5 V$                         | _     |
|                    |                     | PB <sub>0</sub> to PB <sub>7</sub>                                                                                                                                                                                                                                                                                                             | _   | _      | 1.0  | _    | $V_{\rm IN} = 0.5 \text{ V to}$ $AV_{\rm CC} - 0.5 \text{ V}$           |       |

#### 16.4.3 AC Characteristics

Table 16.9 lists the control signal timing, and tables 16.10 lists the serial interface timing of the H8/38024F.

## Table 16.9 Control Signal Timing

 $V_{CC}$  = 2.7 V to 3.6 V,  $AV_{CC}$  = 2.7 V to 3.6 V,  $V_{SS}$  =  $AV_{SS}$  = 0.0 V

|                                          |                     | Applicable                          |     | Values            | 5             |                                         |                                      | Reference          |
|------------------------------------------|---------------------|-------------------------------------|-----|-------------------|---------------|-----------------------------------------|--------------------------------------|--------------------|
| Item                                     | Symbol              |                                     | Min | Min Typ Max       |               | Unit                                    | Test Condition                       | Figure             |
| System clock<br>oscillation<br>frequency | f <sub>osc</sub>    | OSC <sub>1</sub> , OSC <sub>2</sub> | 2.0 | _                 | 10.0          | MHz                                     |                                      |                    |
| OSC clock ( $\phi_{OSC}$ ) cycle time    | t <sub>osc</sub>    | OSC <sub>1</sub> , OSC <sub>2</sub> | 100 | _                 | 500<br>(1000) | ns                                      |                                      | Figure 16.2<br>*2  |
| System clock (                           | t <sub>cyc</sub>    |                                     | 2   | _                 | 128           | $\mathbf{t}_{\text{OSC}}$               |                                      |                    |
| cycle time                               |                     |                                     | _   | _                 | 128           | μs                                      | -                                    |                    |
| Subclock oscillation frequency           | f <sub>w</sub>      | X <sub>1</sub> , X <sub>2</sub>     | —   | 32.768<br>or 38.4 | _             | kHz                                     |                                      |                    |
| Watch clock ( $\phi_W$ ) cycle time      | t <sub>w</sub>      | X <sub>1</sub> , X <sub>2</sub>     | —   | 30.5 or<br>26.0   | _             | μs                                      |                                      | Figure 16.2        |
| Subclock ( $\phi_{SUB}$ )<br>cycle time  | t <sub>subcyc</sub> |                                     | 2   | _                 | 8             | tw                                      |                                      | *1                 |
| Instruction cycle<br>time                |                     |                                     | 2   | _                 | _             | t <sub>cyc</sub><br>t <sub>subcyc</sub> |                                      |                    |
| Oscillation<br>stabilization time        | t <sub>rc</sub>     | OSC <sub>1</sub> , OSC <sub>2</sub> | _   | 0.8               | 2.0           | ms                                      | Figure 16.10<br>(crystal oscillator) | Figure 16.10<br>*3 |
|                                          |                     |                                     | _   | 2.0               | 6.0           | ms                                      | Figure 16.9<br>(crystal oscillator)  | Figure 16.9<br>*4  |
|                                          |                     |                                     | _   | 20                | 45            | μs                                      | Figure 16.10<br>(ceramic oscillator) | Figure 16.10<br>*3 |
|                                          |                     |                                     | _   | 20                | 45            | μs                                      | Figure 16.9<br>(ceramic oscillator)  | Figure 16.9<br>*4  |
|                                          |                     |                                     | _   | _                 | 50            | ms                                      | Except the above                     |                    |
|                                          |                     | X <sub>1</sub> , X <sub>2</sub>     | _   | _                 | 2.0           | S                                       |                                      |                    |

| Section 16 | <b>Electrical Characteristics</b> |
|------------|-----------------------------------|
|------------|-----------------------------------|

|                                          |                   |                     |     | Valu | es  |      |                                                                                               |                                                  |
|------------------------------------------|-------------------|---------------------|-----|------|-----|------|-----------------------------------------------------------------------------------------------|--------------------------------------------------|
| Item                                     | Symbol            | Applicable Pins     | Min | Тур  | Max | Unit | Test Condition                                                                                | Notes                                            |
| Active<br>mode<br>current<br>dissipation | I <sub>OPE1</sub> | e1 V <sub>CC</sub>  | _   | 0.2  | _   | mA   | Active (high-speed)<br>mode<br>$V_{CC} = 1.8 V$ ,<br>$f_{OSC} = 1 MHz$                        | *1<br>*2<br>Max.<br>guideline<br>= 1.1 ×<br>typ. |
|                                          |                   |                     | _   | 0.6  | _   | mA   | Active (high-speed)<br>mode<br>$V_{CC} = 3 V$ ,<br>$f_{OSC} = 2 MHz$                          | *1<br>*2<br>Max.<br>guideline<br>= 1.1 ×<br>typ. |
|                                          |                   |                     | _   | 1.2  | _   | mA   | Active (high-speed)<br>mode<br>$V_{CC} = 3 V$ ,<br>$f_{OSC} = 4 MHz$                          | *1<br>*2<br>Max.<br>guideline<br>= 1.1 ×<br>typ. |
|                                          |                   |                     | _   | 3.1  | 6.0 | mA   | Active (high-speed)<br>mode<br>$V_{CC} = 3 V$ ,<br>$f_{OSC} = 10 MHz$                         | *1<br>*2                                         |
|                                          | I <sub>OPE2</sub> | PE2 V <sub>CC</sub> | _   | 0.03 | _   | mA   | Active (medium-<br>speed) mode<br>$V_{CC} = 1.8 V$ ,<br>$f_{OSC} = 1 MHz$<br>$\phi_{osc}/128$ | *1<br>*2<br>Max.<br>guideline<br>= 1.1 ×<br>typ. |
|                                          |                   |                     |     | 0.1  | -   | mA   | Active (medium-<br>speed) mode<br>$V_{CC} = 3 V$ ,<br>$f_{OSC} = 2 MHz$<br>$\phi_{osc}/128$   | *1<br>*2<br>Max.<br>guideline<br>= 1.1 ×<br>typ. |

#### Table 16.18 Serial Interface (SCI3) Timing

## $V_{CC}$ = 1.8 V to 3.6 V, $AV_{CC}$ = 1.8 V to 3.6 V, $V_{SS}$ = $AV_{SS}$ = 0.0 V

|                             |              |                   |       | Values | 5   |                                            |                 | Reference   |
|-----------------------------|--------------|-------------------|-------|--------|-----|--------------------------------------------|-----------------|-------------|
| Item                        |              | Symbol            | Min   | Тур    | Мах | Unit                                       | Test Conditions | Figure      |
| Input clock                 | Asynchronous | t <sub>scyc</sub> | 4     | —      | —   | $t_{\text{cyc}} \text{ or }$               |                 | Figure 16.5 |
| cycle                       | Synchronous  |                   | 6     | _      | _   | t<br>subcyc                                |                 |             |
| Input clock p               | oulse width  | t <sub>SCKW</sub> | 0.4   | _      | 0.6 | t <sub>scyc</sub>                          |                 | Figure 16.5 |
| Transmit dat<br>(synchronou | ,            | $t_{\text{TXD}}$  | _     | _      | 1   | t <sub>cyc</sub> or<br>t <sub>subcyc</sub> |                 | Figure 16.6 |
| Receive data<br>(synchronou |              | t <sub>RXS</sub>  | 400.0 | _      | —   | ns                                         |                 | Figure 16.6 |
| Receive data<br>(synchronou |              | t <sub>RXH</sub>  | 400.0 |        | _   | ns                                         |                 | Figure 16.6 |



| Instruction | Mnemonic              | Instruction<br>Fetch<br>I | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N |
|-------------|-----------------------|---------------------------|---------------------------|-------------------------|--------------------------|--------------------------|----------------------------|
| MOV         | MOV.W Rs, @Rd         | 1                         |                           |                         |                          | 1                        |                            |
|             | MOV.W Rs, @(d:16, Rd) | 2                         |                           |                         |                          | 1                        |                            |
|             | MOV.W Rs, @-Rd        | 1                         |                           |                         |                          | 1                        | 2                          |
|             | MOV.W Rs, @aa:16      | 2                         |                           |                         |                          | 1                        |                            |
| MULXU       | MULXU.B Rs, Rd        | 1                         |                           |                         |                          |                          | 12                         |
| NEG         | NEG.B Rd              | 1                         |                           |                         |                          |                          |                            |
| NOP         | NOP                   | 1                         |                           |                         |                          |                          |                            |
| NOT         | NOT.B Rd              | 1                         |                           |                         |                          |                          |                            |
| OR          | OR.B #xx:8, Rd        | 1                         |                           |                         |                          |                          |                            |
|             | OR.B Rs, Rd           | 1                         |                           |                         |                          |                          |                            |
| ORC         | ORC #xx:8, CCR        | 1                         |                           |                         |                          |                          |                            |
| ROTL        | ROTL.B Rd             | 1                         |                           |                         |                          |                          |                            |
| ROTR        | ROTR.B Rd             | 1                         |                           |                         |                          |                          |                            |
| ROTXL       | ROTXL.B Rd            | 1                         |                           |                         |                          |                          |                            |
| ROTXR       | ROTXR.B Rd            | 1                         |                           |                         |                          |                          |                            |
| RTE         | RTE                   | 2                         |                           | 2                       |                          |                          | 2                          |
| RTS         | RTS                   | 2                         |                           | 1                       |                          |                          | 2                          |
| SHAL        | SHAL.B Rd             | 1                         |                           |                         |                          |                          |                            |
| SHAR        | SHAR.B Rd             | 1                         |                           |                         |                          |                          |                            |
| SHLL        | SHLL.B Rd             | 1                         |                           |                         |                          |                          |                            |
| SHLR        | SHLR.B Rd             | 1                         |                           |                         |                          |                          |                            |
| SLEEP       | SLEEP                 | 1                         |                           |                         |                          |                          |                            |
| STC         | STC CCR, Rd           | 1                         |                           |                         |                          |                          |                            |
| SUB         | SUB.B Rs, Rd          | 1                         |                           |                         |                          |                          |                            |
|             | SUB.W Rs, Rd          | 1                         |                           |                         |                          |                          |                            |
| SUBS        | SUBS.W #1, Rd         | 1                         |                           |                         |                          |                          |                            |
|             | SUBS.W #2, Rd         | 1                         |                           |                         |                          |                          |                            |
| POP         | POP Rd                | 1                         |                           | 1                       |                          |                          | 2                          |
| PUSH        | PUSH Rs               | 1                         |                           | 1                       |                          |                          | 2                          |
| SUBX        | SUBX.B #xx:8, Rd      | 1                         |                           |                         |                          |                          |                            |
|             | SUBX.B Rs, Rd         | 1                         |                           |                         |                          |                          |                            |
| XOR         | XOR.B #xx:8, Rd       | 1                         |                           |                         |                          |                          |                            |
|             | XOR.B Rs, Rd          | 1                         |                           |                         |                          |                          |                            |
| XORC        | XORC #xx:8, CCR       | 1                         |                           |                         |                          |                          |                            |

#### TCSRF—Timer Control/Status Register F

#### H'B7

Timer F



## Appendix D Port States in the Different Processing States

### Table D.1 Port States Overview

| Port                                                                         | Reset             | Sleep             | Subsleep          | Standby                            | Watch             | Subactive         | Active            |
|------------------------------------------------------------------------------|-------------------|-------------------|-------------------|------------------------------------|-------------------|-------------------|-------------------|
| P1 <sub>7</sub> ,<br>P1 <sub>6</sub> <sup>*3</sup> ,<br>P1 <sub>4</sub> , P1 | High<br>impedance | Retained          | Retained          | High<br>impedance <sup>*1</sup>    | Retained          | Functions         | Functions         |
| P3 <sub>7</sub> to<br>P3 <sub>0</sub>                                        | High<br>impedance | Retained          | Retained          | High<br>impedance <sup>*1</sup>    | Retained          | Functions         | Functions         |
| P4 <sub>3</sub> to<br>P4 <sub>0</sub>                                        | High<br>impedance | Retained          | Retained          | High<br>impedance                  | Retained          | Functions         | Functions         |
| P5 <sub>7</sub> to<br>P5 <sub>0</sub>                                        | High<br>impedance | Retained          | Retained          | High<br>impedance <sup>*1 *2</sup> | Retained          | Functions         | Functions         |
| P6 <sub>7</sub> to<br>P6 <sub>0</sub>                                        | High<br>impedance | Retained          | Retained          | High<br>impedance <sup>*1</sup>    | Retained          | Functions         | Functions         |
| P7 <sub>7</sub> to<br>P7 <sub>0</sub>                                        | High<br>impedance | Retained          | Retained          | High<br>impedance                  | Retained          | Functions         | Functions         |
| P8 <sub>7</sub> to<br>P8 <sub>0</sub>                                        | High<br>impedance | Retained          | Retained          | High<br>impedance                  | Retained          | Functions         | Functions         |
| P9₅ to<br>P9₀                                                                | High<br>impedance | Retained          | Retained          | High<br>impedance <sup>*1</sup>    | Retained          | Functions         | Functions         |
| PA <sub>3</sub> to<br>PA <sub>0</sub>                                        | High<br>impedance | Retained          | Retained          | High<br>impedance                  | Retained          | Functions         | Functions         |
| PB <sub>7</sub> to<br>PB <sub>0</sub>                                        | High<br>impedance | High<br>impedance | High<br>impedance | High<br>impedance                  | High<br>impedance | High<br>impedance | High<br>impedance |

Notes: 1. High level output when MOS pull-up is in on state.

2. In the HD64F38024 the previous pin state is retained.

3. Not implemented on H8/38124 Group.

| Product Type      |          |                      |                              | Part No.     | Mark Code        | Package<br>(Package Code) |
|-------------------|----------|----------------------|------------------------------|--------------|------------------|---------------------------|
| H8/38024<br>Group | H8/38023 | Mask ROM<br>versions | Regular<br>specifications    | HD64338023H  | HD64338023(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338023F  | HD64338023(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338023W  | HD64338023(***)W | 80-pin TQFP (TFP-80C)     |
|                   |          |                      |                              | HCD64338023  | _                | Die                       |
|                   |          |                      | Wide-range<br>specifications | HD64338023D  | HD64338023(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338023E  | HD64338023(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338023WI | HD64338023(***)W | 80-pin TQFP (TFP-80C)     |
|                   | H8/38022 | Mask ROM<br>versions | Regular<br>specifications    | HD64338022H  | HD64338022(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338022F  | HD64338022(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338022W  | HD64338022(***)W | 80-pin TQFP (TFP-80C)     |
|                   |          |                      |                              | HCD64338022  | _                | Die                       |
|                   |          |                      | Wide-range<br>specifications | HD64338022D  | HD64338022(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338022E  | HD64338022(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338022WI | HD64338022(***)W | 80-pin TQFP (TFP-80C)     |
|                   | H8/38021 | Mask ROM<br>versions | Regular<br>specifications    | HD64338021H  | HD64338021(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338021F  | HD64338021(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338021W  | HD64338021(***)W | 80-pin TQFP (TFP-80C)     |
|                   |          |                      |                              | HCD64338021  | —                | Die                       |
|                   |          |                      | Wide-range<br>specifications | HD64338021D  | HD64338021(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338021E  | HD64338021(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338021WI | HD64338021(***)W | 80-pin TQFP (TFP-80C)     |
|                   | H8/38020 | Mask ROM<br>versions | Regular<br>specifications    | HD64338020H  | HD64338020(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338020F  | HD64338020(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338020W  | HD64338020(***)W | 80-pin TQFP (TFP-80C)     |
|                   |          |                      |                              | HCD64338020  | _                | Die                       |
|                   |          |                      | Wide-range<br>specifications | HD64338020D  | HD64338020(***)H | 80-pin QFP (FP-80A)       |
|                   |          |                      |                              | HD64338020E  | HD64338020(***)F | 80-pin QFP (FP-80B)       |
|                   |          |                      |                              | HD64338020WI | HD64338020(***)W | 80-pin TQFP (TFP-80C)     |