

Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                   |
|--------------------------------|--------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                        |
| Number of Logic Elements/Cells | -                                                                        |
| Total RAM Bits                 | 110592                                                                   |
| Number of I/O                  | 119                                                                      |
| Number of Gates                | 600000                                                                   |
| Voltage - Supply               | 1.425V ~ 1.575V                                                          |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                       |
| Package / Case                 | 256-LBGA                                                                 |
| Supplier Device Package        | 256-FPBGA (17x17)                                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/afs600-1fg256i |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Product Ordering Codes**



Notes:

- 1. For Fusion devices, Quad Flat No Lead packages are only offered as RoHS compliant, QNG packages.
- 2. MicroBlade and Pigeon Point devices only support FG packages.

# **Fusion Device Status**

| Fusion  | Status     | Cortex-M1 | Status     | Pigeon Point | Status     | MicroBlade | Status     |
|---------|------------|-----------|------------|--------------|------------|------------|------------|
| AFS090  | Production |           |            |              |            |            |            |
| AFS250  | Production | M1AFS250  | Production |              |            | U1AFS250   | Production |
| AFS600  | Production | M1AFS600  | Production | P1AFS600     | Production | U1AFS600   | Production |
| AFS1500 | Production | M1AFS1500 | Production | P1AFS1500    | Production | U1AFS1500  | Production |



Fusion Device Family Overview

## Specifying I/O States During Programming

You can modify the I/O states during programming in FlashPro. In FlashPro, this feature is supported for PDB files generated from Designer v8.5 or greater. See the *FlashPro User Guide* for more information.

Note: PDB files generated from Designer v8.1 to Designer v8.4 (including all service packs) have limited display of Pin Numbers only.

The I/Os are controlled by the JTAG Boundary Scan register during programming, except for the analog pins (AC, AT and AV). The Boundary Scan register of the AG pin can be used to enable/disable the gate driver in software v9.0.

- 1. Load a PDB from the FlashPro GUI. You must have a PDB loaded to modify the I/O states during programming.
- 2. From the FlashPro GUI, click **PDB Configuration**. A FlashPoint Programming File Generator window appears.
- Click the Specify I/O States During Programming button to display the Specify I/O States During Programming dialog box.
- 4. Sort the pins as desired by clicking any of the column headers to sort the entries by that header. Select the I/Os you wish to modify (Figure 1-3).
- Set the I/O Output State. You can set Basic I/O settings if you want to use the default I/O settings for your pins, or use Custom I/O settings to customize the settings for each pin. Basic I/O state settings:

1 - I/O is set to drive out logic High

0 – I/O is set to drive out logic Low

Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming

Z -Tri-State: I/O is tristated

| Port Name  | Macro Cell            | Pin Number | 1/O State (Output Only) |
|------------|-----------------------|------------|-------------------------|
| BIST       | ADLIB:INBUF           | T2         | 1                       |
| BYPASS_IO  | ADLIB:INBUF           | К1         | 1                       |
| CLK        | ADLIB:INBUF           | B1         | 1                       |
| ENOUT      | ADLIB:INBUF           | J16        | 1                       |
| LED        | ADLIB:OUTBUF          | M3         | 0                       |
| MONITOR[0] | ADLIB:OUTBUF          | B5         | 0                       |
| MONITOR[1] | ADLIB:OUTBUF          | C7         | Z                       |
| MONITOR[2] | ADLIB:OUTBUF          | D9         | Z                       |
| MONITOR[3] | ADLIB:OUTBUF          | D7         | Z                       |
| MONITOR[4] | ADLIB:OUTBUF          | A11        | Z                       |
| OEa        | ADLIB:INBUF           | E4         | Z                       |
| OEb        | ADLIB:INBUF           | F1         | Z                       |
| OSC_EN     | ADLIB:INBUF           | К3         | Z                       |
| PAD[10]    | ADLIB:BIBUF_LVCMOS33U | M8         | Z                       |
| PAD[11]    | ADLIB:BIBUF_LVCMOS33D | B7         | Z                       |
| PAD[12]    | ADLIB:BIBUF_LVCMOS33U | D11        | Z                       |
| PAD[13]    | ADLIB:BIBUF_LVCMOS33D | C12        | Z                       |
| PAD[14]    | ADLIB:BIBUF LVCMOS33U | B6         | 7                       |

#### *Figure 1-3* • I/O States During Programming Window

6. Click **OK** to return to the FlashPoint – Programming File Generator window.

I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation.

# Clock Conditioning Circuits

In Fusion devices, the CCCs are used to implement frequency division, frequency multiplication, phase shifting, and delay operations.

The CCCs are available in six chip locations—each of the four chip corners and the middle of the east and west chip sides.

Each CCC can implement up to three independent global buffers (with or without programmable delay), or a PLL function (programmable frequency division/multiplication, phase shift, and delays) with up to three global outputs. Unused global outputs of a PLL can be used to implement independent global buffers, up to a maximum of three global outputs for a given CCC.

A global buffer can be placed in any of the three global locations (CLKA-GLA, CLKB-GLB, and CLKC-GLC) of a given CCC.

A PLL macro uses the CLKA CCC input to drive its reference clock. It uses the GLA and, optionally, the GLB and GLC global outputs to drive the global networks. A PLL macro can also drive the YB and YC regular core outputs. The GLB (or GLC) global output cannot be reused if the YB (or YC) output is used (Figure 2-19). Refer to the "PLL Macro" section on page 2-27 for more information.

Each global buffer, as well as the PLL reference clock, can be driven from one of the following:

- · 3 dedicated single-ended I/Os using a hardwired connection
- 2 dedicated differential I/Os using a hardwired connection
- The FPGA core

The CCC block is fully configurable, either via flash configuration bits set in the programming bitstream or through an asynchronous interface. This asynchronous interface is dynamically accessible from inside the Fusion device to permit changes of parameters (such as divide ratios) during device operation. To increase the versatility and flexibility of the clock conditioning system, the CCC configuration is determined either by the user during the design process, with configuration data being stored in flash memory as part of the device programming procedure, or by writing data into a dedicated shift register during normal device operation. This latter mode allows the user to dynamically reconfigure the CCC without the need for core programming. The shift register is accessed through a simple serial interface. Refer to the "UJTAG Applications in Microsemi's Low-Power Flash Devices" chapter of the *Fusion FPGA Fabric User Guide* and the "CCC and PLL Characteristics" section on page 2-28 for more information.

## CCC and PLL Characteristics

#### **Timing Characteristics**

#### Table 2-12 • Fusion CCC/PLL Specification

| Parameter                                                          | Min.                        | Тур.             | Max.                         | Unit |
|--------------------------------------------------------------------|-----------------------------|------------------|------------------------------|------|
| Clock Conditioning Circuitry Input Frequency fIN_CCC               | 1.5                         |                  | 350                          | MHz  |
| Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75                        |                  | 350                          | MHz  |
| Delay Increments in Programmable Delay Blocks <sup>1, 2</sup>      |                             | 160 <sup>3</sup> |                              | ps   |
| Number of Programmable Values in Each Programmable<br>Delay Block  |                             |                  | 32                           |      |
| Input Period Jitter                                                |                             |                  | 1.5                          | ns   |
| CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub>         | Max Pea                     |                  |                              |      |
|                                                                    | 1 Global<br>Network<br>Used |                  | 3 Global<br>Networks<br>Used |      |
| 0.75 MHz to 24 MHz                                                 | 1.00%                       |                  | 1.00%                        |      |
| 24 MHz to 100 MHz                                                  | 1.50%                       |                  | 1.50%                        |      |
| 100 MHz to 250 MHz                                                 | 2.25%                       |                  | 2.25%                        |      |
| 250 MHz to 350 MHz                                                 | 3.50%                       |                  | 3.50%                        |      |
| Acquisition Time LockControl = 0                                   |                             |                  | 300                          | μs   |
| LockControl = 1                                                    |                             |                  | 6.0                          | ms   |
| Tracking Jitter <sup>4</sup> LockControl = 0                       |                             |                  | 1.6                          | ns   |
| LockControl = 1                                                    |                             |                  | 0.8                          | ns   |
| Output Duty Cycle                                                  | 48.5                        |                  | 51.5                         | %    |
| Delay Range in Block: Programmable Delay 1 <sup>1,2</sup>          | 0.6                         |                  | 5.56                         | ns   |
| Delay Range in Block: Programmable Delay 2 <sup>1, 2</sup>         | 0.025                       |                  | 5.56                         | ns   |
| Delay Range in Block: Fixed Delay <sup>1, 2</sup>                  |                             | 2.2              |                              | ns   |

Notes:

1. This delay is a function of voltage and temperature. See Table 3-7 on page 3-9 for deratings.

2.  $T_J = 25^{\circ}C$ , VCC = 1.5 V

3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information.

4. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by period jitter parameter.



## **No-Glitch MUX (NGMUX)**

Positioned downstream from the PLL/CCC blocks, the NGMUX provides a special switching sequence between two asynchronous clock domains that prevents generating any unwanted narrow clock pulses. The NGMUX is used to switch the source of a global between three different clock sources. Allowable inputs are either two PLL/CCC outputs or a PLL/CCC output and a regular net, as shown in Figure 2-24. The GLMUXCFG[1:0] configuration bits determine the source of the CLK inputs (i.e., internal signal or GLC). These are set by SmartGen during design but can also be changed by dynamically reconfiguring the PLL. The GLMUXSEL[1:0] bits control which clock source is passed through the NGMUX to the global network (GL). See Table 2-13.



#### Figure 2-24 • NGMUX

| Table 2-13 • NGMUX | Configuration and | Selection | Table |
|--------------------|-------------------|-----------|-------|
|--------------------|-------------------|-----------|-------|

| GLMUXCFG[1:0] | GLMUXSEL[1:0] |   | Selected Input Signal | MUX Type     |  |
|---------------|---------------|---|-----------------------|--------------|--|
| 00            | Х             | 0 | GLA                   | 2 to 1 GLMUX |  |
| 00            | Х             | 1 | GLC                   |              |  |
| 01            | Х             | 0 | GLA                   | 2 to 1 CLMUX |  |
| 01            | Х             | 1 | GLINT                 | 2-10-1 GEMOX |  |



#### *Table 2-32* • RAM512X18

### Commercial Temperature Range Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                                                                        | -2   | -1   | Std. | Units |
|-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                 | 0.25 | 0.28 | 0.33 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                  | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                | 0.09 | 0.10 | 0.12 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                 | 0.06 | 0.07 | 0.08 | ns    |
| t <sub>DS</sub>       | Input data (WD) setup time                                                                                         | 0.18 | 0.21 | 0.25 | ns    |
| t <sub>DH</sub>       | Input data (WD) hold time                                                                                          | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on RD (output retained)                                                               | 2.16 | 2.46 | 2.89 | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on RD (pipelined)                                                                     | 0.90 | 1.02 | 1.20 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.50 | 0.43 | 0.38 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—Applicable to Opening Edge | 0.59 | 0.50 | 0.44 | ns    |
| t 1                   | RESET Low to data out Low on RD (flow-through)                                                                     | 0.92 | 1.05 | 1.23 | ns    |
| <b>'</b> RSTBQ        | RESET Low to data out Low on RD (pipelined)                                                                        | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                      | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                     | 1.50 | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                          | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                   | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                  | 310  | 272  | 231  | MHz   |

Notes:

1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs.

2. For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.



# FIFO4K18 Description

Figure 2-56 • FIFO4KX18



The following signals are used to configure the FIFO4K18 memory element.

#### WW and RW

These signals enable the FIFO to be configured in one of the five allowable aspect ratios (Table 2-33).

| TADIE 2-33 · ASDECLINALIO SELLINUS IOI WWWIZ.VI |
|-------------------------------------------------|
|-------------------------------------------------|

| WW2, WW1, WW0 | RW2, RW1, RW0 | D×W      |
|---------------|---------------|----------|
| 000           | 000           | 4k×1     |
| 001           | 001           | 2k×2     |
| 010           | 010           | 1k×4     |
| 011           | 011           | 512×9    |
| 100           | 100           | 256×18   |
| 101, 110, 111 | 101, 110, 111 | Reserved |

#### WBLK and RBLK

These signals are active low and will enable the respective ports when Low. When the RBLK signal is High, the corresponding port's outputs hold the previous value.

#### WEN and REN

Read and write enables. WEN is active low and REN is active high by default. These signals can be configured as active high or low.

#### WCLK and RCLK

These are the clock signals for the synchronous read and write operations. These can be driven independently or with the same driver.

#### **RPIPE**

This signal is used to specify pipelined read on the output. A Low on RPIPE indicates a nonpipelined read, and the data appears on the output in the same clock cycle. A High indicates a pipelined read, and data appears on the output in the next clock cycle.

#### RESET

This active low signal resets the output to zero when asserted. It resets the FIFO counters. It also sets all the RD pins Low, the FULL and AFULL pins Low, and the EMPTY and AEMPTY pins High (Table 2-34).

Table 2-34 • Input Data Signal Usage for Different Aspect Ratios

| D×W    | WD/RD Unused       |
|--------|--------------------|
| 4k×1   | WD[17:1], RD[17:1] |
| 2k×2   | WD[17:2], RD[17:2] |
| 1k×4   | WD[17:4], RD[17:4] |
| 512×9  | WD[17:9], RD[17:9] |
| 256×18 | -                  |

#### WD

This is the input data bus and is 18 bits wide. Not all 18 bits are valid in all configurations. When a data width less than 18 is specified, unused higher-order signals must be grounded (Table 2-34).

#### RD

This is the output data bus and is 18 bits wide. Not all 18 bits are valid in all configurations. Like the WD bus, high-order bits become unusable if the data width is less than 18. The output data on unused pins is undefined (Table 2-34).

|               |                        | Total Channel<br>Error (LSB) |      | nnel<br>SB)  | Channel Input Offset<br>Error (LSB) |      | Channel Input Offset<br>Error (mV) |              |      | Channel Gain Error<br>(%FSR) |      |      |      |
|---------------|------------------------|------------------------------|------|--------------|-------------------------------------|------|------------------------------------|--------------|------|------------------------------|------|------|------|
| Analog<br>Pad | Prescaler<br>Range (V) | Neg.<br>Max.                 | Med. | Pos.<br>Max. | Neg<br>Max                          | Med. | Pos.<br>Max.                       | Neg.<br>Max. | Med. | Pos.<br>Max.                 | Min. | Тур. | Max. |
| Positi        | ve Range               |                              |      |              |                                     |      | ADC in                             | 10-Bit N     | lode |                              |      |      |      |
| AV, AC        | 16                     | -22                          | -2   | 12           | -11                                 | -2   | 14                                 | -169         | -32  | 224                          | 3    | 0    | -3   |
|               | 8                      | -40                          | -5   | 17           | -11                                 | -5   | 21                                 | -87          | -40  | 166                          | 2    | 0    | -4   |
|               | 4                      | -45                          | -9   | 24           | -16                                 | -11  | 36                                 | -63          | -43  | 144                          | 2    | 0    | -4   |
|               | 2                      | -70                          | -19  | 33           | -33                                 | -20  | 66                                 | -66          | -39  | 131                          | 2    | 0    | -4   |
|               | 1                      | -25                          | -7   | 5            | -11                                 | -3   | 26                                 | -11          | -3   | 26                           | 3    | -1   | -3   |
|               | 0.5                    | -41                          | -12  | 8            | -12                                 | -7   | 38                                 | -6           | -4   | 19                           | 3    | -1   | -3   |
|               | 0.25                   | -53                          | -14  | 19           | -20                                 | -14  | 40                                 | -5           | -3   | 10                           | 5    | 0    | -4   |
|               | 0.125                  | -89                          | -29  | 24           | -40                                 | -28  | 88                                 | -5           | -4   | 11                           | 7    | 0    | -5   |
| AT            | 16                     | -3                           | 9    | 15           | -4                                  | 0    | 4                                  | -64          | 5    | 64                           | 1    | 0    | -1   |
|               | 4                      | -10                          | 2    | 15           | -11                                 | -2   | 11                                 | -44          | -8   | 44                           | 1    | 0    | -1   |
| Negati        | ve Range               | ADC in 10-Bit Mode           |      |              |                                     |      |                                    |              |      |                              |      |      |      |
| AV, AC        | 16                     | -35                          | -10  | 9            | -24                                 | -6   | 9                                  | -383         | -96  | 148                          | 5    | -1   | -6   |
|               | 8                      | -65                          | -19  | 12           | -34                                 | -12  | 9                                  | -268         | -99  | 75                           | 5    | -1   | -5   |
|               | 4                      | -86                          | -28  | 21           | -64                                 | -24  | 19                                 | -254         | -96  | 76                           | 5    | -1   | -6   |
|               | 2                      | -136                         | -53  | 37           | -115                                | -42  | 39                                 | -230         | -83  | 78                           | 6    | -2   | -7   |
|               | 1                      | -98                          | -35  | 8            | -39                                 | -8   | 15                                 | -39          | -8   | 15                           | 10   | -3   | -10  |
|               | 0.5                    | -121                         | -46  | 7            | -54                                 | -14  | 18                                 | -27          | -7   | 9                            | 10   | -4   | -11  |
|               | 0.25                   | -149                         | -49  | 19           | -72                                 | -16  | 40                                 | –18          | -4   | 10                           | 14   | -4   | -12  |
|               | 0.125                  | -188                         | -67  | 38           | -112                                | -27  | 56                                 | -14          | -3   | 7                            | 16   | -5   | -14  |

# Table 2-51 • Uncalibrated Analog Channel Accuracy\*Worst-Case Industrial Conditions, TJ = 85°C

*Note:* \*Channel Accuracy includes prescaler and ADC accuracies. For 12-bit mode, multiply the LSB count by 4. For 8-bit mode, divide the LSB count by 4. Gain remains the same.

#### Table 2-99 • Short Current Event Duration before Failure

| Temperature | Time Before Failure |
|-------------|---------------------|
| -40°C       | >20 years           |
| 0°C         | >20 years           |
| 25°C        | >20 years           |
| 70°C        | 5 years             |
| 85°C        | 2 years             |
| 100°C       | 6 months            |

# Table 2-100 • Schmitt Trigger Input Hysteresis Hysteresis Voltage Value (typ.) for Schmitt Mode Input Buffers

| Input Buffer Configuration                          | Hysteresis Value (typ.) |
|-----------------------------------------------------|-------------------------|
| 3.3 V LVTTL/LVCMOS/PCI/PCI-X (Schmitt trigger mode) | 240 mV                  |
| 2.5 V LVCMOS (Schmitt trigger mode)                 | 140 mV                  |
| 1.8 V LVCMOS (Schmitt trigger mode)                 | 80 mV                   |
| 1.5 V LVCMOS (Schmitt trigger mode)                 | 60 mV                   |

#### Table 2-101 • I/O Input Rise Time, Fall Time, and Related I/O Reliability

| Input Buffer                               | Input Rise/Fall Time (min.) | Input Rise/Fall Time (max.)                                                    | Reliability      |
|--------------------------------------------|-----------------------------|--------------------------------------------------------------------------------|------------------|
| LVTTL/LVCMOS (Schmitt trigger<br>disabled) | No requirement              | 10 ns*                                                                         | 20 years (100°C) |
| LVTTL/LVCMOS (Schmitt trigger<br>enabled)  | No requirement              | No requirement, but input<br>noise voltage cannot exceed<br>Schmitt hysteresis | 20 years (100°C) |
| HSTL/SSTL/GTL                              | No requirement              | 10 ns*                                                                         | 10 years (100°C) |
| LVDS/BLVDS/M-LVDS/LVPECL                   | No requirement              | 10 ns*                                                                         | 10 years (100°C) |

Note: \* The maximum input rise/fall time is related only to the noise induced into the input buffer trace. If the noise is low, the rise time and fall time of input buffers, when Schmitt trigger is disabled, can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure there is no excessive noise coupling into input signals.



#### Table 2-107 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew

Commercial Temperature Range Conditions:  $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/Os

| Drive    | Speed |                   |                 |                  |                 |                   |                 |                 |                 |                 |                  |                  | l     |
|----------|-------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
| 4 mA     | Std.  | 0.66              | 7.66            | 0.04             | 1.20            | 0.43              | 7.80            | 6.59            | 2.65            | 2.61            | 10.03            | 8.82             | ns    |
|          | -1    | 0.56              | 6.51            | 0.04             | 1.02            | 0.36              | 6.63            | 5.60            | 2.25            | 2.22            | 8.54             | 7.51             | ns    |
|          | -2    | 0.49              | 5.72            | 0.03             | 0.90            | 0.32              | 5.82            | 4.92            | 1.98            | 1.95            | 7.49             | 6.59             | ns    |
| 8 mA     | Std.  | 0.66              | 4.91            | 0.04             | 1.20            | 0.43              | 5.00            | 4.07            | 2.99            | 3.20            | 7.23             | 6.31             | ns    |
|          | -1    | 0.56              | 4.17            | 0.04             | 1.02            | 0.36              | 4.25            | 3.46            | 2.54            | 2.73            | 6.15             | 5.36             | ns    |
|          | -2    | 0.49              | 3.66            | 0.03             | 0.90            | 0.32              | 3.73            | 3.04            | 2.23            | 2.39            | 5.40             | 4.71             | ns    |
| 12 mA    | Std.  | 0.66              | 3.53            | 0.04             | 1.20            | 0.43              | 3.60            | 2.82            | 3.21            | 3.58            | 5.83             | 5.06             | ns    |
|          | -1    | 0.56              | 3.00            | 0.04             | 1.02            | 0.36              | 3.06            | 2.40            | 2.73            | 3.05            | 4.96             | 4.30             | ns    |
|          | -2    | 0.49              | 2.64            | 0.03             | 0.90            | 0.32              | 2.69            | 2.11            | 2.40            | 2.68            | 4.36             | 3.78             | ns    |
| 16 mA    | Std.  | 0.66              | 3.33            | 0.04             | 1.20            | 0.43              | 3.39            | 2.56            | 3.26            | 3.68            | 5.63             | 4.80             | ns    |
|          | -1    | 0.56              | 2.83            | 0.04             | 1.02            | 0.36              | 2.89            | 2.18            | 2.77            | 3.13            | 4.79             | 4.08             | ns    |
|          | -2    | 0.49              | 2.49            | 0.03             | 0.90            | 0.32              | 2.53            | 1.91            | 2.44            | 2.75            | 4.20             | 3.58             | ns    |
| 24 mA    | Std.  | 0.66              | 3.08            | 0.04             | 1.20            | 0.43              | 3.13            | 2.12            | 3.32            | 4.06            | 5.37             | 4.35             | ns    |
|          | -1    | 0.56              | 2.62            | 0.04             | 1.02            | 0.36              | 2.66            | 1.80            | 2.83            | 3.45            | 4.57             | 3.70             | ns    |
|          | -2    | 0.49              | 2.30            | 0.03             | 0.90            | 0.32              | 2.34            | 1.58            | 2.48            | 3.03            | 4.01             | 3.25             | ns    |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

### Table 2-108 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew

Commercial Temperature Range Conditions:  $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/Os

| Drive    | Speed |                   |                 |                  |                 |                   |                 |                 |                 |                 |       |
|----------|-------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
| 2 mA     | Std.  | 0.66              | 9.46            | 0.04             | 1.00            | 0.43              | 9.64            | 8.54            | 2.07            | 2.04            | ns    |
|          | -1    | 0.56              | 8.05            | 0.04             | 0.85            | 0.36              | 8.20            | 7.27            | 1.76            | 1.73            | ns    |
|          | -2    | 0.49              | 7.07            | 0.03             | 0.75            | 0.32              | 7.20            | 6.38            | 1.55            | 1.52            | ns    |
| 4 mA     | Std.  | 0.66              | 9.46            | 0.04             | 1.00            | 0.43              | 9.64            | 8.54            | 2.07            | 2.04            | ns    |
|          | -1    | 0.56              | 8.05            | 0.04             | 0.85            | 0.36              | 8.20            | 7.27            | 1.76            | 1.73            | ns    |
|          | -2    | 0.49              | 7.07            | 0.03             | 0.75            | 0.32              | 7.20            | 6.38            | 1.55            | 1.52            | ns    |
| 6 mA     | Std.  | 0.66              | 6.57            | 0.04             | 1.00            | 0.43              | 6.69            | 5.98            | 2.40            | 2.57            | ns    |
|          | -1    | 0.56              | 5.59            | 0.04             | 0.85            | 0.36              | 5.69            | 5.09            | 2.04            | 2.19            | ns    |
|          | -2    | 0.49              | 4.91            | 0.03             | 0.75            | 0.32              | 5.00            | 4.47            | 1.79            | 1.92            | ns    |
| 8 mA     | Std.  | 0.66              | 6.57            | 0.04             | 1.00            | 0.43              | 6.69            | 5.98            | 2.40            | 2.57            | ns    |
|          | -1    | 0.56              | 5.59            | 0.04             | 0.85            | 0.36              | 5.69            | 5.09            | 2.04            | 2.19            | ns    |
|          | -2    | 0.49              | 4.91            | 0.03             | 0.75            | 0.32              | 5.00            | 4.47            | 1.79            | 1.92            | ns    |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.



#### Table 2-175 • Parameter Definitions and Measuring Nodes

| Parameter Name        | Parameter Definition                                            | Measuring Nodes<br>(from, to)* |
|-----------------------|-----------------------------------------------------------------|--------------------------------|
| t <sub>oclkq</sub>    | Clock-to-Q of the Output Data Register                          | HH, DOUT                       |
| t <sub>OSUD</sub>     | Data Setup Time for the Output Data Register                    | FF, HH                         |
| t <sub>OHD</sub>      | Data Hold Time for the Output Data Register                     | FF, HH                         |
| t <sub>OSUE</sub>     | Enable Setup Time for the Output Data Register                  | GG, HH                         |
| t <sub>OHE</sub>      | Enable Hold Time for the Output Data Register                   | GG, HH                         |
| t <sub>OCLR2Q</sub>   | Asynchronous Clear-to-Q of the Output Data Register             | LL, DOUT                       |
| t <sub>OREMCLR</sub>  | Asynchronous Clear Removal Time for the Output Data Register    | LL, HH                         |
| t <sub>ORECCLR</sub>  | Asynchronous Clear Recovery Time for the Output Data Register   | LL, HH                         |
| t <sub>oeclkq</sub>   | Clock-to-Q of the Output Enable Register                        | HH, EOUT                       |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                  | JJ, HH                         |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                   | JJ, HH                         |
| t <sub>OESUE</sub>    | Enable Setup Time for the Output Enable Register                | KK, HH                         |
| t <sub>OEHE</sub>     | Enable Hold Time for the Output Enable Register                 | KK, HH                         |
| t <sub>OECLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Enable Register           | II, EOUT                       |
| t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register  | II, HH                         |
| t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH                         |
| t <sub>ICLKQ</sub>    | Clock-to-Q of the Input Data Register                           | AA, EE                         |
| t <sub>ISUD</sub>     | Data Setup Time for the Input Data Register                     | CC, AA                         |
| t <sub>IHD</sub>      | Data Hold Time for the Input Data Register                      | CC, AA                         |
| t <sub>ISUE</sub>     | Enable Setup Time for the Input Data Register                   | BB, AA                         |
| t <sub>IHE</sub>      | Enable Hold Time for the Input Data Register                    | BB, AA                         |
| t <sub>ICLR2Q</sub>   | Asynchronous Clear-to-Q of the Input Data Register              | DD, EE                         |
| t <sub>IREMCLR</sub>  | Asynchronous Clear Removal Time for the Input Data Register     | DD, AA                         |
| tIRECCLR              | Asynchronous Clear Recovery Time for the Input Data Register    | DD, AA                         |

*Note:* \*See Figure 2-138 on page 2-214 for more information.



# **User-Defined Supply Pins**

#### VREF I/O Voltage Reference

Reference voltage for I/O minibanks. Both AFS600 and AFS1500 (north bank only) support Microsemi Pro I/O. These I/O banks support voltage reference standard I/O. The VREF pins are configured by the user from regular I/Os, and any I/O in a bank, except JTAG I/Os, can be designated as the voltage reference I/O. Only certain I/O standards require a voltage reference—HSTL (I) and (II), SSTL2 (I) and (II), SSTL3 (I) and (II), and GTL/GTL+. One VREF pin can support the number of I/Os available in its minibank.

#### VAREF Analog Reference Voltage

The Fusion device can be configured to generate a 2.56 V internal reference voltage that can be used by the ADC. While using the internal reference, the reference voltage is output on the VAREF pin for use as a system reference. If a different reference voltage is required, it can be supplied by an external source and applied to this pin. The valid range of values that can be supplied to the ADC is 1.0 V to 3.3 V. When VAREF is internally generated by the Fusion device, a bypass capacitor must be connected from this pin to ground. The value of the bypass capacitor should be between 3.3 µF and 22 µF, which is based on the needs of the individual designs. The choice of the capacitor value has an impact on the settling time it takes the VAREF signal to reach the required specification of 2.56 V to initiate valid conversions by the ADC. If the lower capacitor value is chosen, the settling time required for VAREF to achieve 2.56 V will be shorter than when selecting the larger capacitor value. The above range of capacitor values supports the accuracy specification of the ADC, which is detailed in the datasheet. Designers choosing the smaller capacitor value will not obtain as much margin in the accuracy as that achieved with a larger capacitor value. Depending on the capacitor value selected in the Analog System Builder, a tool in Libero SoC, an automatic delay circuit will be generated using logic tiles available within the FPGA to ensure that VAREF has achieved the 2.56 V value. Microsemi recommends customers use 10 uF as the value of the bypass capacitor. Designers choosing to use an external VAREF need to ensure that a stable and clean VAREF source is supplied to the VAREF pin before initiating conversions by the ADC. Designers should also make sure that the ADCRESET signal is deasserted before initiating valid conversions.<sup>2</sup>

If the user connects VAREF to external 3.3 V on their board, the internal VAREF driving OpAmp tries to bring the pin down to the nominal 2.56 V until the device is programmed and up/functional. Under this scenario, it is recommended to connect an external 3.3 V supply through a ~1 KOhm resistor to limit current, along with placing a 10-100nF capacitor between VAREF and GNDA.

## **User Pins**

#### I/O

#### User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. Unused I/O pins are configured as inputs with pull-up resistors.

During programming, I/Os become tristated and weakly pulled up to VCCI. With the VCCI and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os get instantly configured to the desired user configuration.

Unused I/Os are configured as follows:

- Output buffer is disabled (with tristate value of high impedance)
- Input buffer is disabled (with tristate value of high impedance)
- Weak pull-up is programmed

#### Axy Analog Input/Output

Analog I/O pin, where x is the analog pad type (C = current pad, G = Gate driver pad, T = Temperature pad, V = Voltage pad) and y is the Analog Quad number (0 to 9). There is a minimum 1 M $\Omega$  to ground on AV, AC, and AT. This pin can be left floating when it is unused.

<sup>2.</sup> The ADC is functional with an external reference down to 1V, however to meet the performance parameters highlighted in the datasheet refer to the VAREF specification in Table 3-2 on page 3-3.

#### XTAL2 Crystal Oscillator Circuit Input

Input to crystal oscillator circuit. Pin for connecting external crystal, ceramic resonator, RC network, or external clock input. When using an external crystal or ceramic oscillator, external capacitors are also recommended (Please refer to the crystal oscillator manufacturer for proper capacitor value).

If using external RC network or clock input, XTAL1 should be used and XTAL2 left unconnected. In the case where the Crystal Oscillator block is not used, the XTAL1 pin should be connected to GND and the XTAL2 pin should be left floating.

# Security

Fusion devices have a built-in 128-bit AES decryption core. The decryption core facilitates highly secure, in-system programming of the FPGA core array fabric and the FlashROM. The FlashROM and the FPGA core fabric can be programmed independently from each other, allowing the FlashROM to be updated without the need for change to the FPGA core fabric. The AES master key is stored in on-chip nonvolatile memory (flash). The AES master key can be preloaded into parts in a security-protected programming environment (such as the Microsemi in-house programming center), and then "blank" parts can be shipped to an untrusted programming or manufacturing center for final personalization with an AES-encrypted bitstream. Late stage product changes or personalization can be implemented easily and with high level security by simply sending a STAPL file with AES-encrypted data. Highly secure remote field updates over public networks (such as the Internet) are possible by sending and programming a STAPL file with AES-encrypted data. For more information, refer to the *Fusion Security* application note.

### 128-Bit AES Decryption

The 128-bit AES standard (FIPS-197) block cipher is the National Institute of Standards and Technology (NIST) replacement for DES (Data Encryption Standard FIPS46-2). AES has been designed to protect sensitive government information well into the 21st century. It replaces the aging DES, which NIST adopted in 1977 as a Federal Information Processing Standard used by federal agencies to protect sensitive, unclassified information. The 128-bit AES standard has 3.4 × 10<sup>38</sup> possible 128-bit key variants, and it has been estimated that it would take 1,000 trillion years to crack 128-bit AES cipher text using exhaustive techniques. Keys are stored (protected with security) in Fusion devices in nonvolatile flash memory. All programming files sent to the device can be authenticated by the part prior to programming to ensure that bad programming data is not loaded into the part that may possibly damage it. All programming verification is performed on-chip, ensuring that the contents of Fusion devices remain as secure as possible.

AES decryption can also be used on the 1,024-bit FlashROM to allow for remote updates of the FlashROM contents. This allows for easy support of subscription model products and protects them with measures designed to provide the highest level of security available. See the application note *Fusion Security* for more details.

## AES for Flash Memory

AES decryption can also be used on the flash memory blocks. This provides the best available security during update of the flash memory blocks. During runtime, the encrypted data can be clocked in via the JTAG interface. The data can be passed through the internal AES decryption engine, and the decrypted data can then be stored in the flash memory block.

## Programming

Programming can be performed using various programming tools, such as Silicon Sculptor II (BP Micro Systems) or FlashPro3 (Microsemi).

The user can generate STP programming files from the Designer software and can use these files to program a device.

Fusion devices can be programmed in-system. During programming, VCCOSC is needed in order to power the internal 100 MHz oscillator. This oscillator is used as a source for the 20 MHz oscillator that is used to drive the charge pump for programming.



# 3 – DC and Power Characteristics

# **General Specifications**

## **Operating Conditions**

Stresses beyond those listed in Table 3-1 may cause permanent damage to the device.

Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating ranges specified in Table 3-2 on page 3-3.

| Symbol   | Parameter                                  | Commercial                                                                                                                                                                                  | Industrial                | Units |  |
|----------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|--|
| VCC      | DC core supply voltage                     | -0.3 to 1.65                                                                                                                                                                                | –0.3 to 1.65              | V     |  |
| VJTAG    | JTAG DC voltage                            | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |
| VPUMP    | Programming voltage                        | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |
| VCCPLL   | Analog power supply (PLL)                  | -0.3 to 1.65                                                                                                                                                                                | -0.3 to 1.65              | V     |  |
| VCCI     | DC I/O output buffer supply voltage        | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |
| VI       | I/O input voltage <sup>1</sup>             | <ul> <li>-0.3 V to 3.6 V (when I/O hot insertion mode is enabled)</li> <li>-0.3 V to (VCCI + 1 V) or 3.6 V, whichever voltage is lower (when I/O hot-insertion mode is disabled)</li> </ul> |                           |       |  |
| VCC33A   | +3.3 V power supply                        | –0.3 to 3.75 <sup>2</sup>                                                                                                                                                                   | –0.3 to 3.75 <sup>2</sup> | V     |  |
| VCC33PMP | +3.3 V power supply                        | -0.3 to 3.75 <sup>2</sup>                                                                                                                                                                   | -0.3 to 3.75 <sup>2</sup> | V     |  |
| VAREF    | Voltage reference for ADC                  | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |
| VCC15A   | Digital power supply for the analog system | -0.3 to 1.65                                                                                                                                                                                | –0.3 to 1.65              | V     |  |
| VCCNVM   | Embedded flash power supply                | -0.3 to 1.65                                                                                                                                                                                | -0.3 to 1.65              | V     |  |
| VCCOSC   | Oscillator power supply                    | -0.3 to 3.75                                                                                                                                                                                | -0.3 to 3.75              | V     |  |

#### Table 3-1 • Absolute Maximum Ratings

Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 3-4 on page 3-4.

2. Analog data not valid beyond 3.65 V.

3. The high current mode has a maximum power limit of 20 mW. Appropriate current limit resistors must be used, based on voltage on the pad.

4. For flash programming and retention maximum limits, refer to Table 3-5 on page 3-5. For recommended operating limits refer to Table 3-2 on page 3-3.



Figure 3-1 • I/O State as a Function of VCCI and VCC Voltage Levels



DC and Power Characteristics

| Parameter           | Description         | Conditions                                                            | Temp.                  | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-----------------------------------------------------------------------|------------------------|------|------|------|------|
| IJTAG               | JTAG I/O quiescent  | Operational standby <sup>4</sup> ,                                    | T <sub>J</sub> = 25°C  |      | 80   | 100  | μA   |
|                     | current             | VJTAG = 3.63 V                                                        | T <sub>J</sub> = 85°C  |      | 80   | 100  | μA   |
|                     |                     |                                                                       | T <sub>J</sub> = 100°C |      | 80   | 100  | μA   |
|                     |                     | Standby mode <sup>5</sup> or Sleep mode <sup>6</sup> ,<br>VJTAG = 0 V |                        |      | 0    | 0    | μA   |
| IPP                 | Programming supply  | Non-programming mode,                                                 | T <sub>J</sub> = 25°C  |      | 39   | 80   | μA   |
| cu                  | current             | VPUMP = 3.63 V                                                        | T <sub>J</sub> = 85°C  |      | 40   | 80   | μA   |
|                     |                     |                                                                       | T <sub>J</sub> = 100°C |      | 40   | 80   | μA   |
|                     |                     | Standby mode <sup>5</sup> or Sleep mode <sup>6</sup> ,<br>VPUMP = 0 V |                        |      | 0    | 0    | μA   |
| ICCNVM Embedded NVM |                     | Reset asserted, V <sub>CCNVM</sub> = 1.575 V                          | T <sub>J</sub> = 25°C  |      | 50   | 150  | μA   |
|                     | current             |                                                                       | Т <sub>Ј</sub> =85°С   |      | 50   | 150  | μA   |
|                     |                     |                                                                       | T <sub>J</sub> = 100°C |      | 50   | 150  | μA   |
| ICCPLL              | 1.5 V PLL quiescent | Operational standby                                                   | T <sub>J</sub> = 25°C  |      | 130  | 200  | μA   |
|                     | current             | , VCCPLL = 1.575 V                                                    | T <sub>J</sub> = 85°C  |      | 130  | 200  | μA   |
|                     |                     |                                                                       | T <sub>J</sub> = 100°C |      | 130  | 200  | μA   |

| Table 3-8 • | AFS1500 Quiescent | <b>Supply Current</b> | Characteristics | (continued) |
|-------------|-------------------|-----------------------|-----------------|-------------|
|-------------|-------------------|-----------------------|-----------------|-------------|

Notes:

1. ICC is the 1.5 V power supplies, ICC and ICC15A.

2. ICC33A includes ICC33A, ICC33PMP, and ICCOSC.

3. ICCI includes all ICCI0, ICCI1, ICCI2, and ICCI4.

4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with 200 mA, VCC33PMP is ON, XTAL is ON, and ADC is ON.

5. XTAL is configured as high gain, VCC = VJTAG = VPUMP = 0 V.

6. Sleep Mode, VCC = VJTAG = VPUMP = 0 V.

## Example of Power Calculation

This example considers a shift register with 5,000 storage tiles, including a counter and memory that stores analog information. The shift register is clocked at 50 MHz and stores and reads information from a RAM.

The device used is a commercial AFS600 device operating in typical conditions.

The calculation below uses the power calculation methodology previously presented and shows how to determine the dynamic and static power consumption of resources used in the application.

Also included in the example is the calculation of power consumption in operating, standby, and sleep modes to illustrate the benefit of power-saving modes.

#### Global Clock Contribution—P<sub>CLOCK</sub>

 $F_{CLK}$  = 50 MHz Number of sequential VersaTiles: N<sub>S-CELL</sub> = 5,000 Estimated number of Spines: N<sub>SPINES</sub> = 5 Estimated number of Rows: N<sub>ROW</sub> = 313

#### **Operating Mode**

$$\begin{split} & \mathsf{P}_{\mathsf{CLOCK}} = (\mathsf{PAC1} + \mathsf{N}_{\mathsf{SPINE}} * \mathsf{PAC2} + \mathsf{N}_{\mathsf{ROW}} * \mathsf{PAC3} + \mathsf{N}_{\mathsf{S}\text{-}\mathsf{CELL}} * \mathsf{PAC4}) * \mathsf{F}_{\mathsf{CLK}} \\ & \mathsf{P}_{\mathsf{CLOCK}} = (0.0128 + 5 * 0.0019 + 313 * 0.00081 + 5,000 * 0.00011) * 50 \\ & \mathsf{P}_{\mathsf{CLOCK}} = 41.28 \ \mathsf{mW} \end{split}$$

#### Standby Mode and Sleep Mode

 $P_{CLOCK} = 0 W$ 

Logic—Sequential Cells, Combinational Cells, and Routing Net Contributions— $P_{S-CELL}$ ,  $P_{C-CELL}$ , and  $P_{NET}$ 

 $\label{eq:F_CLK} \ensuremath{\mathsf{F_{CLK}}}\xspace = 50 \ensuremath{\,\mathsf{MHz}}\xspace \\ \ensuremath{\mathsf{Number}}\xspace of sequential VersaTiles: \ensuremath{\mathsf{N}_{S-CELL}}\xspace = 5,000 \\ \ensuremath{\mathsf{Number}}\xspace of versaTiles: \ensuremath{\mathsf{N}_{C-CELL}}\xspace = 6,000 \\ \ensuremath{\mathsf{Estimated}}\xspace toggle rate of VersaTile outputs: \ensuremath{\alpha_1}\xspace = 0.1 \ensuremath{\,(10\%)}\xspace \ensuremath{}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{}\xspace \ensuremath{}\xspace \ensuremath{\mathsf{R}}\xspace \ensuremath{}\xspace \ensuremath{$ 

#### **Operating Mode**

$$\begin{split} \mathsf{P}_{S\text{-}CELL} &= \mathsf{N}_{S\text{-}CELL} * (\mathsf{P}_{\mathsf{AC5}}\text{+} (\alpha_1 \, / \, 2) * \mathsf{PAC6}) * \mathsf{F}_{\mathsf{CLK}} \\ \mathsf{P}_{S\text{-}CELL} &= 5,000 * (0.00007 + (0.1 \, / \, 2) * 0.00029) * 50 \\ \mathsf{P}_{S\text{-}CELL} &= 21.13 \text{ mW} \end{split}$$

 $P_{C-CELL} = N_{C-CELL}^* (\alpha_1 / 2) * PAC7 * F_{CLK}$  $P_{C-CELL} = 6,000 * (0.1 / 2) * 0.00029 * 50$  $P_{C-CELL} = 4.35 \text{ mW}$ 

$$\begin{split} \mathsf{P}_{\mathsf{NET}} &= (\mathsf{N}_{\mathsf{S}\text{-}\mathsf{CELL}} + \mathsf{N}_{\mathsf{C}\text{-}\mathsf{CELL}}) * (\alpha_1 \,/\, 2) * \mathsf{PAC8} * \mathsf{F}_{\mathsf{CLK}} \\ \mathsf{P}_{\mathsf{NET}} &= (5,000 + 6,000) * (0.1 \,/\, 2) * 0.0007 * 50 \\ \mathsf{P}_{\mathsf{NET}} &= 19.25 \text{ mW} \end{split}$$

 $P_{LOGIC} = P_{S-CELL} + P_{C-CELL} + P_{NET}$  $P_{LOGIC} = 21.13 \text{ mW} + 4.35 \text{ mW} + 19.25 \text{ mW}$  $P_{LOGIC} = 44.73 \text{ mW}$ 

Standby Mode and Sleep Mode

| QN180      |                 |                 | QN180      |                 |                 |  |  |
|------------|-----------------|-----------------|------------|-----------------|-----------------|--|--|
| Pin Number | AFS090 Function | AFS250 Function | Pin Number | AFS090 Function | AFS250 Function |  |  |
| B9         | XTAL2           | XTAL2           | B45        | GBA2/IO31PDB1V0 | GBA2/IO40PDB1V0 |  |  |
| B10        | GEA0/IO44NDB3V0 | GFA0/IO66NDB3V0 | B46        | GNDQ            | GNDQ            |  |  |
| B11        | GEB2/IO42PDB3V0 | IO60NDB3V0      | B47        | GBA1/IO30RSB0V0 | GBA0/IO38RSB0V0 |  |  |
| B12        | VCC             | VCC             | B48        | GBB1/IO28RSB0V0 | GBC1/IO35RSB0V0 |  |  |
| B13        | VCCNVM          | VCCNVM          | B49        | VCC             | VCC             |  |  |
| B14        | VCC15A          | VCC15A          | B50        | GBC0/IO25RSB0V0 | IO31RSB0V0      |  |  |
| B15        | NCAP            | NCAP            | B51        | IO23RSB0V0      | IO28RSB0V0      |  |  |
| B16        | VCC33N          | VCC33N          | B52        | IO20RSB0V0      | IO25RSB0V0      |  |  |
| B17        | GNDAQ           | GNDAQ           | B53        | VCC             | VCC             |  |  |
| B18        | AC0             | AC0             | B54        | IO11RSB0V0      | IO14RSB0V0      |  |  |
| B19        | AT0             | AT0             | B55        | IO08RSB0V0      | IO11RSB0V0      |  |  |
| B20        | AT1             | AT1             | B56        | GAC1/IO05RSB0V0 | IO08RSB0V0      |  |  |
| B21        | AV1             | AV1             | B57        | VCCIB0          | VCCIB0          |  |  |
| B22        | AC2             | AC2             | B58        | GAB0/IO02RSB0V0 | GAC0/IO04RSB0V0 |  |  |
| B23        | ATRTN1          | ATRTN1          | B59        | GAA0/IO00RSB0V0 | GAA1/IO01RSB0V0 |  |  |
| B24        | AG3             | AG3             | B60        | VCCPLA          | VCCPLA          |  |  |
| B25        | AV3             | AV3             | C1         | NC              | NC              |  |  |
| B26        | AG4             | AG4             | C2         | NC              | VCCIB3          |  |  |
| B27        | ATRTN2          | ATRTN2          | C3         | GND             | GND             |  |  |
| B28        | NC              | AC5             | C4         | NC              | GFC2/IO69PPB3V0 |  |  |
| B29        | VCC33A          | VCC33A          | C5         | GFC1/IO49PDB3V0 | GFC1/IO68PDB3V0 |  |  |
| B30        | VAREF           | VAREF           | C6         | GFA0/IO47NPB3V0 | GFB0/IO67NPB3V0 |  |  |
| B31        | PUB             | PUB             | C7         | VCCIB3          | NC              |  |  |
| B32        | PTEM            | PTEM            | C8         | GND             | GND             |  |  |
| B33        | GNDNVM          | GNDNVM          | C9         | GEA1/IO44PDB3V0 | GFA1/IO66PDB3V0 |  |  |
| B34        | VCC             | VCC             | C10        | GEA2/IO42NDB3V0 | GEC2/IO60PDB3V0 |  |  |
| B35        | ТСК             | ТСК             | C11        | NC              | GEA2/IO58PSB3V0 |  |  |
| B36        | TMS             | TMS             | C12        | NC              | NC              |  |  |
| B37        | TRST            | TRST            | C13        | GND             | GND             |  |  |
| B38        | GDB2/IO41PSB1V0 | GDA2/IO55PSB1V0 | C14        | NC              | NC              |  |  |
| B39        | GDC0/IO38NDB1V0 | GDB0/IO53NDB1V0 | C15        | NC              | NC              |  |  |
| B40        | VCCIB1          | VCCIB1          | C16        | GNDA            | GNDA            |  |  |
| B41        | GCA1/IO36PDB1V0 | GCA1/IO49PDB1V0 | C17        | NC              | NC              |  |  |
| B42        | GCC0/IO34NDB1V0 | GCC0/IO47NDB1V0 | C18        | NC              | NC              |  |  |
| B43        | GCB2/IO33PSB1V0 | GBC2/IO42PSB1V0 | C19        | NC              | NC              |  |  |
| B44        | VCC             | VCC             | C20        | NC              | NC              |  |  |

Microsemi Fusion Family of Mixed Signal FPGAs

|            | FG676            |   |           | FG676            |  |  |  |  |
|------------|------------------|---|-----------|------------------|--|--|--|--|
| Pin Number | AFS1500 Function | Р | in Number | AFS1500 Function |  |  |  |  |
| AD5        | IO94NPB4V0       |   | AE15      | GNDA             |  |  |  |  |
| AD6        | GND              |   | AE16      | NC               |  |  |  |  |
| AD7        | VCC33N           |   | AE17      | NC               |  |  |  |  |
| AD8        | AT0              |   | AE18      | GNDA             |  |  |  |  |
| AD9        | ATRTN0           |   | AE19      | NC               |  |  |  |  |
| AD10       | AT1              |   | AE20      | NC               |  |  |  |  |
| AD11       | AT2              |   | AE21      | NC               |  |  |  |  |
| AD12       | ATRTN1           |   | AE22      | NC               |  |  |  |  |
| AD13       | AT3              |   | AE23      | NC               |  |  |  |  |
| AD14       | AT6              |   | AE24      | NC               |  |  |  |  |
| AD15       | ATRTN3           |   | AE25      | GND              |  |  |  |  |
| AD16       | AT7              |   | AE26      | GND              |  |  |  |  |
| AD17       | AT8              |   | AF1       | NC               |  |  |  |  |
| AD18       | ATRTN4           |   | AF2       | GND              |  |  |  |  |
| AD19       | AT9              |   | AF3       | NC               |  |  |  |  |
| AD20       | VCC33A           |   | AF4       | NC               |  |  |  |  |
| AD21       | GND              |   | AF5       | NC               |  |  |  |  |
| AD22       | IO76NPB2V0       |   | AF6       | NC               |  |  |  |  |
| AD23       | NC               |   | AF7       | NC               |  |  |  |  |
| AD24       | GND              |   | AF8       | NC               |  |  |  |  |
| AD25       | NC               |   | AF9       | VCC33A           |  |  |  |  |
| AD26       | NC               |   | AF10      | NC               |  |  |  |  |
| AE1        | GND              |   | AF11      | NC               |  |  |  |  |
| AE2        | GND              |   | AF12      | VCC33A           |  |  |  |  |
| AE3        | NC               |   | AF13      | NC               |  |  |  |  |
| AE4        | NC               |   | AF14      | NC               |  |  |  |  |
| AE5        | NC               |   | AF15      | VCC33A           |  |  |  |  |
| AE6        | NC               |   | AF16      | NC               |  |  |  |  |
| AE7        | NC               |   | AF17      | NC               |  |  |  |  |
| AE8        | NC               |   | AF18      | VCC33A           |  |  |  |  |
| AE9        | GNDA             |   | AF19      | NC               |  |  |  |  |
| AE10       | NC               |   | AF20      | NC               |  |  |  |  |
| AE11       | NC               |   | AF21      | NC               |  |  |  |  |
| AE12       | GNDA             |   | AF22      | NC               |  |  |  |  |
| AE13       | NC               |   | AF23      | NC               |  |  |  |  |
| AE14       | NC               |   | AF24      | NC               |  |  |  |  |

| FG676      |                  |  |  |  |
|------------|------------------|--|--|--|
| Pin Number | AFS1500 Function |  |  |  |
| AF25       | GND              |  |  |  |
| AF26       | NC               |  |  |  |
| B1         | GND              |  |  |  |
| B2         | GND              |  |  |  |
| B3         | NC               |  |  |  |
| B4         | NC               |  |  |  |
| B5         | NC               |  |  |  |
| B6         | VCCIB0           |  |  |  |
| B7         | NC               |  |  |  |
| B8         | NC               |  |  |  |
| B9         | VCCIB0           |  |  |  |
| B10        | IO15NDB0V2       |  |  |  |
| B11        | IO15PDB0V2       |  |  |  |
| B12        | VCCIB0           |  |  |  |
| B13        | IO19NDB0V2       |  |  |  |
| B14        | IO19PDB0V2       |  |  |  |
| B15        | VCCIB1           |  |  |  |
| B16        | IO25NDB1V0       |  |  |  |
| B17        | IO25PDB1V0       |  |  |  |
| B18        | VCCIB1           |  |  |  |
| B19        | IO33NDB1V1       |  |  |  |
| B20        | IO33PDB1V1       |  |  |  |
| B21        | VCCIB1           |  |  |  |
| B22        | NC               |  |  |  |
| B23        | NC               |  |  |  |
| B24        | NC               |  |  |  |
| B25        | GND              |  |  |  |
| B26        | GND              |  |  |  |
| C1         | NC               |  |  |  |
| C2         | NC               |  |  |  |
| C3         | GND              |  |  |  |
| C4         | NC               |  |  |  |
| C5         | GAA1/IO01PDB0V0  |  |  |  |
| C6         | GAB0/IO02NDB0V0  |  |  |  |
| C7         | GAB1/IO02PDB0V0  |  |  |  |
| C8         | IO07NDB0V1       |  |  |  |