

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

## Details

| Product Status                 | Active                                                                   |
|--------------------------------|--------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                        |
| Number of Logic Elements/Cells | -                                                                        |
| Total RAM Bits                 | 110592                                                                   |
| Number of I/O                  | 119                                                                      |
| Number of Gates                | 600000                                                                   |
| Voltage - Supply               | 1.425V ~ 1.575V                                                          |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                          |
| Package / Case                 | 256-LBGA                                                                 |
| Supplier Device Package        | 256-FPBGA (17x17)                                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/m1afs600-fg256 |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# VersaTile Characteristics

# Sample VersaTile Specifications—Combinatorial Module

The Fusion library offers all combinations of LUT-3 combinatorial functions. In this section, timing characteristics are presented for a sample of the library (Figure 2-3). For more details, refer to the *IGLOO, ProASIC3, SmartFusion, and Fusion Macro Library Guide*.



Figure 2-3 • Sample of Combinatorial Cells



Figure 2-4 • Combinatorial Timing Model and Waveforms



# Flash Memory Block Addressing

Figure 2-34 shows a graphical representation of the flash memory block.



Figure 2-34 • Flash Memory Block Organization

Each FB is partitioned into sectors, pages, blocks, and bytes. There are 64 sectors in an FB, and each sector contains 32 pages and 1 spare page. Each page contains 8 data blocks and 1 auxiliary block. Each data block contains 16 bytes of user data, and the auxiliary block contains 4 bytes of user data. Addressing for the FB is shown in Table 2-20.

#### Table 2-20 • FB Address Bit Allocation ADDR[17:0]

| 17     | 12 | 11 | 7  | 6   | 4   | 3  | 0   |
|--------|----|----|----|-----|-----|----|-----|
| Sector |    | Pa | ge | Blo | ock | Ву | /te |

When the spare page of a sector is addressed (SPAREPAGE active), ADDR[11:7] are ignored.

When the Auxiliary block is addressed (AUXBLOCK active), ADDR[6:2] are ignored.

Note: The spare page of sector 0 is unavailable for any user data. Writes to this page will return an error, and reads will return all zeroes.



The AEMPTY flag is asserted when the difference between the write address and the read address is less than a predefined value. In the example above, a value of 200 for AEVAL means that the AEMPTY flag will be asserted when a read causes the difference between the write address and the read address to drop to 200. It will stay asserted until that difference rises above 200. Note that the FIFO can be configured with different read and write widths; in this case, the AFVAL setting is based on the number of write data entries and the AEVAL setting is based on the number of software and 256×18, only 4,096 bits can be addressed by the 12 bits of AFVAL and AEVAL. The number of words must be multiplied by 8 and 16, instead of 9 and 18. The SmartGen tool automatically uses the proper values. To avoid halfwords being written or read, which could happen if different read and write aspect ratios are specified, the FIFO will assert FULL or EMPTY as soon as at least a minimum of one word cannot be written or read. For example, if a two-bit word is written and a four-bit word is being read, the FIFO will remain in the empty state when the first word is written. This occurs even if the FIFO is not completely empty, because in this case, a complete word cannot be read. The same is applicable in the full state. If a four-bit word is written and a two-bit word is read, the FIFO is full and one word is read. The FULL flag will remain asserted because a complete word cannot be written at this point.





Figure 2-60 • FIFO EMPTY Flag and AEMPTY Flag Assertion



Intra-Conversion



*Note:* \**t*<sub>CONV</sub> represents the conversion time of the second conversion. See EQ 23 on page 2-109 for calculation of the conversion time, *t*<sub>CONV</sub>.

Figure 2-92 • Intra-Conversion Timing Diagram



Injected Conversion

Note: \*See EQ 23 on page 2-109 for calculation on the conversion time, t<sub>CONV</sub>.

Figure 2-93 • Injected Conversion Timing Diagram



Figure 2-96 • Temperature Reading Noise When Averaging is Used



# Table 2-52 • Calibrated Analog Channel Accuracy 1,2,3Worst-Case Industrial Conditions, TJ = 85°C

|               |                     | Condition                      | Total Channel Error (LSB) |                 |               |
|---------------|---------------------|--------------------------------|---------------------------|-----------------|---------------|
| Analog<br>Pad | Prescaler Range (V) | Input Voltage <sup>4</sup> (V) | Negative Max.             | Median          | Positive Max. |
| P             | ositive Range       |                                | A                         | DC in 10-Bit Mo | ode           |
| AV, AC        | 16                  | 0.300 to 12.0                  | -6                        | 1               | 6             |
|               | 8                   | 0.250 to 8.00                  | -6                        | 0               | 6             |
|               | 4                   | 0.200 to 4.00                  | -7                        | -1              | 7             |
|               | 2                   | 0.150 to 2.00                  | -7                        | 0               | 7             |
|               | 1                   | 0.050 to 1.00                  | -6                        | -1              | 6             |
| AT            | 16                  | 0.300 to 16.0                  | -5                        | 0               | 5             |
|               | 4                   | 0.100 to 4.00                  | -7                        | -1              | 7             |
| Ne            | egative Range       |                                | ADC in 10-Bit Mode        |                 |               |
| AV, AC        | 16                  | -0.400 to -10.5                | -7                        | 1               | 9             |
|               | 8                   | -0.350 to -8.00                | -7                        | -1              | 7             |
|               | 4                   | -0.300 to -4.00                | -7                        | -2              | 9             |
|               | 2                   | -0.250 to -2.00                | -7                        | -2              | 7             |
|               | 1                   | -0.050 to -1.00                | -16                       | -1              | 20            |

Notes:

1. Channel Accuracy includes prescaler and ADC accuracies. For 12-bit mode, multiply the LSB count by 4. For 8-bit mode, divide the LSB count by 4. Overall accuracy remains the same.

2. Requires enabling Analog Calibration using SmartGen Analog System Builder. For further details, refer to the "Temperature, Voltage, and Current Calibration in Fusion FPGAs" chapter of the Fusion FPGA Fabric User Guide.

3. Calibrated with two-point calibration methodology, using 20% and 80% full-scale points.

4. The lower limit of the input voltage is determined by the prescaler input offset.



# Table 2-54 • ACM Address Decode Table for Analog Quad (continued)

| ACMADDR [7:0] in<br>Decimal                                                                 | Name       | Description                                          | Associated<br>Peripheral |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------|------------|------------------------------------------------------|--------------------------|--|--|--|--|--|--|
| 73                                                                                          | MATCHREG1  | Match register bits 15:8                             | RTC                      |  |  |  |  |  |  |
| 74                                                                                          | MATCHREG2  | Match register bits 23:16                            | RTC                      |  |  |  |  |  |  |
| 75                                                                                          | MATCHREG3  | Match register bits 31:24                            | RTC                      |  |  |  |  |  |  |
| 76                                                                                          | MATCHREG4  | Match register bits 39:32                            | RTC                      |  |  |  |  |  |  |
| 80                                                                                          | MATCHBITS0 | Individual match bits 7:0                            | RTC                      |  |  |  |  |  |  |
| 81                                                                                          | MATCHBITS1 | Individual match bits 15:8                           | RTC                      |  |  |  |  |  |  |
| 82                                                                                          | MATCHBITS2 | Individual match bits 23:16                          | RTC                      |  |  |  |  |  |  |
| 83                                                                                          | MATCHBITS3 | Individual match bits 31:24                          | RTC                      |  |  |  |  |  |  |
| 84                                                                                          | MATCHBITS4 | Individual match bits 39:32                          | RTC                      |  |  |  |  |  |  |
| 88                                                                                          | CTRL_STAT  | Control (write) / Status (read) register bits<br>7:0 | RTC                      |  |  |  |  |  |  |
| Note: ACMADDR bytes 1 to 40 pertain to the Analog Quads; bytes 64 to 89 pertain to the RTC. |            |                                                      |                          |  |  |  |  |  |  |

# **ACM Characteristics<sup>1</sup>**



Figure 2-97 • ACM Write Waveform



Figure 2-98 • ACM Read Waveform

<sup>1.</sup> When addressing the RTC addresses (i.e., ACMADDR 64 to 89), there is no timing generator, and the rc\_osc, byte\_en, and aq\_wen signals have no impact.

## Table 2-68 • I/O Bank Support by Device

| I/O Bank     | AFS090 | AFS250 | AFS600 | AFS1500 |
|--------------|--------|--------|--------|---------|
| Standard I/O | Ν      | Ν      | _      | -       |
| Advanced I/O | E, W   | E, W   | E, W   | E, W    |
| Pro I/O      | -      | _      | Ν      | Ν       |
| Analog Quad  | S      | S      | S      | S       |

*Note: E* = *East side of the device* 

W = West side of the device

N = North side of the device

S = South side of the device

# Table 2-69 • Fusion VCCI Voltages and Compatible Standards

| VCCI (typical) | Compatible Standards                                                                          |
|----------------|-----------------------------------------------------------------------------------------------|
| 3.3 V          | LVTTL/LVCMOS 3.3, PCI 3.3, SSTL3 (Class I and II),* GTL+ 3.3, GTL 3.3,* LVPECL                |
| 2.5 V          | LVCMOS 2.5, LVCMOS 2.5/5.0, SSTL2 (Class I and II),* GTL+ 2.5,* GTL 2.5,* LVDS, BLVDS, M-LVDS |
| 1.8 V          | LVCMOS 1.8                                                                                    |
| 1.5 V          | LVCMOS 1.5, HSTL (Class I),* HSTL (Class II)*                                                 |

*Note:* \*I/O standard supported by Pro I/O banks.

# Table 2-70 • Fusion VREF Voltages and Compatible Standards\*

| VREF (typical) | Compatible Standards            |
|----------------|---------------------------------|
| 1.5 V          | SSTL3 (Class I and II)          |
| 1.25 V         | SSTL2 (Class I and II)          |
| 1.0 V          | GTL+ 2.5, GTL+ 3.3              |
| 0.8 V          | GTL 2.5, GTL 3.3                |
| 0.75 V         | HSTL (Class I), HSTL (Class II) |

*Note:* \*I/O standards supported by Pro I/O banks.



# Selectable Skew between Output Buffer Enable/Disable Time

The configurable skew block is used to delay the output buffer assertion (enable) without affecting deassertion (disable) time.







Figure 2-108 • Timing Diagram (option1: bypasses skew circuit)



Figure 2-109 • Timing Diagram (option 2: enables skew circuit)



# Table 2-81 • Fusion Pro I/O Default Attributes

| I/O Standards           | SLEW<br>(output only)                                       | OUT_DRIVE<br>(output only)                                  | SKEW (tribuf and bibuf only) | RES_PULL | OUT_LOAD (output only) | COMBINE_REGISTER | IN_DELAY (input only) | IN_DELAY_VAL (input only) | SCHMITT_TRIGGER (input only) |
|-------------------------|-------------------------------------------------------------|-------------------------------------------------------------|------------------------------|----------|------------------------|------------------|-----------------------|---------------------------|------------------------------|
| LVTTL/LVCMO<br>S 3.3 V  | Refer to the following tables for more                      | Refer to the following tables for more                      | Off                          | None     | 35 pF                  | -                | Off                   | 0                         | Off                          |
| LVCMOS 2.5 V            | Table 2-78 on page 2-152                                    | Table 2-78 on page 2-152                                    | Off                          | None     | 35 pF                  | -                | Off                   | 0                         | Off                          |
| LVCMOS<br>2.5/5.0 V     | Table 2-79 on page 2-152           Table 2-80 on page 2-152 | Table 2-79 on page 2-152           Table 2-80 on page 2-152 | Off                          | None     | 35 pF                  | -                | Off                   | 0                         | Off                          |
| LVCMOS 1.8 V            |                                                             |                                                             | Off                          | None     | 35 pF                  | -                | Off                   | 0                         | Off                          |
| LVCMOS 1.5 V            |                                                             |                                                             | Off                          | None     | 35 pF                  | -                | Off                   | 0                         | Off                          |
| PCI (3.3 V)             |                                                             |                                                             | Off                          | None     | 10 pF                  | -                | Off                   | 0                         | Off                          |
| PCI-X (3.3 V)           |                                                             |                                                             | Off                          | None     | 10 pF                  | -                | Off                   | 0                         | Off                          |
| GTL+ (3.3 V)            |                                                             |                                                             | Off                          | None     | 10 pF                  | -                | Off                   | 0                         | Off                          |
| GTL+ (2.5 V)            |                                                             |                                                             | Off                          | None     | 10 pF                  | -                | Off                   | 0                         | Off                          |
| GTL (3.3 V)             |                                                             |                                                             | Off                          | None     | 10 pF                  | -                | Off                   | 0                         | Off                          |
| GTL (2.5 V)             |                                                             |                                                             | Off                          | None     | 10 pF                  | -                | Off                   | 0                         | Off                          |
| HSTL Class I            |                                                             |                                                             | Off                          | None     | 20 pF                  | -                | Off                   | 0                         | Off                          |
| HSTL Class II           |                                                             |                                                             | Off                          | None     | 20 pF                  | -                | Off                   | 0                         | Off                          |
| SSTL2<br>Class I and II |                                                             |                                                             | Off                          | None     | 30 pF                  | -                | Off                   | 0                         | Off                          |
| SSTL3<br>Class I and II |                                                             |                                                             | Off                          | None     | 30 pF                  | -                | Off                   | 0                         | Off                          |
| LVDS, BLVDS,<br>M-LVDS  |                                                             |                                                             | Off                          | None     | 0 pF                   | _                | Off                   | 0                         | Off                          |
| LVPECL                  |                                                             |                                                             | Off                          | None     | 0 pF                   | _                | Off                   | 0                         | Off                          |

## Timing Characteristics

Table 2-120 • 1.8 V LVCMOS Low Slew

Commercial Temperature Range Conditions:  $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V Applicable to Pro I/Os

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zHS</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA              | Std.           | 0.66              | 15.84           | 0.04             | 1.45            | 1.91             | 0.43              | 15.65           | 15.84           | 2.78            | 1.58            | 17.89            | 18.07            | ns    |
|                   | -1             | 0.56              | 13.47           | 0.04             | 1.23            | 1.62             | 0.36              | 13.31           | 13.47           | 2.37            | 1.35            | 15.22            | 15.37            | ns    |
|                   | -2             | 0.49              | 11.83           | 0.03             | 1.08            | 1.42             | 0.32              | 11.69           | 11.83           | 2.08            | 1.18            | 13.36            | 13.50            | ns    |
| 4 mA              | Std.           | 0.66              | 11.39           | 0.04             | 1.45            | 1.91             | 0.43              | 11.60           | 10.76           | 3.26            | 2.77            | 13.84            | 12.99            | ns    |
|                   | -1             | 0.56              | 9.69            | 0.04             | 1.23            | 1.62             | 0.36              | 9.87            | 9.15            | 2.77            | 2.36            | 11.77            | 11.05            | ns    |
|                   | -2             | 0.49              | 8.51            | 0.03             | 1.08            | 1.42             | 0.32              | 8.66            | 8.03            | 2.43            | 2.07            | 10.33            | 9.70             | ns    |
| 8 mA              | Std.           | 0.66              | 8.97            | 0.04             | 1.45            | 1.91             | 0.43              | 9.14            | 8.10            | 3.57            | 3.36            | 11.37            | 10.33            | ns    |
|                   | -1             | 0.56              | 7.63            | 0.04             | 1.23            | 1.62             | 0.36              | 7.77            | 6.89            | 3.04            | 2.86            | 9.67             | 8.79             | ns    |
|                   | -2             | 0.49              | 6.70            | 0.03             | 1.08            | 1.42             | 0.32              | 6.82            | 6.05            | 2.66            | 2.51            | 8.49             | 7.72             | ns    |
| 12 mA             | Std.           | 0.66              | 8.35            | 0.04             | 1.45            | 1.91             | 0.43              | 8.50            | 7.59            | 3.64            | 3.52            | 10.74            | 9.82             | ns    |
|                   | -1             | 0.56              | 7.10            | 0.04             | 1.23            | 1.62             | 0.36              | 7.23            | 6.45            | 3.10            | 3.00            | 9.14             | 8.35             | ns    |
|                   | -2             | 0.49              | 6.24            | 0.03             | 1.08            | 1.42             | 0.32              | 6.35            | 5.66            | 2.72            | 2.63            | 8.02             | 7.33             | ns    |
| 16 mA             | Std.           | 0.66              | 7.94            | 0.04             | 1.45            | 1.91             | 0.43              | 8.09            | 7.56            | 3.74            | 4.11            | 10.32            | 9.80             | ns    |
|                   | -1             | 0.56              | 6.75            | 0.04             | 1.23            | 1.62             | 0.36              | 6.88            | 6.43            | 3.18            | 3.49            | 8.78             | 8.33             | ns    |
|                   | -2             | 0.49              | 5.93            | 0.03             | 1.08            | 1.42             | 0.32              | 6.04            | 5.65            | 2.79            | 3.07            | 7.71             | 7.32             | ns    |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.



# **User-Defined Supply Pins**

## VREF I/O Voltage Reference

Reference voltage for I/O minibanks. Both AFS600 and AFS1500 (north bank only) support Microsemi Pro I/O. These I/O banks support voltage reference standard I/O. The VREF pins are configured by the user from regular I/Os, and any I/O in a bank, except JTAG I/Os, can be designated as the voltage reference I/O. Only certain I/O standards require a voltage reference—HSTL (I) and (II), SSTL2 (I) and (II), SSTL3 (I) and (II), and GTL/GTL+. One VREF pin can support the number of I/Os available in its minibank.

#### VAREF Analog Reference Voltage

The Fusion device can be configured to generate a 2.56 V internal reference voltage that can be used by the ADC. While using the internal reference, the reference voltage is output on the VAREF pin for use as a system reference. If a different reference voltage is required, it can be supplied by an external source and applied to this pin. The valid range of values that can be supplied to the ADC is 1.0 V to 3.3 V. When VAREF is internally generated by the Fusion device, a bypass capacitor must be connected from this pin to ground. The value of the bypass capacitor should be between 3.3 µF and 22 µF, which is based on the needs of the individual designs. The choice of the capacitor value has an impact on the settling time it takes the VAREF signal to reach the required specification of 2.56 V to initiate valid conversions by the ADC. If the lower capacitor value is chosen, the settling time required for VAREF to achieve 2.56 V will be shorter than when selecting the larger capacitor value. The above range of capacitor values supports the accuracy specification of the ADC, which is detailed in the datasheet. Designers choosing the smaller capacitor value will not obtain as much margin in the accuracy as that achieved with a larger capacitor value. Depending on the capacitor value selected in the Analog System Builder, a tool in Libero SoC, an automatic delay circuit will be generated using logic tiles available within the FPGA to ensure that VAREF has achieved the 2.56 V value. Microsemi recommends customers use 10 uF as the value of the bypass capacitor. Designers choosing to use an external VAREF need to ensure that a stable and clean VAREF source is supplied to the VAREF pin before initiating conversions by the ADC. Designers should also make sure that the ADCRESET signal is deasserted before initiating valid conversions.<sup>2</sup>

If the user connects VAREF to external 3.3 V on their board, the internal VAREF driving OpAmp tries to bring the pin down to the nominal 2.56 V until the device is programmed and up/functional. Under this scenario, it is recommended to connect an external 3.3 V supply through a ~1 KOhm resistor to limit current, along with placing a 10-100nF capacitor between VAREF and GNDA.

# **User Pins**

#### I/O

#### User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. Unused I/O pins are configured as inputs with pull-up resistors.

During programming, I/Os become tristated and weakly pulled up to VCCI. With the VCCI and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os get instantly configured to the desired user configuration.

Unused I/Os are configured as follows:

- Output buffer is disabled (with tristate value of high impedance)
- Input buffer is disabled (with tristate value of high impedance)
- Weak pull-up is programmed

#### Axy Analog Input/Output

Analog I/O pin, where x is the analog pad type (C = current pad, G = Gate driver pad, T = Temperature pad, V = Voltage pad) and y is the Analog Quad number (0 to 9). There is a minimum 1 M $\Omega$  to ground on AV, AC, and AT. This pin can be left floating when it is unused.

<sup>2.</sup> The ADC is functional with an external reference down to 1V, however to meet the performance parameters highlighted in the datasheet refer to the VAREF specification in Table 3-2 on page 3-3.

Fusion Family of Mixed Signal FPGAs

|               | PQ208           |                 | PQ208         |                 |                 |  |
|---------------|-----------------|-----------------|---------------|-----------------|-----------------|--|
| Pin<br>Number | AFS250 Function | AFS600 Function | Pin<br>Number | AFS250 Function | AFS600 Function |  |
| 74            | AV2             | AV4             | 111           | VCCNVM          | VCCNVM          |  |
| 75            | AC2             | AC4             | 112           | VCC             | VCC             |  |
| 76            | AG2             | AG4             | 112           | VCC             | VCC             |  |
| 77            | AT2             | AT4             | 113           | VPUMP           | VPUMP           |  |
| 78            | ATRTN1          | ATRTN2          | 114           | GNDQ            | NC              |  |
| 79            | AT3             | AT5             | 115           | VCCIB1          | ТСК             |  |
| 80            | AG3             | AG5             | 116           | ТСК             | TDI             |  |
| 81            | AC3             | AC5             | 117           | TDI             | TMS             |  |
| 82            | AV3             | AV5             | 118           | TMS             | TDO             |  |
| 83            | AV4             | AV6             | 119           | TDO             | TRST            |  |
| 84            | AC4             | AC6             | 120           | TRST            | VJTAG           |  |
| 85            | AG4             | AG6             | 121           | VJTAG           | IO57NDB2V0      |  |
| 86            | AT4             | AT6             | 122           | IO57NDB1V0      | GDC2/IO57PDB2V0 |  |
| 87            | ATRTN2          | ATRTN3          | 123           | GDC2/IO57PDB1V0 | IO56NDB2V0      |  |
| 88            | AT5             | AT7             | 124           | IO56NDB1V0      | GDB2/IO56PDB2V0 |  |
| 89            | AG5             | AG7             | 125           | GDB2/IO56PDB1V0 | IO55NDB2V0      |  |
| 90            | AC5             | AC7             | 126           | VCCIB1          | GDA2/IO55PDB2V0 |  |
| 91            | AV5             | AV7             | 127           | GND             | GDA0/IO54NDB2V0 |  |
| 92            | NC              | AV8             | 128           | IO55NDB1V0      | GDA1/IO54PDB2V0 |  |
| 93            | NC              | AC8             | 129           | GDA2/IO55PDB1V0 | VCCIB2          |  |
| 94            | NC              | AG8             | 130           | GDA0/IO54NDB1V0 | GND             |  |
| 95            | NC              | AT8             | 131           | GDA1/IO54PDB1V0 | VCC             |  |
| 96            | NC              | ATRTN4          | 132           | GDB0/IO53NDB1V0 | GCA0/IO45NDB2V0 |  |
| 97            | NC              | AT9             | 133           | GDB1/IO53PDB1V0 | GCA1/IO45PDB2V0 |  |
| 98            | NC              | AG9             | 134           | GDC0/IO52NDB1V0 | GCB0/IO44NDB2V0 |  |
| 99            | NC              | AC9             | 135           | GDC1/IO52PDB1V0 | GCB1/IO44PDB2V0 |  |
| 100           | NC              | AV9             | 136           | IO51NSB1V0      | GCC0/IO43NDB2V  |  |
| 101           | GNDAQ           | GNDAQ           |               |                 | 0               |  |
| 102           | VCC33A          | VCC33A          | 137           | VCCIB1          | GCC1/IO43PDB2V0 |  |
| 103           | ADCGNDREF       | ADCGNDREF       | 138           | GND             | IO42NDB2V0      |  |
| 104           | VAREF           | VAREF           | 139           | VCC             | IO42PDB2V0      |  |
| 105           | PUB             | PUB             | 140           | IO50NDB1V0      | IO41NDB2V0      |  |
| 106           | VCC33A          | VCC33A          | 141           | IO50PDB1V0      | GCC2/IO41PDB2V0 |  |
| 107           | GNDA            | GNDA            | 142           | GCA0/IO49NDB1V0 | VCCIB2          |  |
| 108           | PTEM            | PTEM            | 143           | GCA1/IO49PDB1V0 | GND             |  |
| 109           | PTBASE          | PTBASE          | 144           | GCB0/IO48NDB1V0 | VCC             |  |
| 110           | GNDNVM          | GNDNVM          | 145           | GCB1/IO48PDB1V0 | IO40NDB2V0      |  |
|               |                 | L]              | 146           | GCC0/IO47NDB1V0 | GCB2/IO40PDB2V0 |  |

|               | FG484           |                  | FG484         |                 |                  |  |  |
|---------------|-----------------|------------------|---------------|-----------------|------------------|--|--|
| Pin<br>Number | AFS600 Function | AFS1500 Function | Pin<br>Number | AFS600 Function | AFS1500 Function |  |  |
| H13           | GND             | GND              | K4            | IO75NDB4V0      | IO110NDB4V0      |  |  |
| H14           | VCCIB1          | VCCIB1           | K5            | GND             | GND              |  |  |
| H15           | GND             | GND              | K6            | NC              | IO104NDB4V0      |  |  |
| H16           | GND             | GND              | K7            | NC              | IO111NDB4V0      |  |  |
| H17           | NC              | IO53NDB2V0       | K8            | GND             | GND              |  |  |
| H18           | IO38PDB2V0      | IO57PDB2V0       | K9            | VCC             | VCC              |  |  |
| H19           | GCA2/IO39PDB2V0 | GCA2/IO59PDB2V0  | K10           | GND             | GND              |  |  |
| H20           | VCCIB2          | VCCIB2           | K11           | VCC             | VCC              |  |  |
| H21           | IO37NDB2V0      | IO54NDB2V0       | K12           | GND             | GND              |  |  |
| H22           | IO37PDB2V0      | IO54PDB2V0       | K13           | VCC             | VCC              |  |  |
| J1            | NC              | IO112PPB4V0      | K14           | GND             | GND              |  |  |
| J2            | IO76NDB4V0      | IO113NDB4V0      | K15           | GND             | GND              |  |  |
| J3            | GFB2/IO74PDB4V0 | GFB2/IO109PDB4V0 | K16           | IO40NDB2V0      | IO60NDB2V0       |  |  |
| J4            | GFA2/IO75PDB4V0 | GFA2/IO110PDB4V0 | K17           | NC              | IO58PDB2V0       |  |  |
| J5            | NC              | IO112NPB4V0      | K18           | GND             | GND              |  |  |
| J6            | NC              | IO104PDB4V0      | K19           | NC              | IO68NPB2V0       |  |  |
| J7            | NC              | IO111PDB4V0      | K20           | IO41NDB2V0      | IO61NDB2V0       |  |  |
| J8            | VCCIB4          | VCCIB4           | K21           | GND             | GND              |  |  |
| J9            | GND             | GND              | K22           | IO42NDB2V0      | IO56NDB2V0       |  |  |
| J10           | VCC             | VCC              | L1            | IO73NDB4V0      | IO108NDB4V0      |  |  |
| J11           | GND             | GND              | L2            | VCCOSC          | VCCOSC           |  |  |
| J12           | VCC             | VCC              | L3            | VCCIB4          | VCCIB4           |  |  |
| J13           | GND             | GND              | L4            | XTAL2           | XTAL2            |  |  |
| J14           | VCC             | VCC              | L5            | GFC1/IO72PDB4V0 | GFC1/IO107PDB4V0 |  |  |
| J15           | VCCIB2          | VCCIB2           | L6            | VCCIB4          | VCCIB4           |  |  |
| J16           | GCB2/IO40PDB2V0 | GCB2/IO60PDB2V0  | L7            | GFB1/IO71PDB4V0 | GFB1/IO106PDB4V0 |  |  |
| J17           | NC              | IO58NDB2V0       | L8            | VCCIB4          | VCCIB4           |  |  |
| J18           | IO38NDB2V0      | IO57NDB2V0       | L9            | GND             | GND              |  |  |
| J19           | IO39NDB2V0      | IO59NDB2V0       | L10           | VCC             | VCC              |  |  |
| J20           | GCC2/IO41PDB2V0 | GCC2/IO61PDB2V0  | L11           | GND             | GND              |  |  |
| J21           | NC              | IO55PSB2V0       | L12           | VCC             | VCC              |  |  |
| J22           | IO42PDB2V0      | IO56PDB2V0       | L13           | GND             | GND              |  |  |
| K1            | GFC2/IO73PDB4V0 | GFC2/IO108PDB4V0 | L14           | VCC             | VCC              |  |  |
| K2            | GND             | GND              | L15           | VCCIB2          | VCCIB2           |  |  |
| K3            | IO74NDB4V0      | IO109NDB4V0      | L16           | IO48PDB2V0      | IO70PDB2V0       |  |  |



Datasheet Information

| Revision                        | Changes                                                                                                                                                                                                                                                                                              | Page  |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| v2.0, Revision 1<br>(July 2009) | The MicroBlade and Fusion datasheets have been combined. Pigeon Point information is new.                                                                                                                                                                                                            | N/A   |
|                                 | CoreMP7 support was removed since it is no longer offered.                                                                                                                                                                                                                                           |       |
|                                 | –F was removed from the datasheet since it is no longer offered.                                                                                                                                                                                                                                     |       |
|                                 | The operating temperature was changed from ambient to junction to better reflect actual conditions of operations.                                                                                                                                                                                    |       |
|                                 | Commercial: 0°C to 85°C                                                                                                                                                                                                                                                                              |       |
|                                 | Industrial: –40°C to 100°C                                                                                                                                                                                                                                                                           |       |
|                                 | The version number category was changed from Preliminary to Production, which means the datasheet contains information based on final characterization. The version number changed from Preliminary v1.7 to v2.0.                                                                                    |       |
|                                 | The "Integrated Analog Blocks and Analog I/Os" section was updated to include a reference to the "Analog System Characteristics" section in the <i>Device Architecture</i> chapter of the datasheet, which includes Table 2-46 • Analog Channel Specifications and specific voltage data.            | 1-4   |
|                                 | The phrase "Commercial-Case Conditions" in timing table titles was changed to "Commercial Temperature Range Conditions."                                                                                                                                                                             | N/A   |
|                                 | The "Crystal Oscillator" section was updated significantly. Please review carefully.                                                                                                                                                                                                                 | 2-20  |
|                                 | The "Real-Time Counter (part of AB macro)" section was updated significantly. Please review carefully.                                                                                                                                                                                               | 2-33  |
|                                 | There was a typo in Table 2-19 • Flash Memory Block Pin Names for the ERASEPAGE description; it was the same as DISCARDPAGE. As as a result, the ERASEPAGE description was updated.                                                                                                                  | 2-40  |
|                                 | The $t_{\mbox{FMAXCLKNVM}}$ parameter was updated in Table 2-25 $\bullet$ Flash Memory Block Timing.                                                                                                                                                                                                 | 2-52  |
|                                 | Table 2-31 • RAM4K9 and Table 2-32 • RAM512X18 were updated.                                                                                                                                                                                                                                         | 2-66  |
|                                 | In Table 2-36 • Analog Block Pin Description, the Function description for PWRDWN was changed from "Comparator power-down if 1"                                                                                                                                                                      | 2-78  |
|                                 | to<br>"ADC comparator power-down if 1. When asserted, the ADC will stop functioning,<br>and the digital portion of the analog block will continue operating. This may result in<br>invalid status flags from the analog block. Therefore, Microsemi does not<br>recommend asserting the PWRDWN pin." |       |
|                                 | Figure 2-75 • Gate Driver Example was updated.                                                                                                                                                                                                                                                       | 2-91  |
|                                 | The "ADC Operation" section was updated. Please review carefully.                                                                                                                                                                                                                                    | 2-104 |
|                                 | Figure 2-92 • Intra-Conversion Timing Diagram and Figure 2-93 • Injected Conversion Timing Diagram are new.                                                                                                                                                                                          | 2-113 |
|                                 | The "Typical Performance Characteristics" section is new.                                                                                                                                                                                                                                            | 2-115 |
|                                 | Table 2-49 • Analog Channel Specifications was significantly updated.                                                                                                                                                                                                                                | 2-117 |
|                                 | Table 2-50 • ADC Characteristics in Direct Input Mode was significantly updated.                                                                                                                                                                                                                     | 2-120 |
|                                 | In Table 2-52 • Calibrated Analog Channel Accuracy 1,2,3, note 2 was updated.                                                                                                                                                                                                                        | 2-123 |
|                                 | In Table 2-53 • Analog Channel Accuracy: Monitoring Standard Positive Voltages, note 1 was updated.                                                                                                                                                                                                  | 2-124 |
|                                 | In Table 2-54 • ACM Address Decode Table for Analog Quad, bit 89 was removed.                                                                                                                                                                                                                        | 2-126 |



| Revision                    | Changes                                                                                                                                                                                               | Page  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Advance v1.5<br>(continued) | This bullet was added to the "Integrated A/D Converter (ADC) and Analog I/O" section: ADC Accuracy is Better than 1%                                                                                  | I     |
|                             | In the "Integrated Analog Blocks and Analog I/Os" section, ±4 LSB was changed to 0.72. The following sentence was deleted:                                                                            | 1-4   |
|                             | The input range for voltage signals is from $-12$ V to $+12$ V with full-scale output values from 0.125 V to 16 V.                                                                                    | l     |
|                             | In addition, 2°C was changed to 3°C:                                                                                                                                                                  | 1     |
|                             | "One analog input in each quad can be connected to an external temperature monitor diode and achieves detection accuracy of ±3°C."                                                                    | 1     |
|                             | The following sentence was deleted:                                                                                                                                                                   | 1     |
|                             | The input range for voltage signals is from $-12$ V to $+12$ V with full-scale output values from 0.125 V to 16 V.                                                                                    | 1     |
|                             | The title of the datasheet changed from Actel Programmable System Chips to Actel Fusion Mixed Signal FPGAs. In addition, all instances of programmable system chip were changed to mixed signal FPGA. | N/A   |
| Advance v1.4<br>(July 2008) | In Table 3-8 · Quiescent Supply Current Characteristics (IDDQ)1, footnote references were updated for $I_{DC2}$ and $I_{DC3}$ .<br>Footnote 3 and 4 were updated and footnote 5 is new.               | 3-11  |
| Advance v1 3                | The "ADC Description" section was significantly updated. Please review carefully                                                                                                                      | 2-102 |
| (July 2008)                 |                                                                                                                                                                                                       |       |
| Advance v1.2<br>(May 2008)  | Table 2-25 • Flash Memory Block Timing was significantly updated.                                                                                                                                     | 2-55  |
|                             | The "V <sub>AREF</sub> Analog Reference Voltage" pin description section was significantly update. Please review it carefully.                                                                        | 2-226 |
|                             | Table 2-45 • ADC Interface Timing was significantly updated.                                                                                                                                          | 2-110 |
|                             | Table 2-56 • Direct Analog Input Switch Control Truth Table—AV ( $x = 0$ ), AC ( $x = 1$ ), and AT ( $x = 3$ ) was significantly updated.                                                             | 2-131 |
|                             | The following sentence was deleted from the "Voltage Monitor" section:                                                                                                                                | 2-86  |
|                             | The Analog Quad inputs are tolerant up to 12 V + 10%.                                                                                                                                                 | l     |
|                             | The "180-Pin QFN" figure was updated. D1 to D4 are new and the figure was changed to bottom view. The note below the figure is new.                                                                   | 3-3   |
| Advance v1.1<br>(May 2008)  | The following text was incorrect and therefore deleted:                                                                                                                                               | 2-204 |
|                             | VCC33A Analog Power Filter                                                                                                                                                                            | 1     |
|                             | Analog power pin for the analog power supply low-pass filter. An external 100 pF capacitor should be connected between this pin and ground.                                                           | l     |
|                             | There is still a description of V <sub>CC33A</sub> on page 2-224.                                                                                                                                     | L     |

Fusion Family of Mixed Signal FPGAs

| Revision                    | Changes                                                                                                                                                                                                                                    | Page            |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Advance v0.8<br>(continued) | This sentence was updated in the "No-Glitch MUX (NGMUX)" section to delete GLA:<br>The GLMUXCFG[1:0] configuration bits determine the source of the CLK inputs (i.e., internal signal or GLC).                                             | 2-32            |
|                             | In Table 2-13 • NGMUX Configuration and Selection Table, 10 and 11 were deleted.                                                                                                                                                           | 2-32            |
|                             | The method to enable sleep mode was updated for bit 0 in Table 2-16 • RTC Control/Status Register.                                                                                                                                         | 2-38            |
|                             | S2 was changed to D2 in Figure 2-39 • Read Waveform (Pipe Mode, 32-bit access) for RD[31:0] was updated.                                                                                                                                   | 2-51            |
|                             | The definitions for bits 2 and 3 were updated in Table 2-24 • Page Status Bit Definition.                                                                                                                                                  | 2-52            |
|                             | Figure 2-46 • FlashROM Timing Diagram was updated.                                                                                                                                                                                         | 2-58            |
|                             | Table 2-26 • FlashROM Access Time is new.                                                                                                                                                                                                  | 2-58            |
|                             | Figure 2-55 • Write Access After Write onto Same Address, Figure 2-56 • Read Access After Write onto Same Address, and Figure 2-57 • Write Access After Read onto Same Address are new.                                                    | 2-68–<br>2-70   |
|                             | Table 2-31 • RAM4K9 and Table 2-32 • RAM512X18 were updated.                                                                                                                                                                               | 2-71, 2-72      |
|                             | The VAREF and SAMPLE functions were updated in Table 2-36 • Analog Block Pin Description.                                                                                                                                                  | 2-82            |
|                             | The title of Figure 2-72 • Timing Diagram for Current Monitor Strobe was updated to add the word "positive."                                                                                                                               | 2-91            |
|                             | The "Gate Driver" section was updated to give information about the switching rate in High Current Drive mode.                                                                                                                             | 2-94            |
|                             | The "ADC Description" section was updated to include information about the SAMPLE and BUSY signals and the maximum frequencies for SYSCLK and ADCCLK. EQ 2 was updated to add parentheses around the entire expression in the denominator. | 2-102           |
|                             | Table 2-46 $\cdot$ Analog Channel Specifications and Table 2-47 $\cdot$ ADC Characteristics in Direct Input Mode were updated.                                                                                                             | 2-118,<br>2-121 |
|                             | The note was removed from Table 2-55 • Analog Multiplexer Truth Table—AV ( $x = 0$ ), AC ( $x = 1$ ), and AT ( $x = 3$ ).                                                                                                                  | 2-131           |
|                             | Table 2-63 • Internal Temperature Monitor Control Truth Table is new.                                                                                                                                                                      | 2-132           |
|                             | The "Cold-Sparing Support" section was updated to add information about cases where current draw can occur.                                                                                                                                | 2-143           |
|                             | Figure 2-104 • Solution 4 was updated.                                                                                                                                                                                                     | 2-147           |
|                             | Table 2-75 • Fusion Standard I/O Standards—OUT_DRIVE Settings was updated.                                                                                                                                                                 | 2-153           |
|                             | The "GNDA Ground (analog)" section and "GNDAQ Ground (analog quiet)" section were updated to add information about maximum differential voltage.                                                                                           | 2-224           |
|                             | The "V <sub>AREF</sub> Analog Reference Voltage" section and "VPUMP Programming Supply Voltage" section were updated.                                                                                                                      | 2-226           |
|                             | The "V_{CCPLA/B} PLL Supply Voltage" section was updated to include information about the east and west PLLs.                                                                                                                              | 2-225           |
|                             | The V <sub>COMPLF</sub> pin description was deleted.                                                                                                                                                                                       | N/A             |
|                             | The "Axy Analog Input/Output" section was updated with information about grounding and floating the pin.                                                                                                                                   | 2-226           |



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **www.microsemi.com**.

© 2014 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.