



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | 110592                                                                     |
| Number of I/O                  | 172                                                                        |
| Number of Gates                | 600000                                                                     |
| Voltage - Supply               | 1.425V ~ 1.575V                                                            |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                            |
| Package / Case                 | 484-BGA                                                                    |
| Supplier Device Package        | 484-FPBGA (23x23)                                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/p1afs600-2fgg484 |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Temperature Grade Offerings**

| Fusion Devices        | AFS090 | AFS250                | AFS600                | AFS1500                |
|-----------------------|--------|-----------------------|-----------------------|------------------------|
| ARM Cortex-M1 Devices |        | M1AFS250              | M1AFS600              | M1AFS1500              |
| Pigeon Point Devices  |        |                       | P1AFS600 <sup>3</sup> | P1AFS1500 <sup>3</sup> |
| MicroBlade Devices    |        | U1AFS250 <sup>4</sup> | U1AFS600 <sup>4</sup> | U1AFS1500 <sup>4</sup> |
| QN108 <sup>5</sup>    | C, I   | -                     | -                     | _                      |
| QN180 <sup>5</sup>    | C, I   | C, I                  | -                     | -                      |
| PQ208                 | -      | C, I                  | C, I                  | -                      |
| FG256                 | C, I   | C, I                  | C, I                  | C, I                   |
| FG484                 | -      | -                     | C, I                  | C, I                   |
| FG676                 | -      | -                     | -                     | C, I                   |
|                       |        |                       |                       |                        |

Notes:

1. C = Commercial Temperature Range: 0°C to 85°C Junction

2. I = Industrial Temperature Range: -40°C to 100°C Junction

3. Pigeon Point devices are only offered in FG484 and FG256.

4. MicroBlade devices are only offered in FG256.

5. Package not available.

# **Speed Grade and Temperature Grade Matrix**

|                | Std. <sup>1</sup> | -1           | -2 <sup>2</sup> |
|----------------|-------------------|--------------|-----------------|
| C <sup>3</sup> | $\checkmark$      | $\checkmark$ | $\checkmark$    |
| l <sup>4</sup> | $\checkmark$      | $\checkmark$ | $\checkmark$    |

Notes:

1. MicroBlade devices are only offered in standard speed grade.

2. Pigeon Point devices are only offered in –2 speed grade.

3. C = Commercial Temperature Range: 0°C to 85°C Junction

4. I = Industrial Temperature Range: -40°C to 100°C Junction

Contact your local Microsemi SoC Products Group representative for device availability:

http://www.microsemi.com/index.php?option=com\_content&id=137&lang=en&view=article.

# **Cortex-M1, Pigeon Point, and MicroBlade Fusion Device** Information

This datasheet provides information for all Fusion (AFS), Cortex-M1 (M1), Pigeon Point (P1), and MicroBlade (U1) devices. The remainder of the document will only list the Fusion (AFS) devices. Please apply relevant information to M1, P1, and U1 devices when appropriate. Please note the following:

- Cortex-M1 devices are offered in the same speed grades and packages as basic Fusion devices.
- Pigeon Point devices are only offered in –2 speed grade and FG484 and FG256 packages.
- MicroBlade devices are only offered in standard speed grade and the FG256 package.

### Flash Memory Block Pin Names

### Table 2-19 • Flash Memory Block Pin Names

| Interface Name   | Width | Direction | Description                                                                                                                                    |
|------------------|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR[17:0]       | 18    | In        | Byte offset into the FB. Byte-based address.                                                                                                   |
| AUXBLOCK         | 1     | In        | When asserted, the page addressed is used to access the auxiliary block within that page.                                                      |
| BUSY             | 1     | Out       | When asserted, indicates that the FB is performing an operation.                                                                               |
| CLK              | 1     | In        | User interface clock. All operations and status are synchronous to the rising edge of this clock.                                              |
| DATAWIDTH[1:0]   | 2     | In        | Data width<br>00 = 1 byte in RD/WD[7:0]<br>01 = 2 bytes in RD/WD[15:0]<br>1x = 4 bytes in RD/WD[31:0]                                          |
| DISCARDPAGE      | 1     | In        | When asserted, the contents of the Page Buffer are discarded so that a new page write can be started.                                          |
| ERASEPAGE        | 1     | In        | When asserted, the address page is to be programmed with all zeros.<br>ERASEPAGE must transition synchronously with the rising edge of<br>CLK. |
| LOCKREQUEST      | 1     | In        | When asserted, indicates to the JTAG controller that the FPGA interface is accessing the FB.                                                   |
| OVERWRITEPAGE    | 1     | In        | When asserted, the page addressed is overwritten with the contents of the Page Buffer if the page is writable.                                 |
| OVERWRITEPROTECT | 1     | In        | When asserted, all program operations will set the overwrite protect bit of the page being programmed.                                         |
| PAGESTATUS       | 1     | In        | When asserted with REN, initiates a read page status operation.                                                                                |
| PAGELOSSPROTECT  | 1     | In        | When asserted, a modified Page Buffer must be programmed or discarded before accessing a new page.                                             |
| PIPE             | 1     | In        | Adds a pipeline stage to the output for operation above 50 MHz.                                                                                |
| PROGRAM          | 1     | In        | When asserted, writes the contents of the Page Buffer into the FB page addressed.                                                              |
| RD[31:0]         | 32    | Out       | Read data; data will be valid from the first non-busy cycle (BUSY = 0) after REN has been asserted.                                            |
| READNEXT         | 1     | In        | When asserted with REN, initiates a read-next operation.                                                                                       |
| REN              | 1     | In        | When asserted, initiates a read operation.                                                                                                     |
| RESET            | 1     | In        | When asserted, resets the state of the FB (active low).                                                                                        |
| SPAREPAGE        | 1     | In        | When asserted, the sector addressed is used to access the spare page within that sector.                                                       |



# Table 2-25 • Flash Memory Block Timing (continued)Commercial Temperature Range Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V

| Parameter                  | Description                                                            | -2     | -1    | Std.  | Units |
|----------------------------|------------------------------------------------------------------------|--------|-------|-------|-------|
| t <sub>SUPGLOSSPRO</sub>   | Page Loss Protect Setup Time for the Control Logic                     | 1.69   | 1.93  | 2.27  | ns    |
| t <sub>HDPGLOSSPRO</sub>   | Page Loss Protect Hold Time for the Control Logic                      | 0.00   | 0.00  | 0.00  | ns    |
| t <sub>SUPGSTAT</sub>      | Page Status Setup Time for the Control Logic                           | 2.49   | 2.83  | 3.33  | ns    |
| t <sub>HDPGSTAT</sub>      | Page Status Hold Time for the Control Logic                            | 0.00   | 0.00  | 0.00  | ns    |
| t <sub>SUOVERWRPG</sub>    | Over Write Page Setup Time for the Control Logic                       | 1.88   | 2.14  | 2.52  | ns    |
| t <sub>HDOVERWRPG</sub>    | Over Write Page Hold Time for the Control Logic                        | 0.00   | 0.00  | 0.00  | ns    |
| t <sub>SULOCKREQUEST</sub> | Lock Request Setup Time for the Control Logic                          | 0.87   | 0.99  | 1.16  | ns    |
| t <sub>HDLOCKREQUEST</sub> | Lock Request Hold Time for the Control Logic                           | 0.00   | 0.00  | 0.00  | ns    |
| t <sub>RECARNVM</sub>      | Reset Recovery Time                                                    | 0.94   | 1.07  | 1.25  | ns    |
| t <sub>REMARNVM</sub>      | Reset Removal Time                                                     | 0.00   | 0.00  | 0.00  | ns    |
| t <sub>mpwarnvm</sub>      | Asynchronous Reset Minimum Pulse Width for the Control Logic           | 10.00  | 12.50 | 12.50 | ns    |
| t <sub>MPWCLKNVM</sub>     | Clock Minimum Pulse Width for the Control Logic                        | 4.00   | 5.00  | 5.00  | ns    |
| +                          | Maximum Frequency for Clock for the Control Logic – for AFS1500/AFS600 | 80.00  | 80.00 | 80.00 | MHz   |
| 'FMAXCLKNVM                | Maximum Frequency for Clock for the Control Logic – for AFS250/AFS090  | 100.00 | 80.00 | 80.00 | MHz   |

### FlashROM

Fusion devices have 1 kbit of on-chip nonvolatile flash memory that can be read from the FPGA core fabric. The FlashROM is arranged in eight banks of 128 bits during programming. The 128 bits in each bank are addressable as 16 bytes during the read-back of the FlashROM from the FPGA core (Figure 2-45).

The FlashROM can only be programmed via the IEEE 1532 JTAG port. It cannot be programmed directly from the FPGA core. When programming, each of the eight 128-bit banks can be selectively reprogrammed. The FlashROM can only be reprogrammed on a bank boundary. Programming involves an automatic, on-chip bank erase prior to reprogramming the bank. The FlashROM supports a synchronous read and can be read on byte boundaries. The upper three bits of the FlashROM address from the FPGA core define the bank that is being accessed. The lower four bits of the FlashROM address from the FPGA core define which of the 16 bytes in the bank is being accessed.

The maximum FlashROM access clock is given in Table 2-26 on page 2-54. Figure 2-46 shows the timing behavior of the FlashROM access cycle—the address has to be set up on the rising edge of the clock for DOUT to be valid on the next falling edge of the clock.

If the address is unchanged for two cycles:

- D0 becomes invalid t<sub>CK2Q</sub> ns after the second rising edge of the clock.
- D0 becomes valid again t<sub>CK2Q</sub> ns after the second falling edge.

If the address unchanged for three cycles:

- D0 becomes invalid t<sub>CK2Q</sub> ns after the second rising edge of the clock.
- D0 becomes valid again t<sub>CK2Q</sub> ns after the second falling edge.
- D0 becomes invalid t<sub>CK2Q</sub> ns after the third rising edge of the clock.
- D0 becomes valid again  $t_{CK2Q}$  ns after the third falling edge.



### **SRAM** and **FIFO**

All Fusion devices have SRAM blocks along the north side of the device. Additionally, AFS600 and AFS1500 devices have an SRAM block on the south side of the device. To meet the needs of high-performance designs, the memory blocks operate strictly in synchronous mode for both read and write operations. The read and write clocks are completely independent, and each may operate at any desired frequency less than or equal to 350 MHz. The following configurations are available:

- 4k×1, 2k×2, 1k×4, 512×9 (dual-port RAM—two read, two write or one read, one write)
- 512×9, 256×18 (two-port RAM—one read and one write)
- Sync write, sync pipelined/nonpipelined read

The Fusion SRAM memory block includes dedicated FIFO control logic to generate internal addresses and external flag logic (FULL, EMPTY, AFULL, AEMPTY).

During RAM operation, addresses are sourced by the user logic, and the FIFO controller is ignored. In FIFO mode, the internal addresses are generated by the FIFO controller and routed to the RAM array by internal MUXes. Refer to Figure 2-47 for more information about the implementation of the embedded FIFO controller.

The Fusion architecture enables the read and write sizes of RAMs to be organized independently, allowing for bus conversion. This is done with the WW (write width) and RW (read width) pins. The different D×W configurations are  $256 \times 18$ ,  $512 \times 9$ ,  $1k \times 4$ ,  $2k \times 2$ , and  $4k \times 1$ . For example, the write size can be set to  $256 \times 18$  and the read size to  $512 \times 9$ .

Both the write and read widths for the RAM blocks can be specified independently with the WW (write width) and RW (read width) pins. The different D×W configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1.

Refer to the allowable RW and WW values supported for each of the RAM macro types in Table 2-27 on page 2-58.

When a width of one, two, or four is selected, the ninth bit is unused. For example, when writing 9-bit values and reading 4-bit values, only the first four bits and the second four bits of each 9-bit value are addressable for read operations. The ninth bit is not accessible.



#### **Timing Characteristics**

#### Table 2-35 • FIFO

### Commercial Temperature Range Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter            | Description                                       | -2   | -1   | Std. | Units |
|----------------------|---------------------------------------------------|------|------|------|-------|
| t <sub>ENS</sub>     | REN, WEN Setup time                               | 1.34 | 1.52 | 1.79 | ns    |
| t <sub>ENH</sub>     | REN, WEN Hold time                                | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>BKS</sub>     | BLK Setup time                                    | 0.19 | 0.22 | 0.26 | ns    |
| t <sub>вкн</sub>     | BLK Hold time                                     | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>DS</sub>      | Input data (WD) Setup time                        | 0.18 | 0.21 | 0.25 | ns    |
| t <sub>DH</sub>      | Input data (WD) Hold time                         | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>    | Clock High to New Data Valid on RD (flow-through) | 2.17 | 2.47 | 2.90 | ns    |
| t <sub>CKQ2</sub>    | Clock High to New Data Valid on RD (pipelined)    | 0.94 | 1.07 | 1.26 | ns    |
| t <sub>RCKEF</sub>   | RCLK High to Empty Flag Valid                     | 1.72 | 1.96 | 2.30 | ns    |
| t <sub>WCKFF</sub>   | WCLK High to Full Flag Valid                      | 1.63 | 1.86 | 2.18 | ns    |
| t <sub>CKAF</sub>    | Clock High to Almost Empty/Full Flag Valid        | 6.19 | 7.05 | 8.29 | ns    |
| t <sub>RSTFG</sub>   | RESET Low to Empty/Full Flag Valid                | 1.69 | 1.93 | 2.27 | ns    |
| t <sub>RSTAF</sub>   | RESET Low to Almost-Empty/Full Flag Valid         | 6.13 | 6.98 | 8.20 | ns    |
| +                    | RESET Low to Data out Low on RD (flow-through)    | 0.92 | 1.05 | 1.23 | ns    |
| <sup>I</sup> RSTBQ   | RESET Low to Data out Low on RD (pipelined)       | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub> | RESET Removal                                     | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub> | RESET Recovery                                    | 1.50 | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width                         | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>     | Clock Cycle time                                  | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>     | Maximum Frequency for FIFO                        | 310  | 272  | 231  | ns    |



### **Direct Digital Input**

The AV, AC, and AT pads can also be configured as high-voltage digital inputs (Figure 2-69). As these pads are 12 V–tolerant, the digital input can also be up to 12 V. However, the frequency at which these pads can operate is limited to 10 MHz.

To enable one of these analog input pads to operate as a digital input, its corresponding Digital Input Enable (DENAxy) pin on the Analog Block must be pulled High, where x is either V, C, or T (for AV, AC, or AT pads, respectively) and y is in the range 0 to 9, corresponding to the appropriate Analog Quad.

When the pad is configured as a digital input, the signal will come out of the Analog Block macro on the appropriate DAxOUTy pin, where x represents the pad type (V for AV pad, C for AC pad, or T for AT pad) and y represents the appropriate Analog Quad number. Example: If the AT pad in Analog Quad 5 is configured as a digital input, it will come out on the DATOUT5 pin of the Analog Block macro.



Figure 2-69 • Analog Quad Direct Digital Input Configuration



### ADC Description

The Fusion ADC is a 12-bit SAR ADC. It offers a wide variety of features for different use models. Figure 2-80 shows a block diagram of the Fusion ADC.

- · Configurable resolution: 8-bit, 10-bit, and 12-bit mode
- DNL: 0.6 LSB for 10-bit mode
- INL: 0.4 LSB for 10-bit mode
- No missing code
- Internal VAREF = 2.56 V
- Maximum Sample Rate = 600 Ksps
- Power-up calibration and dynamic calibration after every sample to compensate for temperature drift over time



Figure 2-80 • ADC Simplified Block Diagram

### ADC Theory of Operation

An analog-to-digital converter is used to capture discrete samples of a continuous analog voltage and provide a discrete binary representation of the signal. Analog-to-digital converters are generally characterized in three ways:

- Input voltage range
- Resolution
- Bandwidth or conversion rate

The input voltage range of an ADC is determined by its reference voltage (VREF). Fusion devices include an internal 2.56 V reference, or the user can supply an external reference of up to 3.3 V. The following examples use the internal 2.56 V reference, so the full-scale input range of the ADC is 0 to 2.56 V.

The resolution (LSB) of the ADC is a function of the number of binary bits in the converter. The ADC approximates the value of the input voltage using 2n steps, where n is the number of bits in the converter. Each step therefore represents VREF÷ 2n volts. In the case of the Fusion ADC configured for 12-bit operation, the LSB is 2.56 V / 4096 = 0.625 mV.

Finally, bandwidth is an indication of the maximum number of conversions the ADC can perform each second. The bandwidth of an ADC is constrained by its architecture and several key performance characteristics.

There are several popular ADC architectures, each with advantages and limitations.

The analog-to-digital converter in Fusion devices is a switched-capacitor Successive Approximation Register (SAR) ADC. It supports 8-, 10-, and 12-bit modes of operation with a cumulative sample rate up to 600 k samples per second (ksps). Built-in bandgap circuitry offers 1% internal voltage reference accuracy or an external reference voltage can be used.

As shown in Figure 2-81, a SAR ADC contains N capacitors with binary-weighted values.



Figure 2-81 • Example SAR ADC Architecture

To begin a conversion, all of the capacitors are quickly discharged. Then VIN is applied to all the capacitors for a period of time (acquisition time) during which the capacitors are charged to a value very close to VIN. Then all of the capacitors are switched to ground, and thus –VIN is applied across the comparator. Now the conversion process begins. First, C is switched to VREF Because of the binary weighting of the capacitors, the voltage at the input of the comparator is then shown by EQ 11.

Voltage at input of comparator = -VIN + VREF / 2

EQ 11

If VIN is greater than VREF / 2, the output of the comparator is 1; otherwise, the comparator output is 0. A register is clocked to retain this value as the MSB of the result. Next, if the MSB is 0, C is switched back to ground; otherwise, it remains connected to VREF, and C / 2 is connected to VREF. The result at the comparator input is now either –VIN + VREF / 4 or –VIN + 3 VREF / 4 (depending on the state of the MSB), and the comparator output now indicates the value of the next most significant bit. This bit is likewise registered, and the process continues for each subsequent bit until a conversion is complete. The conversion process requires some acquisition time plus N + 1 ADC clock cycles to complete.



### **Hot-Swap Support**

Hot-swapping (also called hot plugging) is the operation of hot insertion or hot removal of a card in (or from) a powered-up system. The levels of hot-swap support and examples of related applications are described in Table 2-74. The I/Os also need to be configured in hot insertion mode if hot plugging compliance is required.

Table 2-74 • Levels of Hot-Swap Support

| Hot<br>Swapping<br>Level | Description                     | Power<br>Applied<br>to Device | Bus State                                                                                                                   | Card<br>Ground<br>Connection                                                                        | Device<br>Circuitry<br>Connected<br>to Bus Pins                   | Example of<br>Application with<br>Cards that Contain<br>Fusion Devices                                                                                                                                                          | Compliance of<br>Fusion Devices                                                                            |
|--------------------------|---------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| 1                        | Cold-swap                       | No                            | -                                                                                                                           | _                                                                                                   | _                                                                 | System and card with<br>Microsemi FPGA chip<br>are powered down,<br>then card gets<br>plugged into system,<br>then power supplies<br>are turned on for<br>system but not for<br>FPGA on card.                                   | Compliant I/Os<br>can but do not<br>have to be set to<br>hot insertion<br>mode.                            |
| 2                        | Hot-swap<br>while reset         | Yes                           | Held in<br>reset state                                                                                                      | Must be made<br>and<br>maintained for<br>1 ms before,<br>during, and<br>after insertion/<br>removal | _                                                                 | In PCI hot plug<br>specification, reset<br>control circuitry<br>isolates the card<br>busses until the card<br>supplies are at their<br>nominal operating<br>levels and stable.                                                  | Compliant I/Os<br>can but do not<br>have to be set to<br>hot insertion<br>mode.                            |
| 3                        | Hot-swap<br>while bus<br>idle   | Yes                           | Held idle<br>(no ongoing<br>I/O<br>processes<br>during<br>insertion/re<br>moval)                                            | Same as<br>Level 2                                                                                  | Must remain<br>glitch-free<br>during<br>power-up or<br>power-down | Board bus shared<br>with card bus is<br>"frozen," and there is<br>no toggling activity on<br>bus. It is critical that<br>the logic states set on<br>the bus signal do not<br>get disturbed during<br>card<br>insertion/removal. | Compliant with<br>cards with two<br>levels of staging.<br>I/Os have to be<br>set to hot<br>insertion mode. |
| 4                        | Hot-swap on<br>an active<br>bus | Yes                           | Bus may<br>have active<br>I/O<br>processes<br>ongoing,<br>but device<br>being<br>inserted or<br>removed<br>must be<br>idle. | Same as<br>Level 2                                                                                  | Same as<br>Level 3                                                | There is activity on<br>the system bus, and it<br>is critical that the logic<br>states set on the bus<br>signal do not get<br>disturbed during card<br>insertion/removal.                                                       | Compliant with<br>cards with two<br>levels of staging.<br>I/Os have to be<br>set to hot<br>insertion mode. |

#### Table 2-82 • Advanced I/O Default Attributes

| I/O Standards       | SLEW (output only)       | OUT_DRIVE (output only)       | SKEW (tribuf and bibuf only) | RES_PULL | OUT_LOAD (output only) | COMBINE_REGISTER |
|---------------------|--------------------------|-------------------------------|------------------------------|----------|------------------------|------------------|
| LVTTL/LVCMOS 3.3 V  | Refer to the following   | Refer to the following tables | Off                          | None     | 35 pF                  | -                |
| LVCMOS 2.5 V        | information:             | Table 2-78 on page 2-152      | Off                          | None     | 35 pF                  | -                |
| LVCMOS 2.5/5.0 V    | Table 2-78 on page 2-152 | Table 2-79 on page 2-152      | Off                          | None     | 35 pF                  | -                |
| LVCMOS 1.8 V        | Table 2-79 on page 2-152 | Table 2-80 on page 2-152      | Off                          | None     | 35 pF                  | -                |
| LVCMOS 1.5 V        | Table 2-80 on page 2-152 |                               | Off                          | None     | 35 pF                  | -                |
| PCI (3.3 V)         |                          |                               | Off                          | None     | 10 pF                  | -                |
| PCI-X (3.3 V)       |                          |                               | Off                          | None     | 10 pF                  | -                |
| LVDS, BLVDS, M-LVDS |                          |                               | Off                          | None     | _                      | _                |
| LVPECL              |                          |                               | Off                          | None     | -                      | -                |



### Voltage Referenced I/O Characteristics

#### 3.3 V GTL

Gunning Transceiver Logic is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 3.3 V.

| 3.3 V GTL          |           | VIL         | VIH         |           | VOL       | VOH       | IOL | IOH | IOSL                    | IOSH                    | IIL <sup>1</sup> | IIH <sup>2</sup> |
|--------------------|-----------|-------------|-------------|-----------|-----------|-----------|-----|-----|-------------------------|-------------------------|------------------|------------------|
| Drive<br>Strength  | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA  | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup>  | μA <sup>4</sup>  |
| 20 mA <sup>3</sup> | -0.3      | VREF – 0.05 | VREF + 0.05 | 3.6       | 0.4       | _         | 20  | 20  | 181                     | 268                     | 10               | 10               |

Table 2-138 • Minimum and Maximum DC Input and Output Levels

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.



#### Figure 2-124 • AC Loading

#### Table 2-139 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------|----------------|------------------------|
| VREF – 0.05   | VREF + 0.05    | 0.8                  | 0.8             | 1.2            | 10                     |

Note: \*Measuring point = Vtrip. See Table 2-90 on page 2-166 for a complete table of trip points.

#### Timing Characteristics

Table 2-140 • 3.3 V GTL

```
Commercial Temperature Range Conditions: T_J = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V, VREF = 0.8 V
```

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.66              | 2.08            | 0.04             | 2.93            | 0.43              | 2.04            | 2.08            |                 |                 | 4.27             | 4.31             | ns    |
| -1             | 0.56              | 1.77            | 0.04             | 2.50            | 0.36              | 1.73            | 1.77            |                 |                 | 3.63             | 3.67             | ns    |
| -2             | 0.49              | 1.55            | 0.03             | 2.19            | 0.32              | 1.52            | 1.55            |                 |                 | 3.19             | 3.22             | ns    |



#### 3.3 V GTL+

Gunning Transceiver Logic Plus is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 3.3 V.

Table 2-144 • Minimum and Maximum DC Input and Output Levels

| 3.3 V GTL+        |           | VIL        | VIH        |           | VOL       | VOH       | IOL | ЮН | IOSL                    | IOSH                    | IIL¹            | IIH <sup>2</sup> |
|-------------------|-----------|------------|------------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-----------------|------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup>  |
| 35 mA             | -0.3      | VREF – 0.1 | VREF + 0.1 | 3.6       | 0.6       | -         | 35  | 35 | 181                     | 268                     | 10              | 10               |

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.



#### Figure 2-126 • AC Loading

| Table  | 2-145 | AC Wavef | orms. Meas | suring Poin  | ts, and Ca  | pacitive Loads |
|--------|-------|----------|------------|--------------|-------------|----------------|
| i ubic | 2-140 | AC HUVE  | ormo, mous | ournig i oni | its, and ou |                |

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------|----------------|------------------------|
| VREF – 0.1    | VREF + 0.1     | 1.0                  | 1.0             | 1.5            | 10                     |

Note: \*Measuring point = Vtrip. See Table 2-90 on page 2-166 for a complete table of trip points.

#### Timing Characteristics

Table 2-146 • 3.3 V GTL+

Commercial Temperature Range Conditions:  $T_J$  = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V, VREF = 1.0 V

| Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.           | 0.66              | 2.06            | 0.04             | 1.59            | 0.43              | 2.09            | 2.06            |                 |                 | 4.33             | 4.29             | ns    |
| -1             | 0.56              | 1.75            | 0.04             | 1.35            | 0.36              | 1.78            | 1.75            |                 |                 | 3.68             | 3.65             | ns    |
| -2             | 0.49              | 1.53            | 0.03             | 1.19            | 0.32              | 1.56            | 1.53            |                 |                 | 3.23             | 3.20             | ns    |



#### Output Enable Register



#### **Timing Characteristics**

# Table 2-178 • Output Enable Register Propagation DelaysCommercial Temperature Range Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                            | -2   | -1   | Std. | Units |
|-----------------------|------------------------------------------------------------------------|------|------|------|-------|
| t <sub>OECLKQ</sub>   | Clock-to-Q of the Output Enable Register                               | 0.44 | 0.51 | 0.59 | ns    |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                         | 0.31 | 0.36 | 0.42 | ns    |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                          | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>OESUE</sub>    | Enable Setup Time for the Output Enable Register                       | 0.44 | 0.50 | 0.58 | ns    |
| t <sub>OEHE</sub>     | Enable Hold Time for the Output Enable Register                        | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>OECLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Enable Register                  | 0.67 | 0.76 | 0.89 | ns    |
| t <sub>OEPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Enable Register                 | 0.67 | 0.76 | 0.89 | ns    |
| t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register         | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register        | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register        | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register       | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>OEWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Output Enable Register  | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>OEWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width High for the Output Enable Register          | 0.36 | 0.41 | 0.48 | ns    |
| t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Enable Register           | 0.32 | 0.37 | 0.43 | ns    |

#### ATRTNx Temperature Monitor Return

AT returns are the returns for the temperature sensors. The cathode terminal of the external diodes should be connected to these pins. There is one analog return pin for every two Analog Quads. The x in the ATRTNx designator indicates the quad pairing (x = 0 for AQ1 and AQ2, x = 1 for AQ2 and AQ3, ..., x = 4 for AQ8 and AQ9). The signals that drive these pins are called out as ATRETURNxy in the software (where x and y refer to the quads that share the return signal). ATRTN is internally connected to ground. It can be left floating when it is unused. The maximum capacitance allowed across the AT pins is 500 pF.

#### GL Globals

GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as Pro I/Os since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors. See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits" section on page 2-22.

Refer to the "User I/O Naming Convention" section on page 2-158 for a description of naming of global pins.

### JTAG Pins

Fusion devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the Fusion part must be supplied to allow JTAG signals to transition the Fusion device.

Isolating the JTAG power supply in a separate I/O bank gives greater flexibility with supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned to be used, the VJTAG pin together with the TRST pin could be tied to GND.

#### TCK Test Clock

Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pullup/-down resistor. If JTAG is not used, Microsemi recommends tying off TCK to GND or VJTAG through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state.

Note that to operate at all VJTAG voltages, 500  $\Omega$  to 1 k $\Omega$  will satisfy the requirements. Refer to Table 2-183 for more information.

| VJTAG          | Tie-Off Resistance <sup>2, 3</sup> |
|----------------|------------------------------------|
| VJTAG at 3.3 V | 200 Ω to 1 kΩ                      |
| VJTAG at 2.5 V | 200 Ω to 1 kΩ                      |
| VJTAG at 1.8 V | 500 Ω to 1 kΩ                      |
| VJTAG at 1.5 V | 500 Ω to 1 kΩ                      |

Table 2-183 • Recommended Tie-Off Values for the TCK and TRST Pins

Notes:

- 1. Equivalent parallel resistance if more than one device is on JTAG chain.
- 2. The TCK pin can be pulled up/down.
- 3. The TRST pin can only be pulled down.

#### TDI Test Data Input

Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin.

#### TDO Test Data Output

Serial output for JTAG boundary scan, ISP, and UJTAG usage.

### Theta-JA

Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is determined under standard conditions specified by JEDEC (JESD-51), but it has little relevance in actual performance of the product. It should be used with caution but is useful for comparing the thermal performance of one package to another.

A sample calculation showing the maximum power dissipation allowed for the AFS600-FG484 package under forced convection of 1.0 m/s and 75°C ambient temperature is as follows:

Maximum Power Allowed = 
$$\frac{T_{J(MAX)} - T_{A(MAX)}}{\theta_{JA}}$$

EQ 4

where

 $\theta_{JA}$  = 19.00°C/W (taken from Table 3-6 on page 3-7).

 $T_A = 75.00^{\circ}C$ 

Maximum Power Allowed = 
$$\frac{100.00^{\circ}C - 75.00^{\circ}C}{19.00^{\circ}C/W} = 1.3 W$$

EQ 5

The power consumption of a device can be calculated using the Microsemi power calculator. The device's power consumption must be lower than the calculated maximum power dissipation by the package. If the power consumption is higher than the device's maximum allowable power dissipation, a heat sink can be attached on top of the case, or the airflow inside the system must be increased.

### Theta-JB

Junction-to-board thermal resistance ( $\theta_{JB}$ ) measures the ability of the package to dissipate heat from the surface of the chip to the PCB. As defined by the JEDEC (JESD-51) standard, the thermal resistance from junction to board uses an isothermal ring cold plate zone concept. The ring cold plate is simply a means to generate an isothermal boundary condition at the perimeter. The cold plate is mounted on a JEDEC standard board with a minimum distance of 5.0 mm away from the package edge.

### Theta-JC

Junction-to-case thermal resistance ( $\theta_{JC}$ ) measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable for packages used with external heat sinks. Constant temperature is applied to the surface in consideration and acts as a boundary condition. This only applies to situations where all or nearly all of the heat is dissipated through the surface in consideration.

### Calculation for Heat Sink

For example, in a design implemented in an AFS600-FG484 package with 2.5 m/s airflow, the power consumption value using the power calculator is 3.00 W. The user-dependent  $T_a$  and  $T_j$  are given as follows:

 $T_{J} = 100.00^{\circ}C$ 

 $T_A = 70.00^{\circ}C$ 

From the datasheet:

 $\theta_{JA} = 17.00^{\circ}C/W$  $\theta_{JC} = 8.28^{\circ}C/W$ 

$$P = \frac{T_J - T_A}{\theta_{JA}} = \frac{100^{\circ}C - 70^{\circ}C}{17.00 \text{ W}} = 1.76 \text{ W}$$

EQ 6

# **Calculating Power Dissipation**

## **Quiescent Supply Current**

#### Table 3-8 • AFS1500 Quiescent Supply Current Characteristics

| Parameter          | Description                      | Conditions                                                                       | Temp.                  | Min. | Тур. | Max. | Unit |
|--------------------|----------------------------------|----------------------------------------------------------------------------------|------------------------|------|------|------|------|
| ICC <sup>1</sup>   | 1.5 V quiescent current          | Operational standby <sup>4</sup> ,                                               | T <sub>J</sub> = 25°C  |      | 20   | 40   | mA   |
|                    |                                  | VCC = 1.575 V                                                                    | T <sub>J</sub> = 85°C  |      | 32   | 65   | mA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 100°C |      | 59   | 120  | mA   |
|                    |                                  | Standby mode <sup>5</sup> or Sleep mode <sup>6</sup> ,<br>VCC = 0 V              |                        |      | 0    | 0    | μA   |
| ICC33 <sup>2</sup> | 3.3 V analog supplies<br>current | Operational standby <sup>4</sup> ,<br>VCC33 = 3.63 V                             | T <sub>J</sub> = 25°C  |      | 9.8  | 13   | mA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 85°C  |      | 10.7 | 14   | mA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 100°C |      | 10.8 | 15   | mA   |
|                    |                                  | Operational standby, only Analog<br>Quad and –3.3 V output ON,<br>VCC33 = 3.63 V | T <sub>J</sub> = 25°C  |      | 0.31 | 2    | mA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 85°C  |      | 0.35 | 2    | mA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 100°C |      | 0.45 | 2    | mA   |
|                    |                                  | Standby mode <sup>5</sup> , VCC33 = 3.63 V                                       | T <sub>J</sub> = 25°C  |      | 2.9  | 3.6  | mA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 85°C  |      | 2.9  | 4    | mA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 100°C |      | 3.3  | 6    | mA   |
|                    |                                  | Sleep mode <sup>6</sup> , VCC33 = 3.63 V                                         | T <sub>J</sub> = 25°C  |      | 17   | 19   | μA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 85°C  |      | 18   | 20   | μA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 100°C |      | 24   | 25   | μA   |
| ICCI <sup>3</sup>  | I/O quiescent current            | Operational standby <sup>4</sup> ,                                               | T <sub>J</sub> = 25°C  |      | 417  | 649  | μA   |
|                    |                                  | Standby mode, and Sleep Mode <sup><math>\circ</math></sup> , VCCIx = 3.63 V      | T <sub>J</sub> = 85°C  |      | 417  | 649  | μA   |
|                    |                                  |                                                                                  | T <sub>J</sub> = 100°C |      | 417  | 649  | μA   |

Notes:

1. ICC is the 1.5 V power supplies, ICC and ICC15A.

2. ICC33A includes ICC33A, ICC33PMP, and ICCOSC.

3. ICCI includes all ICCI0, ICCI1, ICCI2, and ICCI4.

4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with 200 mA, VCC33PMP is ON, XTAL is ON, and ADC is ON.

5. XTAL is configured as high gain, VCC = VJTAG = VPUMP = 0 V.

6. Sleep Mode, VCC = VJTAG = VPUMP = 0 V.



## FG676



### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/default.aspx.



Datasheet Information

| Revision                       | Changes                                                                                                                                                                                                                                                    | Page  |  |  |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|
| Advance v1.0<br>(January 2008) | All Timing Characteristics tables were updated. For the Differential I/O Standards, the Standard I/O support tables are new.                                                                                                                               | N/A   |  |  |
|                                | Table 2-3 • Array Coordinates was updated to change the max x and y values                                                                                                                                                                                 | 2-9   |  |  |
|                                | Table 2-12 • Fusion CCC/PLL Specification was updated.                                                                                                                                                                                                     | 2-31  |  |  |
|                                | A note was added to Table 2-16 · RTC ACM Memory Map.                                                                                                                                                                                                       | 2-37  |  |  |
|                                | A reference to the Peripheral's User's Guide was added to the "Voltage Regulator Power Supply Monitor (VRPSM)" section.                                                                                                                                    | 2-42  |  |  |
|                                | In Table 2-25 • Flash Memory Block Timing, the commercial conditions were updated.                                                                                                                                                                         | 2-55  |  |  |
|                                | In Table 2-26 • FlashROM Access Time, the commercial conditions were missing and have been added below the title of the table.                                                                                                                             | 2-58  |  |  |
|                                | In Table 2-36 • Analog Block Pin Description, the function description was updated for the ADCRESET.                                                                                                                                                       | 2-82  |  |  |
|                                | In the "Voltage Monitor" section, the following sentence originally had $\pm$ 10% and it was changed to +10%.                                                                                                                                              | 2-86  |  |  |
|                                | The Analog Quad inputs are tolerant up to 12 V + 10%.                                                                                                                                                                                                      |       |  |  |
|                                | In addition, this statement was deleted from the datasheet:                                                                                                                                                                                                |       |  |  |
|                                | The "Terminology" spectra is now.                                                                                                                                                                                                                          |       |  |  |
|                                | The "Terminology" section is new.                                                                                                                                                                                                                          | 2-88  |  |  |
|                                | The "Current Monitor" section was significantly updated. Figure 2-72 • Timing<br>Diagram for Current Monitor Strobe to Figure 2-74 • Negative Current Monitor and<br>Table 2-37 • Recommended Resistor for Different Current Range Measurement are<br>new. |       |  |  |
|                                | The "ADC Description" section was updated to add the "Terminology" section.                                                                                                                                                                                | 2-93  |  |  |
|                                | In the "Gate Driver" section, 25 mA was changed to 20 mA and 1.5 MHz was changed to 1.3 MHz. In addition, the following sentence was deleted: The maximum AG pad switching frequency is 1.25 MHz.                                                          | 2-94  |  |  |
|                                | The "Temperature Monitor" section was updated to rewrite most of the text and add Figure 2-78, Figure 2-79, and Table 2-38 • Temperature Data Format.                                                                                                      | 2-96  |  |  |
|                                | In Table 2-38 • Temperature Data Format, the temperature K column was changed for 85°C from 538 to 358.                                                                                                                                                    | 2-98  |  |  |
|                                | In Table 2-45 • ADC Interface Timing, "Typical-Case" was changed to "Worst-Case."                                                                                                                                                                          | 2-110 |  |  |
|                                | The "ADC Interface Timing" section is new.                                                                                                                                                                                                                 | 2-110 |  |  |
|                                | Table 2-46 • Analog Channel Specifications was updated.                                                                                                                                                                                                    | 2-118 |  |  |
|                                | The "V <sub>CC15A</sub> Analog Power Supply (1.5 V)" section was updated.                                                                                                                                                                                  | 2-224 |  |  |
|                                | The "V <sub>CCPLA/B</sub> PLL Supply Voltage" section is new.                                                                                                                                                                                              | 2-225 |  |  |
|                                | In "V <sub>CCNVM</sub> Flash Memory Block Power Supply (1.5 V)" section, supply was changed to supply input.                                                                                                                                               |       |  |  |
|                                | The "V_{CCPLA/B} PLL Supply Voltage" pin description was updated to include the following statement:                                                                                                                                                       | 2-225 |  |  |
|                                | Actel recommends tying VCCPLX to VCC and using proper filtering circuits to decouple $V_{CC}$ noise from PLL.                                                                                                                                              |       |  |  |
|                                | The "V <sub>COMPLA/B</sub> Ground for West and East PLL" section was updated.                                                                                                                                                                              | 2-225 |  |  |



Datasheet Information

| Revision                       | Changes                                                                                                                                                                                                                                                   | Page  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Advance v0.8<br>(continued)    | The voltage range in the "VPUMP Programming Supply Voltage" section was updated. The parenthetical reference to "pulled up" was removed from the statement, "VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and 3.6 V." | 2-225 |
|                                | The "ATRTNx Temperature Monitor Return" section was updated with information about grounding and floating the pin.                                                                                                                                        | 2-226 |
|                                | The following text was deleted from the "VREF I/O Voltage Reference" section: (all digital I/O).                                                                                                                                                          | 2-225 |
|                                | The "NCAP Negative Capacitor" section and "PCAP Positive Capacitor" section were updated to include information about the type of capacitor that is required to connect the two.                                                                          | 2-228 |
|                                | 1 µF was changed to 100 pF in the "XTAL1 Crystal Oscillator Circuit Input".                                                                                                                                                                               | 2-228 |
|                                | The "Programming" section was updated to include information about $V_{CCOSC}$ .                                                                                                                                                                          | 2-229 |
|                                | The VMV pins have now been tied internally with the V <sub>CCI</sub> pins.                                                                                                                                                                                | N/A   |
|                                | The AFS090"108-Pin QFN" table was updated.                                                                                                                                                                                                                | 3-2   |
|                                | The AFS090 and AFS250 devices were updated in the "108-Pin QFN" table.                                                                                                                                                                                    | 3-2   |
|                                | The AFS250 device was updated in the "208-Pin PQFP" table.                                                                                                                                                                                                | 3-8   |
|                                | The AFS600 device was updated in the "208-Pin PQFP" table.                                                                                                                                                                                                | 3-8   |
|                                | The AFS090, AFS250, AFS600, and AFS1500 devices were updated in the "256-Pin FBGA" table.                                                                                                                                                                 | 3-12  |
|                                | The AFS600 and AFS1500 devices were updated in the "484-Pin FBGA" table.                                                                                                                                                                                  | 3-20  |
| Advance v0.7                   | The AFS600 device was updated in the "676-Pin FBGA" table.                                                                                                                                                                                                |       |
| (January 2007)                 | The AFS1500 digital I/O count was updated in the "Fusion Family" table.                                                                                                                                                                                   | I     |
|                                | The AFS1500 digital I/O count was updated in the "Package I/Os: Single-/Double-<br>Ended (Analog)" table.                                                                                                                                                 | II    |
| Advance v0.6<br>(October 2006) | The second paragraph of the "PLL Macro" section was updated to include information about POWERDOWN.                                                                                                                                                       | 2-30  |
|                                | The description for bit 0 was updated in Table 2-17 · RTC Control/Status Register.                                                                                                                                                                        | 2-38  |
|                                | 3.9 was changed to 7.8 in the "Crystal Oscillator (Xtal Osc)" section.                                                                                                                                                                                    | 2-40. |
|                                | All function descriptions in Table 2-18 · Signals for VRPSM Macro.                                                                                                                                                                                        | 2-42  |
|                                | In Table 2-19 • Flash Memory Block Pin Names, the RD[31:0] description was updated.                                                                                                                                                                       | 2-43  |
|                                | The "RESET" section was updated.                                                                                                                                                                                                                          | 2-61  |
|                                | The "RESET" section was updated.                                                                                                                                                                                                                          | 2-64  |
|                                | Table 2-35 • FIFO was updated.                                                                                                                                                                                                                            | 2-79  |
|                                | The VAREF function description was updated in Table 2-36 • Analog Block Pin Description.                                                                                                                                                                  | 2-82  |
|                                | The "Voltage Monitor" section was updated to include information about low power mode and sleep mode.                                                                                                                                                     | 2-86  |
|                                | The text in the "Current Monitor" section was changed from 2 mV to 1 mV.                                                                                                                                                                                  | 2-90  |
|                                | The "Gate Driver" section was updated to include information about forcing 1 V on the drain.                                                                                                                                                              | 2-94  |



Datasheet Information

| Revision                     | Changes                                                                                                   | Page  |  |
|------------------------------|-----------------------------------------------------------------------------------------------------------|-------|--|
| Advance v0.5                 | The low power modes of operation were updated and clarified.                                              | N/A   |  |
| (June 2006)                  | The AFS1500 digital I/O count was updated in Table 1 • Fusion Family.                                     | i     |  |
|                              | The AFS1500 digital I/O count was updated in the "Package I/Os: Single-/Double-<br>Ended (Analog)" table. | ii    |  |
|                              | The "Voltage Regulator Power Supply Monitor (VRPSM)" was updated.                                         |       |  |
|                              | Figure 2-45 • FlashROM Timing Diagram was updated.                                                        | 2-53  |  |
|                              | The "256-Pin FBGA" table for the AFS1500 is new.                                                          | 3-12  |  |
| Advance v0.4<br>(April 2006) | The G was moved in the "Product Ordering Codes" section.                                                  | III   |  |
| Advance v0.3                 | The "Features and Benefits" section was updated.                                                          | I     |  |
| (April 2006)                 | The "Fusion Family" table was updated.                                                                    |       |  |
|                              | The "Package I/Os: Single-/Double-Ended (Analog)" table was updated.                                      | П     |  |
|                              | The "Product Ordering Codes" table was updated.                                                           | Ш     |  |
|                              | The "Temperature Grade Offerings" table was updated.                                                      | IV    |  |
|                              | The "General Description" section was updated to include ARM information.                                 | 1-1   |  |
|                              | Figure 2-46 • FlashROM Timing Diagram was updated.                                                        |       |  |
|                              | The "FlashROM" section was updated.                                                                       | 2-57  |  |
|                              | The "RESET" section was updated.                                                                          | 2-61  |  |
|                              | The "RESET" section was updated.                                                                          | 2-64  |  |
|                              | Figure 2-27 · Real-Time Counter System was updated.                                                       | 2-35  |  |
|                              | Table 2-19 • Flash Memory Block Pin Names was updated.                                                    | 2-43  |  |
|                              | Figure 2-33 • Flash Memory Block Diagram was updated to include AUX block information.                    | 2-45  |  |
|                              | Figure 2-34 • Flash Memory Block Organization was updated to include AUX block information.               | 2-46  |  |
|                              | The note in the "Program Operation" section was updated.                                                  | 2-48  |  |
|                              | Figure 2-76 • Gate Driver Example was updated.                                                            | 2-95  |  |
|                              | The "Analog Quad ACM Description" section was updated.                                                    | 2-130 |  |
|                              | Information about the maximum pad input frequency was added to the "Gate Driver" section.                 | 2-94  |  |
|                              | Figure 2-65 • Analog Block Macro was updated.                                                             | 2-81  |  |
|                              | Figure 2-65 • Analog Block Macro was updated.                                                             |       |  |
|                              | The "Analog Quad" section was updated.                                                                    |       |  |
|                              | The "Voltage Monitor" section was updated.                                                                | 2-86  |  |
|                              | The "Direct Digital Input" section was updated.                                                           | 2-89  |  |
|                              | The "Current Monitor" section was updated.                                                                | 2-90  |  |
|                              | Information about the maximum pad input frequency was added to the "Gate Driver" section.                 | 2-94  |  |