



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | POR, WDT                                                                  |
| Number of I/O              | 11                                                                        |
| Program Memory Size        | 1.5KB (1K x 12)                                                           |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 72 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                            |
| Supplier Device Package    | 14-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c505-20-sl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C505 can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C505 uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide, making it possible to have all single word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (200ns @ 20MHz) except for program branches.

The Table below lists program memory (EPROM) and data memory (RAM) for the PIC16C505.

| Dovice    | Memory    |        |  |  |
|-----------|-----------|--------|--|--|
| Device    | Program   | Data   |  |  |
| PIC16C505 | 1024 x 12 | 72 x 8 |  |  |

The PIC16C505 can directly or indirectly address its register files and data memory. All special function registers, including the program counter, are mapped in the data memory. The PIC16C505 has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16C505 simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC16C505 device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, one operand is typically the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with the corresponding device pins described in Table 3-1.

# 4.0 MEMORY ORGANIZATION

PIC16C505 memory is organized into program memory and data memory. For the PIC16C505, a paging scheme is used. Program memory pages are accessed using one STATUS register bit. Data memory banks are accessed using the File Select Register (FSR).

#### 4.1 Program Memory Organization

The PIC16C505 devices have a 12-bit Program Counter (PC).

The 1K x 12 (0000h-03FFh) for the PIC16C505 are physically implemented. Refer to Figure 4-1. Accessing a location above this boundary will cause a wrap-around within the first 1K x 12 space. The effective reset vector is at 0000h, (see Figure 4-1). Location 03FFh contains the internal clock oscillator calibration value. This value should never be overwritten.

#### FIGURE 4-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC16C505



### 4.2 Data Memory Organization

Data memory is composed of registers or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers and General Purpose Registers.

The Special Function Registers include the TMR0 register, the Program Counter (PCL), the Status Register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Function Registers are used to control the I/O port configuration and prescaler options.

The General Purpose Registers are used for data and control information under command of the instructions.

FIGURE 4-2: PIC16C505 REGISTER FILE MAP

For the PIC16C505, the register file is composed of 8 Special Function Registers, 24 General Purpose Registers and 48 General Purpose Registers that may be addressed using a banking scheme (Figure 4-2).

#### 4.2.1 GENERAL PURPOSE REGISTER FILE

The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register FSR (Section 4.8).



#### 6.2 **Prescaler**

An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (Section 7.6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT, and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMRO register (e.g., CLRF 1, MOVWF 1, BSF 1, x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a RESET, the prescaler contains all '0's.

#### 6.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). To avoid an unintended device

RESET, following instruction the sequence (Example 6-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

#### EXAMPLE 6-1: CHANGING PRESCALER (TIMER0→WDT)

|      | •             |                             |
|------|---------------|-----------------------------|
| 1.CL | RWDT          | ;Clear WDT                  |
| 2.CL | RF TMR0       | ;Clear TMR0 & Prescaler     |
| 3.MO | VLW '00xx1111 | 'b ;These 3 lines (5, 6, 7) |
| 4.OP | TION          | ; are required only if      |
|      |               | ; desired                   |
| 5.CL | RWDT          | ;PS<2:0> are 000 or 001     |
| 6.MO | VLW '00xx1xxx | 'b ;Set Postscaler to       |
| 7.OP | TION          | ; desired WDT rate          |
|      |               |                             |

To change prescaler from the WDT to the Timer0 module, use the sequence shown in Example 6-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.

#### EXAMPLE 6-2: CHANGING PRESCALER (WDT→TIMER0)

|        | (          |                     |
|--------|------------|---------------------|
| CLRWDT |            | ;Clear WDT and      |
|        |            | ;prescaler          |
| MOVLW  | 'xxxx0xxx' | ;Select TMR0, new   |
|        |            | ;prescale value and |
|        |            | ;clock source       |
|        |            |                     |

OPTION



#### **BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER** FIGURE 6-5:

#### 7.2.5 INTERNAL 4 MHz RC OSCILLATOR

The internal RC oscillator provides a fixed 4 MHz (nominal) system clock at VDD = 5V and  $25^{\circ}C$ , see Electrical Specifications section for information on variation over voltage and temperature.

In addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal RC oscillator. This location is always protected, regardless of the code protect settings. This value is programmed as a MOVLW XX instruction where XX is the calibration value, and is placed at the reset vector. This will load the W register with the calibration value upon reset and the PC will then roll over to the users program at address 0x000. The user then has the option of writing the value to the OSCCAL Register (05h) or ignoring it.

OSCCAL, when written to with the calibration value, will "trim" the internal oscillator to remove process variation from the oscillator frequency.

**Note:** Please note that erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be read prior to erasing the part so it can be reprogrammed correctly later.

For the PIC16C505, only bits <7:2> of OSCCAL are implemented.

#### 7.3 <u>RESET</u>

The device differentiates between various kinds of reset:

- a) Power on reset (POR)
- b) MCLR reset during normal operation
- c) MCLR reset during SLEEP
- d) WDT time-out reset during normal operation
- e) WDT time-out reset during SLEEP
- f) Wake-up from SLEEP on pin change

Some registers are not reset in any way, they are unknown on POR and unchanged in any other reset. Most other registers are reset to "reset state" on poweron reset (POR), MCLR, WDT or wake-up on pin change reset during normal operation. They are not affected by a WDT reset during SLEEP or MCLR reset during SLEEP, since these resets are viewed as resumption of normal operation. The exceptions to this are TO, PD and RBWUF bits. They are set or cleared differently in different reset situations. These bits are used in software to determine the nature of reset. See Table 7-3 for a full description of reset states of all registers.

#### 7.3.1 MCLR ENABLE

This configuration bit when unprogrammed (left in the '1' state) enables the external  $\overline{\text{MCLR}}$  function. When programmed, the  $\overline{\text{MCLR}}$  function is tied to the internal VDD, and the pin is assigned to be a I/O. See Figure 7-6.

### FIGURE 7-6: MCLR SELECT



### 7.4 Power-On Reset (POR)

The PIC16C505 family incorporates on-chip Power-On Reset (POR) circuitry, which provides an internal chip reset for most power-up situations.

The on chip POR circuit holds the chip in reset until VDD has reached a high enough level for proper operation. To take advantage of the internal POR, program the RB3/MCLR/VPP pin as MCLR and tie through a resistor to VDD or program the pin as RB3. An internal weak pull-up resistor is implemented using a transistor. Refer to Table 10-1 for the pull-up resistor ranges. This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified. See Electrical Specifications for details.

When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, ...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating parameters are met.

A simplified block diagram of the on-chip Power-On Reset circuit is shown in Figure 7-7.

The Power-On Reset circuit and the Device Reset Timer (Section 7.5) circuit are closely related. On power-up, the reset latch is set and the DRT is reset. The DRT timer begins counting once it detects  $\overline{\text{MCLR}}$ to be high. After the time-out period, which is typically 18 ms, it will reset the reset latch and thus end the onchip reset signal.

A power-up example where MCLR is held low is shown in Figure 7-8. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of reset TDRT msec after MCLR goes high.

In Figure 7-9, the on-chip Power-On Reset feature is being used (MCLR and VDD are tied together or the pin is programmed to be RB3.). The VDD is stable before the start-up timer times out and there is no problem in getting a proper reset. However, Figure 7-10 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses that MCLR is high and when MCLR and VDD actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip may not function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 7-9).

| Note: | When the device starts normal operation       |
|-------|-----------------------------------------------|
|       | (exits the reset condition), device operating |
|       | parameters (voltage, frequency, tempera-      |
|       | ture, etc.) must be met to ensure operation.  |
|       | If these conditions are not met, the device   |
|       | must be held in reset until the operating     |
|       | conditions are met.                           |

For additional information refer to Application Notes "Power-Up Considerations" - AN522 and "Power-up Trouble Shooting" - AN607.

#### 7.6.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, a time-out period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-topart process variations (see DC specs).

Under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

#### 7.6.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWDT instruction clears the WDT and the postscaler, if assigned to the WDT, and prevents it from timing out and generating a device RESET.

The SLEEP instruction resets the WDT and the postscaler, if assigned to the WDT. This gives the maximum SLEEP time before a WDT wake-up reset.



#### FIGURE 7-11: WATCHDOG TIMER BLOCK DIAGRAM

| TABLE 7-6: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIM | ER |
|------------------------------------------------------------------|----|
|------------------------------------------------------------------|----|

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------------|---------------------------------|
| N/A     | OPTION | RBWU  | RBPU  | TOCS  | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                       |

Legend: Shaded boxes = Not used by Watchdog Timer, — = unimplemented, read as '0', u = unchanged.

#### 7.7 <u>Time-Out Sequence, Power Down,</u> and Wake-up from SLEEP Status Bits (TO/PD/RBWUF)

The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$ , and RBWUF bits in the STATUS register can be tested to determine if a RESET condition has been caused by a power-up condition, a  $\overline{\text{MCLR}}$  or Watchdog Timer (WDT) reset.

| TABLE 7-7: | TO/PD/RBWUF STATUS |
|------------|--------------------|
|            | AFTER RESET        |

| RBWUF | то | PD | RESET caused by                     |  |  |
|-------|----|----|-------------------------------------|--|--|
| 0     | 0  | 0  | WDT wake-up from<br>SLEEP           |  |  |
| 0     | 0  | u  | WDT time-out (not from SLEEP)       |  |  |
| 0     | 1  | 0  | MCLR wake-up from<br>SLEEP          |  |  |
| 0     | 1  | 1  | Power-up                            |  |  |
| 0     | u  | u  | MCLR not during SLEEP               |  |  |
| 1     | 1  | 0  | Wake-up from SLEEP on<br>pin change |  |  |

Legend: u = unchanged

Note 1: The TO, PD, and RBWUF bits maintain their status (u) until a reset occurs. A low-pulse on the MCLR input does not change the TO, PD, and RBWUF status bits.

#### 7.8 Reset on Brown-Out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a brown-out.

To reset PIC16C505 devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 7-12 and Figure 7-13.

#### FIGURE 7-12: BROWN-OUT PROTECTION CIRCUIT 1



#### FIGURE 7-13: BROWN-OUT PROTECTION CIRCUIT 2



This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$

**Note 1:** Pin must be confirmed as  $\overline{MCLR}$ .

### FIGURE 7-14: BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. There are 7 different trip point selections to accommodate 5V to 3V systems.

#### 7.9 Power-Down Mode (SLEEP)

A device may be powered down (SLEEP) and later powered up (Wake-up from SLEEP).

#### 7.9.1 SLEEP

The Power-Down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{TO}$  bit (STATUS<4>) is set, the  $\overline{PD}$  bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low or hi-impedance).

It should be noted that a RESET generated by a WDT time-out does not drive the MCLR pin low.

For lowest current consumption while powered down, the T0CKI input should be at VDD or VSS and the RB3/ $\overline{\text{MCLR}}$ /VPP pin must be at a logic high level (VIHMC) if  $\overline{\text{MCLR}}$  is enabled.

#### 7.9.2 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. An external reset input on RB3/MCLR/VPP pin, when configured as MCLR.
- 2. A Watchdog Timer time-out reset (if WDT was enabled).
- 3. A change on input pin RB0, RB1, RB3 or RB4 when wake-up on change is enabled.

These events cause a device reset. The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$ , and RBWUF bits can be used to determine the cause of device reset. The  $\overline{\text{TO}}$  bit is cleared if a WDT time-out occurred (and caused wake-up). The  $\overline{\text{PD}}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The RBWUF bit indicates a change in state while in SLEEP at pins RB0, RB1, RB3 or RB4 (since the last file or bit operation on RB port).



The WDT is cleared when the device wakes from sleep, regardless of the wake-up source.

### 7.10 Program Verification/Code Protection

If the code protection bit has not been programmed, the on-chip program memory can be read out for verification purposes.

The first 64 locations and the last location (OSCCAL) can be read, regardless of the code protection bit setting.

#### 7.11 ID Locations

Four memory locations are designated as ID locations where the user can store checksum or other codeidentification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify.

Use only the lower 4 bits of the ID locations and always program the upper 8 bits as '0's.

# 8.0 INSTRUCTION SET SUMMARY

Each PIC16C505 instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC16C505 instruction set summary in Table 8-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 8-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

#### TABLE 8-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| x             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is<br>the recommended form of use for compatibility<br>with all Microchip software tools. |
| d             | Destination select;<br>d = 0 (store result in W)<br>d = 1 (store result in file register 'f')<br>Default is d = 1                                                              |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| WDT           | Watchdog Timer Counter                                                                                                                                                         |
| TO            | Time-Out bit                                                                                                                                                                   |
| PD            | Power-Down bit                                                                                                                                                                 |
| dest          | Destination, either the W register or the specified register file location                                                                                                     |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| < >           | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Figure 8-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

# FIGURE 8-1: GENERAL FORMAT FOR INSTRUCTIONS



<sup>© 1999-2012</sup> Microchip Technology Inc.

# PIC16C505

| CALL                            | Subroutine Call                                                                                                                                                                                                                  |  |  |  |  |  |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                         | [ <i>label</i> ] CALL k                                                                                                                                                                                                          |  |  |  |  |  |
| Operands:                       | $0 \le k \le 255$                                                                                                                                                                                                                |  |  |  |  |  |
| Operation:                      | (PC) + 1 $\rightarrow$ Top of Stack;<br>k $\rightarrow$ PC<7:0>;<br>(STATUS<6:5>) $\rightarrow$ PC<10:9>;<br>0 $\rightarrow$ PC<8>                                                                                               |  |  |  |  |  |
| Status Affected:                | None                                                                                                                                                                                                                             |  |  |  |  |  |
| Encoding:                       | 1001 kkkk kkkk                                                                                                                                                                                                                   |  |  |  |  |  |
| Description.                    | address (PC+1) is pushed onto the<br>stack. The eight bit immediate<br>address is loaded into PC bits<br><7:0>. The upper bits PC<10:9><br>are loaded from STATUS<6:5>,<br>PC<8> is cleared. CALL is a two<br>cycle instruction. |  |  |  |  |  |
| Words:                          | 1                                                                                                                                                                                                                                |  |  |  |  |  |
| Cycles:                         | 2                                                                                                                                                                                                                                |  |  |  |  |  |
| Example:                        | HERE CALL THERE                                                                                                                                                                                                                  |  |  |  |  |  |
| Before Instru<br>PC =           | ction<br>address (HERE)                                                                                                                                                                                                          |  |  |  |  |  |
| After Instruct<br>PC =<br>TOS = | on<br>address (THERE)<br>address (HERE + 1)                                                                                                                                                                                      |  |  |  |  |  |

## CLRF Clear f

| Syntax:                        | [label] CLRF f                                                                              |           |      |  |  |  |
|--------------------------------|---------------------------------------------------------------------------------------------|-----------|------|--|--|--|
| Operands:                      | $0 \le f \le 31$                                                                            |           |      |  |  |  |
| Operation:                     | $\begin{array}{l} \text{00h} \rightarrow (\text{f}); \\ 1 \rightarrow \text{Z} \end{array}$ |           |      |  |  |  |
| Status Affected:               | Z                                                                                           |           |      |  |  |  |
| Encoding:                      | 0000                                                                                        | 011f      | ffff |  |  |  |
| Description:                   | The contents of register 'f' are cleared and the Z bit is set.                              |           |      |  |  |  |
| Words:                         | 1                                                                                           |           |      |  |  |  |
| Cycles:                        | 1                                                                                           |           |      |  |  |  |
| Example:                       | CLRF                                                                                        | FLAG_REG  | 3    |  |  |  |
| Before Instru<br>FLAG_RE       | ction<br>EG =                                                                               | 0x5A      |      |  |  |  |
| After Instruct<br>FLAG_RE<br>Z | ion<br>EG =<br>=                                                                            | 0x00<br>1 |      |  |  |  |

| CLRW                     | Clear W                                                                         |
|--------------------------|---------------------------------------------------------------------------------|
| Syntax:                  | [label] CLRW                                                                    |
| Operands:                | None                                                                            |
| Operation:               | $00h \rightarrow (W);$                                                          |
|                          | $1 \rightarrow Z$                                                               |
| Status Affected:         | Z                                                                               |
| Encoding:                | 0000 0100 0000                                                                  |
| Description:             | The W register is cleared. Zero bit (Z) is set.                                 |
| Words:                   | 1                                                                               |
| Cycles:                  | 1                                                                               |
| Example:                 | CLRW                                                                            |
| Before Instru<br>W =     | uction<br>0x5A                                                                  |
| After Instruct           | tion                                                                            |
| W =                      | 0x00                                                                            |
| Ζ =                      | 1                                                                               |
|                          |                                                                                 |
| CLRWDT                   | Clear Watchdog Timer                                                            |
| Syntax:                  | [label] CLRWDT                                                                  |
| Operands:                | None                                                                            |
| Operation:               | $00h \rightarrow WDT;$                                                          |
|                          | $0 \rightarrow WDI$ prescaler (if assigned);<br>$1 \rightarrow \overline{TO}$ : |
|                          | $1 \rightarrow \overline{PD}$                                                   |
| Status Affected:         | TO, PD                                                                          |
| Encoding:                | 0000 0000 0100                                                                  |
| Description:             | The CLRWDT instruction resets the                                               |
|                          | WDT. It also resets the prescaler, if                                           |
|                          | WDT and not Timer0. Status bits                                                 |
|                          | $\overline{TO}$ and $\overline{PD}$ are set.                                    |
| Words:                   | 1                                                                               |
| Cycles:                  | 1                                                                               |
| Example:                 | CLRWDT                                                                          |
| Before Instru<br>WDT cou | uction<br>unter = ?                                                             |
| After Instruc            | tion                                                                            |
| WDT cou                  | unter = 0x00                                                                    |
|                          | = 1                                                                             |
| PD                       | = 1                                                                             |

# PIC16C505

| SLEEP            | Enter SLEEP Mode                                                                                                                                                                                                                                                           |       |      |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--|--|--|
| Syntax:          | [ <i>label</i> ]                                                                                                                                                                                                                                                           | SLEEP |      |  |  |  |
| Operands:        | None                                                                                                                                                                                                                                                                       |       |      |  |  |  |
| Operation:       | $\begin{array}{l} \text{00h} \rightarrow \text{WDT;} \\ 0 \rightarrow \text{WDT prescaler;} \\ 1 \rightarrow \overline{\text{TO};} \\ 0 \rightarrow \overline{\text{PD}} \end{array}$                                                                                      |       |      |  |  |  |
| Status Affected: | TO, PD, F                                                                                                                                                                                                                                                                  | RBWUF |      |  |  |  |
| Encoding:        | 0000                                                                                                                                                                                                                                                                       | 0000  | 0011 |  |  |  |
| Description:     | Time-out status bit (TO) is set. The<br>power down status bit (PD) is<br>cleared.<br>RBWUF is unaffected.<br>The WDT and its prescaler are<br>cleared.<br>The processor is put into SLEEP<br>mode with the oscillator stopped.<br>See section on SLEEP for more<br>details |       |      |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                          |       |      |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                                                                          |       |      |  |  |  |
| Example:         | SLEEP                                                                                                                                                                                                                                                                      |       |      |  |  |  |

| SUBWF                                           | Sub                                 | otract                                        | W from                                                              | f                                                                  |                                      |
|-------------------------------------------------|-------------------------------------|-----------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------|
| Syntax:                                         | [lab                                | el]                                           | SUBWF                                                               | f,d                                                                |                                      |
| Operands:                                       | 0 ≤ 1<br>d ∈                        | f ≤ 31<br>[0,1]                               |                                                                     |                                                                    |                                      |
| Operation:                                      | (f) –                               | · (W)                                         | $\rightarrow$ (dest)                                                |                                                                    |                                      |
| Status Affected:                                | С, С                                | DC, Z                                         |                                                                     |                                                                    |                                      |
| Encoding:                                       | 00                                  | 00                                            | 10df                                                                | ffff                                                               |                                      |
| Description:                                    | Sub<br>the<br>is 0,<br>regi<br>stor | tract<br>W reg<br>, the r<br>ster. I<br>ed ba | (2's comp<br>gister fron<br>esult is s<br>f 'd' is 1,<br>ick in reg | blement m<br>n register<br>tored in tl<br>the result<br>ister 'f'. | nethod)<br>'f'. If 'd'<br>he W<br>is |
| Words:                                          | 1                                   |                                               |                                                                     |                                                                    |                                      |
| Cycles:                                         | 1                                   |                                               |                                                                     |                                                                    |                                      |
| Example 1:                                      | SUB                                 | WF                                            | REG1, 1                                                             |                                                                    |                                      |
| Before Instru<br>REG1<br>W<br>C                 | ction<br>=<br>=<br>=                | 3<br>2<br>?                                   |                                                                     |                                                                    |                                      |
| After Instructi<br>REG1<br>W<br>C<br>Example 2: | on<br>=<br>=<br>=                   | 1<br>2<br>1                                   | ; result is                                                         | positive                                                           |                                      |
| Before Instru                                   | ction                               |                                               |                                                                     |                                                                    |                                      |
| REG1<br>W<br>C                                  | =<br>=<br>=                         | 2<br>2<br>?                                   |                                                                     |                                                                    |                                      |
| After Instructi<br>REG1<br>W<br>C               | on<br>=<br>=<br>=                   | 0<br>2<br>1                                   | ; result is                                                         | zero                                                               |                                      |
| Example 3:                                      |                                     |                                               |                                                                     |                                                                    |                                      |
| Before Instruc<br>REG1<br>W<br>C                | ction<br>=<br>=<br>=                | 1<br>2<br>?                                   |                                                                     |                                                                    |                                      |
| After Instructi<br>REG1<br>W<br>C               | ion<br>=<br>=<br>=                  | FF<br>2<br>0                                  | ; result is                                                         | negative                                                           |                                      |

# 9.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers and dsPIC<sup>®</sup> digital signal controllers are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - HI-TECH C<sup>®</sup> for Various Device Families
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit<sup>™</sup> 3 Debug Express
- Device Programmers
  - PICkit<sup>™</sup> 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits

## 9.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> operating system-based application that contains:

- A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- High-level source code debugging
- Mouse over variable inspection
- Drag and drop variables from source to watch windows
- Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

## 9.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit<sup>™</sup> 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit<sup>™</sup> 2 enables in-circuit debugging on most PIC<sup>®</sup> microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

## 9.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

## 9.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

#### 10.2 DC CHARACTERISTICS:

PIC16LC505-04 (Commercial, Industrial)

| DC Characteristics<br>Power Supply Pins |                                                                 |       |             | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^\circ C \leq TA \leq +70^\circ C \mbox{ (commercial)} \\ -40^\circ C \leq TA \leq +85^\circ C \mbox{ (industrial)} \end{array}$ |             |                |                                                                                                         |
|-----------------------------------------|-----------------------------------------------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|---------------------------------------------------------------------------------------------------------|
| Parm.<br>No.                            | Characteristic                                                  | Sym   | Min         | Typ <sup>(1)</sup>                                                                                                                                                                                                                                       | Max         | Units          | Conditions                                                                                              |
| D001                                    | Supply Voltage                                                  | Vdd   | 2.5         |                                                                                                                                                                                                                                                          | 5.5         | V              | See Figure 10-1 through Figure 10-3                                                                     |
| D002                                    | RAM Data Retention<br>Voltage <sup>(2)</sup>                    | Vdr   | -           | 1.5*                                                                                                                                                                                                                                                     | _           | V              | Device in SLEEP mode                                                                                    |
| D003                                    | VDD Start Voltage to ensure<br>Power-on Reset                   | VPOR  | -           | Vss                                                                                                                                                                                                                                                      |             | V              | See section on Power-on Reset for details                                                               |
| D004                                    | VDD Rise Rate to ensure<br>Power-on Reset                       | SVDD  | 0.05*       | _                                                                                                                                                                                                                                                        |             | V/ms           | See section on Power-on Reset for details                                                               |
| D010                                    | Supply Current <sup>(3)</sup>                                   | IDD   | _           | 0.8<br>0.4                                                                                                                                                                                                                                               | 1.4<br>0.8  | mA<br>mA       | Fosc = 4MHz, VDD = 5.5V, WDT disabled<br>(Note 4)*<br>Fosc = 4MHz, VDD = 2.5V, WDT disabled<br>(Note 4) |
|                                         |                                                                 |       | _           | 15                                                                                                                                                                                                                                                       | 23          | μA             | FOSC = 32kHz, VDD = 2.5V, WD1 disabled (Note 6)                                                         |
| D020                                    | Power-Down Current <sup>(5)</sup>                               | IPD   | _<br>_<br>_ | 0.25<br>0.25<br>3                                                                                                                                                                                                                                        | 3<br>4<br>8 | μΑ<br>μΑ<br>μΑ | VDD = 2.5V (Note 6)<br>VDD = 3.0V * (Note 6)<br>VDD = 5.5V Industrial                                   |
| D022                                    | WDT Current <sup>(5)</sup>                                      | ΔIWDT | —           | 2.0                                                                                                                                                                                                                                                      | 4           | μA             | VDD = 2.5V (Note 6)                                                                                     |
| 1A                                      | LP Oscillator Operating<br>Frequency<br>RC Oscillator Operating | Fosc  | 0           | _                                                                                                                                                                                                                                                        | 200         | kHz            | All temperatures                                                                                        |
|                                         | Frequency<br>XT Oscillator Operating                            |       | 0           | —                                                                                                                                                                                                                                                        | 4           | MHz            | All temperatures                                                                                        |
|                                         | Frequency<br>HS Oscillator Operating                            |       | 0           |                                                                                                                                                                                                                                                          | 4           | MHz            | All temperatures                                                                                        |
|                                         | Frequency                                                       |       | 0           | _                                                                                                                                                                                                                                                        | 4           | MHz            | All temperatures                                                                                        |

\* These parameters are characterized but not tested.

- 2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
- **3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
- 4: Does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kOhm.
- 5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.
- 6: Commercial temperature range only.

**Note 1:** Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

# PIC16C505

**TABLE 10-2:** 

## 10.5 <u>Timing Diagrams and Specifications</u>



**EXTERNAL CLOCK TIMING REQUIREMENTS - PIC16C505** 

| AC Chara         | cteristics | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial),} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial),} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in Section 10.1} \end{array}$ |     |                    |        |       |                               |
|------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------|-------|-------------------------------|
| Parameter<br>No. | Sym        | Characteristic                                                                                                                                                                                                                                                                                                                                                                                  | Min | Typ <sup>(1)</sup> | Max    | Units | Conditions                    |
| 1A               | Fosc       | External CLKIN Frequency <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                         | DC  | —                  | 4      | MHz   | XT osc mode                   |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | DC  | _                  | 4      | MHz   | HS osc mode<br>(PIC16C505-04) |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | DC  | —                  | 20     | MHz   | HS osc mode<br>(PIC16C505-20) |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | DC  | —                  | 200    | kHz   | LP osc mode                   |
|                  |            | Oscillator Frequency <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                             | DC  | —                  | 4      | MHz   | EXTRC osc mode                |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 0.1 | —                  | 4      | MHz   | XT osc mode                   |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 4   | _                  | 4      | MHz   | HS osc mode<br>(PIC16C505-04) |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | DC  |                    | 200    | kHz   | LP osc mode                   |
| 1                | Tosc       | External CLKIN Period <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                            | 250 |                    | —      | ns    | XT osc mode                   |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 50  | _                  | _      | ns    | HS osc mode<br>(PIC16C505-20) |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 |     | —                  | —      | μs    | LP osc mode                   |
|                  |            | Oscillator Period <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                | 250 | _                  | —      | ns    | EXTRC osc mode                |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 250 |                    | 10,000 | ns    | XT osc mode                   |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 250 | —                  | 250    | ns    | HS ocs mode<br>(PIC16C505-04) |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 50  | _                  | 250    | ns    | HS ocs mode<br>(PIC16C505-20) |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 5   |                    | _      | μs    | LP osc mode                   |
| 2                | Тсү        | Instruction Cycle Time                                                                                                                                                                                                                                                                                                                                                                          | _   | 4/Fosc             | DC     | ns    |                               |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption.

200

When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

ns

# 11.0 DC AND AC CHARACTERISTICS -PIC16C505

The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables the data presented are outside specified operating range (e.g., outside specified VDD range). This is for information only and devices will operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation.

#### FIGURE 11-1: CALIBRATED INTERNAL RC FREQUENCY RANGE VS. TEMPERATURE (VDD = 5.0V) (INTERNAL RC IS CALIBRATED TO 25°C, 5.0V)





| Oscillator  | Frequency | $VDD = 3.0V^{(1)}$    | VDD = 5.5V            |
|-------------|-----------|-----------------------|-----------------------|
| External RC | 4 MHz     | 240 µA <sup>(2)</sup> | 800 µA <sup>(2)</sup> |
| Internal RC | 4 MHz     | 320 µA                | 800 µA                |
| ХТ          | 4 MHz     | 300 µA                | 800 µA                |
| LP          | 32 kHz    | 19 µA                 | 50 µA                 |
| HS          | 20 MHz    | N/A                   | 4.5 mA                |

## TABLE 11-1: DYNAMIC IDD (TYPICAL) - WDT ENABLED, 25°C

**Note 1:** LP oscillator based on VDD = 2.5V

2: Does not include current through external R&C.



### FIGURE 11-3: WDT TIMER TIME-OUT PERIOD vs. Vdd

#### FIGURE 11-4: SHORT DRT PERIOD VS. VDD



# APPENDIX A: REVISION HISTORY

# Revision D (June 2012)

- Section 12.0 "Packaging Information" was updated with current package outline drawings.
- Removed Section 2.1 "UV Erasable Devices" section.

# READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE: | Technical Publications Manager<br>Reader Response                             | Total Pages Sent                      |  |  |  |  |
|------------|-------------------------------------------------------------------------------|---------------------------------------|--|--|--|--|
| Fror       | n: Name                                                                       |                                       |  |  |  |  |
|            | Company                                                                       |                                       |  |  |  |  |
|            | Address                                                                       |                                       |  |  |  |  |
|            | City / State / ZIP / Country                                                  |                                       |  |  |  |  |
|            | Telephone: ()                                                                 | FAX: ()                               |  |  |  |  |
| Арр        | lication (optional):                                                          |                                       |  |  |  |  |
| Wou        | Id you like a reply? Y N                                                      |                                       |  |  |  |  |
| Dev        | ice: PIC16C505                                                                | Literature Number: DS40192D           |  |  |  |  |
| Que        | stions:                                                                       |                                       |  |  |  |  |
| 1.         | What are the best features of this document?                                  |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
| 2.         | How does this document meet your hardware and soft                            | ware development needs?               |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
| 3.         | 3. Do you find the organization of this document easy to follow? If not, why? |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
| 1          | What additions to the desumant do you think would an                          | hance the structure and subject?      |  |  |  |  |
| 4.         |                                                                               |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
| 5.         | What deletions from the document could be made with                           | out affecting the overall usefulness? |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
| 6.         | Is there any incorrect or misleading information (what a                      | and where)?                           |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
| 7.         | How would you improve this document?                                          |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |
|            |                                                                               |                                       |  |  |  |  |