

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | POR, WDT                                                                    |
| Number of I/O              | 11                                                                          |
| Program Memory Size        | 1.5KB (1K x 12)                                                             |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | •                                                                           |
| RAM Size                   | 72 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                   |
| Data Converters            | •                                                                           |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                              |
| Supplier Device Package    | 14-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c505t-04i-sl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1). The Special Function Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

| Address            | Name   | Bit 7         | Bit 6       | Bit 5       | Bit 4        | Bit 3       | Bit 2        | Bit 1   | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets <sup>(2)</sup> |
|--------------------|--------|---------------|-------------|-------------|--------------|-------------|--------------|---------|-------|-------------------------------|------------------------------------------------|
| 00h                | INDF   | Uses conte    | ents of FSF | R to addres | ss data me   | mory (not a | physical reg | jister) |       | xxxx xxxx                     | uuuu uuuu                                      |
| 01h                | TMR0   | 8-bit real-ti | me clock/c  | ounter      |              |             |              |         |       | xxxx xxxx                     | uuuu uuuu                                      |
| 02h <sup>(1)</sup> | PCL    | Low order     | 8 bits of P | C           |              |             |              |         |       | 1111 1111                     | 1111 1111                                      |
| 03h                | STATUS | RBWUF         | —           | PAO         | TO           | PD          | Z            | DC      | С     | 0001 1xxx                     | q00q quuu <sup>(1)</sup>                       |
| 04h                | FSR    | Indirect dat  | ta memory   | address p   | ointer       |             |              | •       |       | 110x xxxx                     | 11uu uuuu                                      |
| 05h                | OSCCAL | CAL5          | CAL4        | CAL3        | CAL2         | CAL1        | CAL0         | -       | _     | 1000 00                       | uuuu uu                                        |
| N/A                | TRISB  | —             | -           | I/O contro  | ol registers |             |              |         |       | 11 1111                       | 11 1111                                        |
| N/A                | TRISC  | —             | _           | I/O contro  | ol registers |             |              |         |       | 11 1111                       | 11 1111                                        |
| N/A                | OPTION | RBWU          | RBPU        | TOCS        | TOSE         | PSA         | PS2          | PS1     | PS0   | 1111 1111                     | 1111 1111                                      |
| 06h                | PORTB  | —             | —           | RB5         | RB4          | RB3         | RB2          | RB1     | RB0   | xx xxxx                       | uu uuuu                                        |
| 07h                | PORTC  | —             | _           | RC5         | RC4          | RC3         | RC2          | RC1     | RC0   | xx xxxx                       | uu uuuu                                        |

### TABLE 4-1:SPECIAL FUNCTION REGISTER (SFR) SUMMARY

Legend: Shaded cells not used by Port Registers, read as '0', — = unimplemented, read as '0', x = unknown, u = unchanged, q = depends on condition.

Note 1: If reset was due to wake-up on pin change, then bit 7 = 1. All other rests will cause bit 7 = 0.

Note 2: Other (non-power-up) resets include external reset through MCLR, watchdog timer and wake-up on pin change reset.

### TABLE 5-1: SUMMARY OF PORT REGISTERS

| Address | Name   | Bit 7 | Bit 6 | Bit 5      | Bit 4       | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other Resets |
|---------|--------|-------|-------|------------|-------------|-------|-------|-------|-------|-------------------------------|------------------------------|
| N/A     | TRISB  | —     | _     | I/O contro | l registers |       |       |       |       | 11 1111                       | 11 1111                      |
| N/A     | TRISC  | —     | _     | I/O contro | l registers |       |       |       |       | 11 1111                       | 11 1111                      |
| N/A     | OPTION | RBWU  | RBPU  | TOCS       | TOSE        | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                    |
| 03h     | STATUS | RBWUF | _     | PAO        | TO          | PD    | Z     | DC    | С     | 0001 1xxx                     | q00q quuu <sup>(1)</sup>     |
| 06h     | PORTB  | —     | _     | RB5        | RB4         | RB3   | RB2   | RB1   | RB0   | xx xxxx                       | uu uuuu                      |
| 07h     | PORTC  | _     | _     | RC5        | RC4         | RC3   | RC2   | RC1   | RC0   | xx xxxx                       | uu uuuu                      |

Legend: Shaded cells not used by Port Registers, read as '0', — = unimplemented, read as '0', x = unknown, u = unchanged, q = depends on condition.

Note 1: If reset was due to wake-up on pin change, then bit 7 = 1. All other rests will cause bit 7 = 0.

### 5.5 I/O Programming Considerations

#### 5.5.1 BI-DIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bidirectional I/O pin (say bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the input mode, no problem occurs. However, if bit0 is switched into output mode later on, the content of the data latch may now be unknown.

Example 5-1 shows the effect of two sequential read-modify-write instructions (e.g.,  ${\tt BCF}\,,~{\tt BSF},$  etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wiredand"). The resulting high output currents may damage the chip.

### EXAMPLE 5-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

; Initial PORTB Settings ; PORTB<5:3> Inputs ; PORTB<2:0> Outputs ; ; PORTB latch PORTB pins -----; BCF ;--01 -ppp --11 pppp PORTB, 5 BCF PORTB, 4 ;--10 -ppp --11 pppp MOVLW 007h ;

TRIS PORTB

; ;Note that the user may have expected the pin ;values to be --00 pppp. The 2nd BCF caused ;RB5 to be latched as the pin value (High).

;--10 -ppp

--11 pppp

### 5.5.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction causes that file to be read into the CPU. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

### 7.2 Oscillator Configurations

### 7.2.1 OSCILLATOR TYPES

The PIC16C505 can be operated in four different oscillator modes. The user can program three configuration bits (FOSC<2:0>) to select one of these four modes:

- LP: Low Power Crystal
- XT: Crystal/Resonator
- HS: High Speed Crystal/Resonator
- INTRC: Internal 4 MHz Oscillator
- EXTRC: External Resistor/Capacitor

### 7.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In HS, XT or LP modes, a crystal or ceramic resonator is connected to the RB5/OSC1/CLKIN and RB4/ OSC2/CLKOUT pins to establish oscillation (Figure 7-1). The PIC16C505 oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in HS, XT or LP modes, the device can have an external clock source drive the RB5/OSC1/CLKIN pin (Figure 7-2).

### FIGURE 7-1: CRYSTAL OPERATION (OR CERAMIC RESONATOR) (HS, XT OR LP OSC CONFIGURATION)



### FIGURE 7-2: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)



# TABLE 7-1:CAPACITOR SELECTION<br/>FOR CERAMIC RESONATORS<br/>- PIC16C505

| Osc<br>Type | Resonator<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 |
|-------------|-------------------|------------------|------------------|
| XT          | 4.0 MHz           | 30 pF            | 30 pF            |
| HS          | 16 MHz            | 10-47 pF         | 10-47 pF         |

These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.

### TABLE 7-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR -PIC16C505

| Osc<br>Type | Resonator<br>Freq     | Cap.Range<br>C1 | Cap. Range<br>C2 |
|-------------|-----------------------|-----------------|------------------|
| LP          | 32 kHz <sup>(1)</sup> | 15 pF           | 15 pF            |
| XT          | 200 kHz               | 47-68 pF        | 47-68 pF         |
|             | 1 MHz                 | 15 pF           | 15 pF            |
|             | 4 MHz                 | 15 pF           | 15 pF            |
| HS          | 20 MHz                | 15-47 pF        | 15-47 pF         |

**Note 1:** For VDD > 4.5V, C1 = C2  $\approx$  30 pF is recommended.

These values are for design guidance only. Rs may be required to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.

### 7.2.5 INTERNAL 4 MHz RC OSCILLATOR

The internal RC oscillator provides a fixed 4 MHz (nominal) system clock at VDD = 5V and  $25^{\circ}C$ , see Electrical Specifications section for information on variation over voltage and temperature.

In addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal RC oscillator. This location is always protected, regardless of the code protect settings. This value is programmed as a MOVLW XX instruction where XX is the calibration value, and is placed at the reset vector. This will load the W register with the calibration value upon reset and the PC will then roll over to the users program at address 0x000. The user then has the option of writing the value to the OSCCAL Register (05h) or ignoring it.

OSCCAL, when written to with the calibration value, will "trim" the internal oscillator to remove process variation from the oscillator frequency.

**Note:** Please note that erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be read prior to erasing the part so it can be reprogrammed correctly later.

For the PIC16C505, only bits <7:2> of OSCCAL are implemented.

### 7.3 <u>RESET</u>

The device differentiates between various kinds of reset:

- a) Power on reset (POR)
- b) MCLR reset during normal operation
- c) MCLR reset during SLEEP
- d) WDT time-out reset during normal operation
- e) WDT time-out reset during SLEEP
- f) Wake-up from SLEEP on pin change

Some registers are not reset in any way, they are unknown on POR and unchanged in any other reset. Most other registers are reset to "reset state" on poweron reset (POR), MCLR, WDT or wake-up on pin change reset during normal operation. They are not affected by a WDT reset during SLEEP or MCLR reset during SLEEP, since these resets are viewed as resumption of normal operation. The exceptions to this are TO, PD and RBWUF bits. They are set or cleared differently in different reset situations. These bits are used in software to determine the nature of reset. See Table 7-3 for a full description of reset states of all registers.

### 7.3.1 MCLR ENABLE

This configuration bit when unprogrammed (left in the '1' state) enables the external  $\overline{\text{MCLR}}$  function. When programmed, the  $\overline{\text{MCLR}}$  function is tied to the internal VDD, and the pin is assigned to be a I/O. See Figure 7-6.

### FIGURE 7-6: MCLR SELECT



### 7.4 Power-On Reset (POR)

The PIC16C505 family incorporates on-chip Power-On Reset (POR) circuitry, which provides an internal chip reset for most power-up situations.

The on chip POR circuit holds the chip in reset until VDD has reached a high enough level for proper operation. To take advantage of the internal POR, program the RB3/MCLR/VPP pin as MCLR and tie through a resistor to VDD or program the pin as RB3. An internal weak pull-up resistor is implemented using a transistor. Refer to Table 10-1 for the pull-up resistor ranges. This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified. See Electrical Specifications for details.

When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, ...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating parameters are met.

A simplified block diagram of the on-chip Power-On Reset circuit is shown in Figure 7-7.

The Power-On Reset circuit and the Device Reset Timer (Section 7.5) circuit are closely related. On power-up, the reset latch is set and the DRT is reset. The DRT timer begins counting once it detects  $\overline{\text{MCLR}}$ to be high. After the time-out period, which is typically 18 ms, it will reset the reset latch and thus end the onchip reset signal.

A power-up example where MCLR is held low is shown in Figure 7-8. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of reset TDRT msec after MCLR goes high.

In Figure 7-9, the on-chip Power-On Reset feature is being used (MCLR and VDD are tied together or the pin is programmed to be RB3.). The VDD is stable before the start-up timer times out and there is no problem in getting a proper reset. However, Figure 7-10 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses that MCLR is high and when MCLR and VDD actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip may not function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 7-9).

| Note: | When the device starts normal operation       |
|-------|-----------------------------------------------|
|       | (exits the reset condition), device operating |
|       | parameters (voltage, frequency, tempera-      |
|       | ture, etc.) must be met to ensure operation.  |
|       | If these conditions are not met, the device   |
|       | must be held in reset until the operating     |
|       | conditions are met.                           |

For additional information refer to Application Notes "Power-Up Considerations" - AN522 and "Power-up Trouble Shooting" - AN607.

### 8.0 INSTRUCTION SET SUMMARY

Each PIC16C505 instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC16C505 instruction set summary in Table 8-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 8-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

### TABLE 8-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| x             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is<br>the recommended form of use for compatibility<br>with all Microchip software tools. |
| d             | Destination select;<br>d = 0 (store result in W)<br>d = 1 (store result in file register 'f')<br>Default is d = 1                                                              |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| WDT           | Watchdog Timer Counter                                                                                                                                                         |
| TO            | Time-Out bit                                                                                                                                                                   |
| PD            | Power-Down bit                                                                                                                                                                 |
| dest          | Destination, either the W register or the specified register file location                                                                                                     |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| < >           | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Figure 8-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

### FIGURE 8-1: GENERAL FORMAT FOR INSTRUCTIONS



<sup>© 1999-2012</sup> Microchip Technology Inc.

| Mnemo     | nic     |                              |        | 12-  | Bit Opc | ode  | Status   |       |
|-----------|---------|------------------------------|--------|------|---------|------|----------|-------|
| Operar    | nds     | Description                  | Cycles | MSb  |         | LSb  | Affected | Notes |
| ADDWF     | f,d     | Add W and f                  | 1      | 0001 | 11df    | ffff | C,DC,Z   | 1,2,4 |
| ANDWF     | f,d     | AND W with f                 | 1      | 0001 | 01df    | ffff | Z        | 2,4   |
| CLRF      | f       | Clear f                      | 1      | 0000 | 011f    | ffff | Z        | 4     |
| CLRW      | -       | Clear W                      | 1      | 0000 | 0100    | 0000 | Z        |       |
| COMF      | f, d    | Complement f                 | 1      | 0010 | 01df    | ffff | Z        |       |
| DECF      | f, d    | Decrement f                  | 1      | 0000 | 11df    | ffff | Z        | 2,4   |
| DECFSZ    | f, d    | Decrement f, Skip if 0       | 1(2)   | 0010 | 11df    | ffff | None     | 2,4   |
| INCF      | f, d    | Increment f                  | 1      | 0010 | 10df    | ffff | Z        | 2,4   |
| INCFSZ    | f, d    | Increment f, Skip if 0       | 1(2)   | 0011 | 11df    | ffff | None     | 2,4   |
| IORWF     | f, d    | Inclusive OR W with f        | 1      | 0001 | 00df    | ffff | Z        | 2,4   |
| MOVF      | f, d    | Move f                       | 1      | 0010 | 00df    | ffff | Z        | 2,4   |
| MOVWF     | f       | Move W to f                  | 1      | 0000 | 001f    | ffff | None     | 1,4   |
| NOP       | -       | No Operation                 | 1      | 0000 | 0000    | 0000 | None     |       |
| RLF       | f, d    | Rotate left f through Carry  | 1      | 0011 | 01df    | ffff | С        | 2,4   |
| RRF       | f, d    | Rotate right f through Carry | 1      | 0011 | 00df    | ffff | С        | 2,4   |
| SUBWF     | f, d    | Subtract W from f            | 1      | 0000 | 10df    | ffff | C,DC,Z   | 1,2,4 |
| SWAPF     | f, d    | Swap f                       | 1      | 0011 | 10df    | ffff | None     | 2,4   |
| XORWF     | f, d    | Exclusive OR W with f        | 1      | 0001 | 10df    | ffff | Z        | 2,4   |
| BIT-ORIEN | TED FIL | E REGISTER OPERATIONS        | •      | •    |         |      |          |       |
| BCF       | f, b    | Bit Clear f                  | 1      | 0100 | bbbf    | ffff | None     | 2,4   |
| BSF       | f, b    | Bit Set f                    | 1      | 0101 | bbbf    | ffff | None     | 2,4   |
| BTFSC     | f, b    | Bit Test f, Skip if Clear    | 1 (2)  | 0110 | bbbf    | ffff | None     |       |
| BTFSS     | f, b    | Bit Test f, Skip if Set      | 1 (2)  | 0111 | bbbf    | ffff | None     |       |
| LITERAL A |         | NTROL OPERATIONS             | •      |      |         |      |          |       |
| ANDLW     | k       | AND literal with W           | 1      | 1110 | kkkk    | kkkk | Z        |       |
| CALL      | k       | Call subroutine              | 2      | 1001 | kkkk    | kkkk | None     | 1     |
| CLRWDT    | k       | Clear Watchdog Timer         | 1      | 0000 | 0000    | 0100 | TO, PD   |       |
| GOTO      | k       | Unconditional branch         | 2      | 101k | kkkk    | kkkk | None     |       |
| IORLW     | k       | Inclusive OR Literal with W  | 1      | 1101 | kkkk    | kkkk | Z        |       |
| MOVLW     | k       | Move Literal to W            | 1      | 1100 | kkkk    | kkkk | None     |       |
| OPTION    | -       | Load OPTION register         | 1      | 0000 | 0000    | 0010 | None     |       |
| RETLW     | k       | Return, place Literal in W   | 2      | 1000 | kkkk    | kkkk | None     |       |
| SLEEP     | -       | Go into standby mode         | 1      | 0000 | 0000    | 0011 | TO, PD   |       |
| TRIS      | f       | Load TRIS register           | 1      | 0000 | 0000    | Offf | None     | 3     |
| XORLW     | k       | Exclusive OR Literal to W    | 1      | 1111 | kkkk    | kkkk | Z        |       |

### TABLE 8-2: INSTRUCTION SET SUMMARY

Note 1: The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for GOTO. (Section 4.6)

2: When an I/O register is modified as a function of itself (e.g. MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**3:** The instruction TRIS f, where f = 6 causes the contents of the W register to be written to the tristate latches of PORTB. A '1' forces the pin to a hi-impedance state and disables the output buffers.

4: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).

## PIC16C505

| ADDWF                          | Add W and f                                                                                                                                                                       |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                        | [ label ] ADDWF f,d                                                                                                                                                               |
| Operands:                      | $\begin{array}{l} 0 \leq f \leq 31 \\ d  \in  [0,1] \end{array}$                                                                                                                  |
| Operation:                     | $(W) + (f) \to (dest)$                                                                                                                                                            |
| Status Affected:               | C, DC, Z                                                                                                                                                                          |
| Encoding:                      | 0001 11df ffff                                                                                                                                                                    |
| Description:                   | Add the contents of the W register<br>and register 'f'. If 'd' is 0, the result<br>is stored in the W register. If 'd' is<br>'1', the result is stored back in reg-<br>ister 'f'. |
| Words:                         | 1                                                                                                                                                                                 |
| Cycles:                        | 1                                                                                                                                                                                 |
| Example:                       | ADDWF FSR, 0                                                                                                                                                                      |
| Before Instru<br>W =<br>FSR =  | ction<br>0x17<br>0xC2                                                                                                                                                             |
| After Instruct<br>W =<br>FSR = | ion<br>0xD9<br>0xC2                                                                                                                                                               |

| ANDLW                 | And liter                    | al with V                 | V                           |                       |  |  |  |
|-----------------------|------------------------------|---------------------------|-----------------------------|-----------------------|--|--|--|
| Syntax:               | [label]                      | ANDLW                     | k                           |                       |  |  |  |
| Operands:             | $0 \le k \le 2$              | $0 \le k \le 255$         |                             |                       |  |  |  |
| Operation:            | (W).AND                      | . (k) $\rightarrow$ (V    | V)                          |                       |  |  |  |
| Status Affected:      | Z                            |                           |                             |                       |  |  |  |
| Encoding:             | 1110                         | kkkk                      | kkkk                        |                       |  |  |  |
| Description:          | AND'ed v<br>The resu<br>ter. | with the e<br>It is place | ight-bit lit<br>id in the V | eral 'k'.<br>N regis- |  |  |  |
| Words:                | 1                            |                           |                             |                       |  |  |  |
| Cycles:               | 1                            |                           |                             |                       |  |  |  |
| Example:              | ANDLW                        | 0x5F                      |                             |                       |  |  |  |
| Before Instru<br>W =  | iction<br>0xA3               |                           |                             |                       |  |  |  |
| After Instruct<br>W = | tion<br>0x03                 |                           |                             |                       |  |  |  |

| ANDWF                                                           | AND W with f                                                                                                                                      |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                         | [label] ANDWF f,d                                                                                                                                 |
| Operands:                                                       | $\begin{array}{l} 0 \leq f \leq 31 \\ d  \in  [0,1] \end{array}$                                                                                  |
| Operation:                                                      | (W) .AND. (f) $\rightarrow$ (dest)                                                                                                                |
| Status Affected:                                                | Z                                                                                                                                                 |
| Encoding:                                                       | 0001 01df ffff                                                                                                                                    |
| Description:                                                    | AND'ed with register 'f'. If 'd' is 0, the<br>result is stored in the W register. If<br>'d' is '1', the result is stored back in<br>register 'f'. |
| Words:                                                          | 1                                                                                                                                                 |
| Cycles:                                                         | 1                                                                                                                                                 |
| Example:                                                        | ANDWF FSR, 1                                                                                                                                      |
| Before Instru<br>W =<br>FSR =<br>After Instruct<br>W =<br>FSR = | ction<br>0x17<br>0xC2<br>ion<br>0x17<br>0x02                                                                                                      |

| BCF                                   | Bit Clear f                                                        |  |  |  |
|---------------------------------------|--------------------------------------------------------------------|--|--|--|
| Syntax:                               | [label] BCF f,b                                                    |  |  |  |
| Operands:                             | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$ |  |  |  |
| Operation:                            | $0 \rightarrow (f < b >)$                                          |  |  |  |
| Status Affected:                      | None                                                               |  |  |  |
| Encoding:                             | 0100 bbbf fff                                                      |  |  |  |
| Description:                          | Bit 'b' in register 'f' is cleared.                                |  |  |  |
| Words:                                | 1                                                                  |  |  |  |
| Cycles:                               | 1                                                                  |  |  |  |
| Example:                              | BCF FLAG_REG, 7                                                    |  |  |  |
| Before Instruction<br>FLAG_REG = 0xC7 |                                                                    |  |  |  |
| After Instruction<br>FLAG_REG = 0x47  |                                                                    |  |  |  |

# PIC16C505

| IORLW                        | Inclusive OR literal with W                                                                                                 |  |  |  |  |  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                      | [ <i>label</i> ] IORLW k                                                                                                    |  |  |  |  |  |
| Operands:                    | $0 \leq k \leq 255$                                                                                                         |  |  |  |  |  |
| Operation:                   | (W) .OR. (k) $\rightarrow$ (W)                                                                                              |  |  |  |  |  |
| Status Affected:             | Z                                                                                                                           |  |  |  |  |  |
| Encoding:                    | 1101 kkkk kkkk                                                                                                              |  |  |  |  |  |
| Description:                 | The contents of the W register are<br>OR'ed with the eight bit literal 'k'.<br>The result is placed in the W regis-<br>ter. |  |  |  |  |  |
| Words:                       | 1                                                                                                                           |  |  |  |  |  |
| Cycles:                      | 1                                                                                                                           |  |  |  |  |  |
| Example:                     | IORLW 0x35                                                                                                                  |  |  |  |  |  |
| Before Instru<br>W =         | ction<br>0x9A                                                                                                               |  |  |  |  |  |
| After Instruct<br>W =<br>Z = | ion<br>0xBF<br>0                                                                                                            |  |  |  |  |  |

| IORWF                             | Inc                        | lusive                       | OR W w                                  | vith f                                                |                                            |
|-----------------------------------|----------------------------|------------------------------|-----------------------------------------|-------------------------------------------------------|--------------------------------------------|
| Syntax:                           | [ la                       | bel]                         | IORWF                                   | f,d                                                   |                                            |
| Operands:                         | 0 ≤<br>d ∈                 | f ≤ 31<br>[0,1]              |                                         |                                                       |                                            |
| Operation:                        | (W)                        | .OR.                         | $(f) \rightarrow (des$                  | st)                                                   |                                            |
| Status Affected:                  | Ζ                          |                              |                                         |                                                       |                                            |
| Encoding:                         | 00                         | 01                           | 00df                                    | ffff                                                  |                                            |
| Description:                      | reg<br>plac<br>the<br>'f'. | ister 'f<br>ced in<br>result | ". If 'd' is (<br>the W re<br>is placed | V register<br>0, the res<br>gister. If<br>I back in i | r with<br>sult is<br>'d' is 1,<br>register |
| Words:                            | 1                          |                              |                                         |                                                       |                                            |
| Cycles:                           | 1                          |                              |                                         |                                                       |                                            |
| Example:                          | IOR                        | WF                           |                                         | RESULT,                                               | 0                                          |
| Before Instru<br>RESULT<br>W      | uctior<br>=<br>=           | ר<br>0x13<br>0x91            |                                         |                                                       |                                            |
| After Instruc<br>RESULT<br>W<br>Z | tion<br>=<br>=<br>=        | 0x13<br>0x93<br>0            |                                         |                                                       |                                            |

| MOVF                  | Move f                                                                                                                                                                                                                                                      |  |  |  |  |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:               | [label] MOVF f,d                                                                                                                                                                                                                                            |  |  |  |  |  |
| Operands:             | $\begin{array}{l} 0\leq f\leq 31\\ d\in [0,1] \end{array}$                                                                                                                                                                                                  |  |  |  |  |  |
| Operation:            | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                    |  |  |  |  |  |
| Status Affected:      | Z                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Encoding:             | 0010 00df ffff                                                                                                                                                                                                                                              |  |  |  |  |  |
| Description:          | The contents of register 't' are<br>moved to destination 'd'. If 'd' is 0,<br>destination is the W register. If 'd'<br>is 1, the destination is file register<br>'f'. 'd' = 1 is useful as a test of a file<br>register since status flag Z is<br>affected. |  |  |  |  |  |
| Words:                | 1                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Cycles:               | 1                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Example:              | MOVF FSR, 0                                                                                                                                                                                                                                                 |  |  |  |  |  |
| After Instruct<br>W = | er Instruction<br>W = value in FSR register                                                                                                                                                                                                                 |  |  |  |  |  |

| MOVLW            | Move Literal to W                    |                                         |                                  |                  |  |  |
|------------------|--------------------------------------|-----------------------------------------|----------------------------------|------------------|--|--|
| Syntax:          | [ label ]                            | MOVLW                                   | k                                |                  |  |  |
| Operands:        | $0 \le k \le 255$                    |                                         |                                  |                  |  |  |
| Operation:       | $k \to (W)$                          |                                         |                                  |                  |  |  |
| Status Affected: | None                                 |                                         |                                  |                  |  |  |
| Encoding:        | 1100                                 | kkkk                                    | kkkk                             |                  |  |  |
| Description:     | The eight<br>the W reg<br>will asser | t bit literal<br>gister. Th<br>mbled as | 'k' is loac<br>le don't c<br>0s. | led into<br>ares |  |  |
| Words:           | 1                                    |                                         |                                  |                  |  |  |
| Cycles:          | 1                                    |                                         |                                  |                  |  |  |
| Example:         | MOVLW                                | 0x5A                                    |                                  |                  |  |  |
| After Instruct   | ion                                  |                                         |                                  |                  |  |  |
| W =              | 0x5A                                 |                                         |                                  |                  |  |  |

### 9.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers and dsPIC<sup>®</sup> digital signal controllers are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - HI-TECH C<sup>®</sup> for Various Device Families
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit<sup>™</sup> 3 Debug Express
- Device Programmers
  - PICkit<sup>™</sup> 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits

### 9.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> operating system-based application that contains:

- A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- High-level source code debugging
- Mouse over variable inspection
- Drag and drop variables from source to watch windows
- Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

### 10.2 DC CHARACTERISTICS:

PIC16LC505-04 (Commercial, Industrial)

|              | DC Characteristics<br>Power Supply Pins                         | $\begin{array}{l} Standard Operating Conditions (unless otherwise species of the speci$ |       |                    |             | s (unless otherwise specified)<br>$C \le TA \le +70^{\circ}C$ (commercial)<br>$C \le TA \le +85^{\circ}C$ (industrial) |                                                                                                         |
|--------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Parm.<br>No. | Characteristic                                                  | Sym                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Min   | Typ <sup>(1)</sup> | Max         | Units                                                                                                                  | Conditions                                                                                              |
| D001         | Supply Voltage                                                  | Vdd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.5   |                    | 5.5         | V                                                                                                                      | See Figure 10-1 through Figure 10-3                                                                     |
| D002         | RAM Data Retention<br>Voltage <sup>(2)</sup>                    | Vdr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _     | 1.5*               | _           | V                                                                                                                      | Device in SLEEP mode                                                                                    |
| D003         | VDD Start Voltage to ensure<br>Power-on Reset                   | VPOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _     | Vss                | _           | V                                                                                                                      | See section on Power-on Reset for details                                                               |
| D004         | VDD Rise Rate to ensure<br>Power-on Reset                       | SVDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.05* | _                  |             | V/ms                                                                                                                   | See section on Power-on Reset for details                                                               |
| D010         | Supply Current <sup>(3)</sup>                                   | IDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _     | 0.8<br>0.4         | 1.4<br>0.8  | mA<br>mA                                                                                                               | Fosc = 4MHz, VDD = 5.5V, WDT disabled<br>(Note 4)*<br>Fosc = 4MHz, VDD = 2.5V, WDT disabled<br>(Note 4) |
|              |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _     | 15                 | 23          | μA                                                                                                                     | FOSC = 32kHz, VDD = 2.5V, WD1 disabled (Note 6)                                                         |
| D020         | Power-Down Current <sup>(5)</sup>                               | IPD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       | 0.25<br>0.25<br>3  | 3<br>4<br>8 | μΑ<br>μΑ<br>μΑ                                                                                                         | VDD = 2.5V (Note 6)<br>VDD = 3.0V * (Note 6)<br>VDD = 5.5V Industrial                                   |
| D022         | WDT Current <sup>(5)</sup>                                      | ΔIWDT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _     | 2.0                | 4           | μA                                                                                                                     | VDD = 2.5V (Note 6)                                                                                     |
| 1A           | LP Oscillator Operating<br>Frequency<br>RC Oscillator Operating | Fosc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0     | _                  | 200         | kHz                                                                                                                    | All temperatures                                                                                        |
|              | Frequency<br>XT Oscillator Operating                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0     | —                  | 4           | MHz                                                                                                                    | All temperatures                                                                                        |
|              | Frequency<br>HS Oscillator Operating                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0     | —                  | 4           | MHz                                                                                                                    | All temperatures                                                                                        |
|              | Frequency                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0     | —                  | 4           | MHz                                                                                                                    | All temperatures                                                                                        |

\* These parameters are characterized but not tested.

- 2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
- **3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
- 4: Does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kOhm.
- 5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.
- 6: Commercial temperature range only.

**Note 1:** Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

### PIC16C505

### FIGURE 10-6: I/O TIMING - PIC16C505



| TABLE 10-4: | TIMING REQUIREMENTS - PIC16C505 |
|-------------|---------------------------------|
|             |                                 |

| $\begin{array}{ c c c c c } \mbox{AC Characteristics} & \mbox{Standard Operating Conditions (unless otherwise Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \ (con -40^{\circ}C \leq TA \leq +85^{\circ}C \ (ind -40^{\circ}C \leq TA \leq +125^{\circ}C \ (ex Operating Voltage VDD range is described in Section) \\ \end{array}$ |          |                                                                                         | erwise spec<br>C (commerci<br>C (industrial)<br>C (extended<br>ection 10.1 | <b>cified)</b><br>al)<br>d) |      |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------|------|-------|
| Parameter<br>No.                                                                                                                                                                                                                                                                                                                                    | Sym      | Characteristic                                                                          | Min                                                                        | Typ <sup>(1)</sup>          | Max  | Units |
| 17                                                                                                                                                                                                                                                                                                                                                  | TosH2ioV | OSC1↑ (Q1 cycle) to Port out valid <sup>(2,3)</sup>                                     | —                                                                          |                             | 100* | ns    |
| 18                                                                                                                                                                                                                                                                                                                                                  | TosH2iol | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid<br>(I/O in hold time) <sup>(2)</sup> | TBD                                                                        | —                           | _    | ns    |
| 19                                                                                                                                                                                                                                                                                                                                                  | TioV2osH | Port input valid to OSC1 <sup>↑</sup><br>(I/O in setup time)                            | TBD                                                                        | —                           | _    | ns    |
| 20                                                                                                                                                                                                                                                                                                                                                  | TioR     | Port output rise time <sup>(3)</sup>                                                    | —                                                                          | 10                          | 25** | ns    |
| 21                                                                                                                                                                                                                                                                                                                                                  | TioF     | Port output fall time <sup>(3)</sup>                                                    |                                                                            | 10                          | 25** | ns    |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: Measurements are taken in EXTRC mode.

**3:** See Figure 10-4 for loading conditions.

### 11.0 DC AND AC CHARACTERISTICS -PIC16C505

The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables the data presented are outside specified operating range (e.g., outside specified VDD range). This is for information only and devices will operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation.

### FIGURE 11-1: CALIBRATED INTERNAL RC FREQUENCY RANGE VS. TEMPERATURE (VDD = 5.0V) (INTERNAL RC IS CALIBRATED TO 25°C, 5.0V)





Example

### 12.0 PACKAGING INFORMATION

### 12.1 Package Marking Information

14-Lead PDIP (300 mil)



|       | YY<br>WW<br>NNN<br>@3                 | Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)           |
|-------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | •                                     | can be found on the outer packaging for this package.                                                                                                                               |
| Note: | In the even<br>be carrie<br>character | ent the full Microchip part number cannot be marked on one line, it will<br>ad over to the next line, thus limiting the number of available<br>s for customer-specific information. |



### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Microchip Technology Drawing No. C04-065C Sheet 1 of 2

### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





VIEW C

|                          | MILLIMETERS |          |          |      |
|--------------------------|-------------|----------|----------|------|
| Dimension Lin            | nits        | MIN      | NOM      | MAX  |
| Number of Pins           | Ν           |          | 14       |      |
| Pitch                    | е           |          | 1.27 BSC |      |
| Overall Height           | А           | I        | -        | 1.75 |
| Molded Package Thickness | A2          | 1.25     | -        | -    |
| Standoff §               | A1          | 0.10     | -        | 0.25 |
| Overall Width            | Е           | 6.00 BSC |          |      |
| Molded Package Width     | E1          |          | 3.90 BSC |      |
| Overall Length           | D           | 8.65 BSC |          |      |
| Chamfer (Optional)       | h           | 0.25     | -        | 0.50 |
| Foot Length              | L           | 0.40     | -        | 1.27 |
| Footprint                | L1          |          | 1.04 REF |      |
| Lead Angle               | Θ           | 0°       | -        | -    |
| Foot Angle               | φ           | 0°       | -        | 8°   |
| Lead Thickness           | С           | 0.10     | -        | 0.25 |
| Lead Width               | b           | 0.31     | -        | 0.51 |
| Mold Draft Angle Top     | α           | 5°       | -        | 15°  |
| Mold Draft Angle Bottom  | β           | 5°       | -        | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-065C Sheet 2 of 2

### 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units | Λ        |      | s    |  |  |
|--------------------------|-------|----------|------|------|--|--|
| Dimension                | MIN   | NOM      | MAX  |      |  |  |
| Number of Pins           | N     | 14       |      |      |  |  |
| Pitch                    | е     | 0.65 BSC |      |      |  |  |
| Overall Height           | Α     | -        | -    | 1.20 |  |  |
| Molded Package Thickness | A2    | 0.80     | 1.00 | 1.05 |  |  |
| Standoff                 | A1    | 0.05     | -    | 0.15 |  |  |
| Overall Width            | Е     | 6.40 BSC |      |      |  |  |
| Molded Package Width     | E1    | 4.30     | 4.40 | 4.50 |  |  |
| Molded Package Length    | D     | 4.90     | 5.00 | 5.10 |  |  |
| Foot Length              | L     | 0.45     | 0.60 | 0.75 |  |  |
| Footprint                | (L1)  | 1.00 REF |      |      |  |  |
| Foot Angle               | φ     | 0°       | -    | 8°   |  |  |
| Lead Thickness           | С     | 0.09     | -    | 0.20 |  |  |
| Lead Width               | b     | 0.19     | -    | 0.30 |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-087C Sheet 2 of 2

## PIC18F66K80 FAMILY

NOTES:

# PIC16C505

### W

| Wake-up from SLEEP         |   |
|----------------------------|---|
| Watchdog Timer (WDT)       |   |
| Period                     |   |
| Programming Considerations |   |
| WWW Address                |   |
| WWW, On-Line Support       | 2 |
| Z                          |   |
| Zero hit                   | 7 |

### Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-66-152-7160 Fax: 81-66-152-9310

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Fax: 45-4485-2829

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820