Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | F <sup>2</sup> MC-16FX | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, LINbus, SCI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 52 | | Program Memory Size | 96KB (96K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 10K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 21x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/mb96f623abpmc1-gse1 | #### ■A/D converter - □ SAR-type - □ 8/10-bit resolution - □ Signals interrupt on conversion end, single conversion mode, continuous conversion mode, stop conversion mode, activation by software, external trigger, reload timers and PPGs - □ Range Comparator Function #### ■ Source Clock Timers Three independent clock timers (23-bit RC clock timer, 23-bit Main clock timer, 17-bit Sub clock timer) #### ■ Hardware Watchdog Timer - □ Hardware watchdog timer is active after reset - □ Window function of Watchdog Timer is used to select the lower window limit of the watchdog interval #### ■Reload Timers - □ 16-bit wide - □ Prescaler with 1/2<sup>1</sup>, 1/2<sup>2</sup>, 1/2<sup>3</sup>, 1/2<sup>4</sup>, 1/2<sup>5</sup>, 1/2<sup>6</sup> of peripheral clock frequency - □ Event count function #### ■Free-Running Timers - □ Signals an interrupt on overflow, supports timer clear upon match with Output Compare (0, 4) - □ Prescaler with 1, 1/2<sup>1</sup>, 1/2<sup>2</sup>, 1/2<sup>3</sup>, 1/2<sup>4</sup>, 1/2<sup>5</sup>, 1/2<sup>6</sup>, 1/2<sup>7</sup>, 1/2<sup>8</sup> of peripheral clock frequency #### ■Input Capture Units - □ 16-bit wide - □ Signals an interrupt upon external event - □ Rising edge, Falling edge or Both (rising & falling) edges sensitive # ■Output Compare Units - □ 16-bit wide - □ Signals an interrupt when a match with Free-running Timer occurs - ☐ A pair of compare registers can be used to generate an output signal #### ■Programmable Pulse Generator - □ 16-bit down counter, cycle and duty setting registers - ☐ Can be used as 2 x 8-bit PPG - □ Interrupt at trigger, counter borrow and/or duty match - □ PWM operation and one-shot operation - □ Internal prescaler allows 1, 1/4, 1/16, 1/64 of peripheral clock as counter clock or of selected Reload timer underflow as clock input - ☐ Can be triggered by software or reload timer - ☐ Can trigger ADC conversion - ☐ Timing point capture #### ■ Quadrature Position/Revolution Counter (QPRC) - □ Up/down count mode, Phase difference count mode, Count mode with direction - □ 16-bit position counter - □ 16-bit revolution counter - ☐ Two 16-bit compare registers with interrupt - □ Detection edge of the three external event input pins AIN, BIN and ZIN is configurable #### ■ Real Time Clock - □ Operational on main oscillation (4MHz), sub oscillation (32kHz) or RC oscillation (100kHz/2MHz) - □ Capable to correct oscillation deviation of Sub clock or RC oscillator clock (clock calibration) - □ Read/write accessible second/minute/hour registers - □ Can signal interrupts every half second/second/minute/hour/day - □ Internal clock divider and prescaler provide exact 1s clock #### ■External Interrupts - □ Edge or Level sensitive - □ Interrupt mask bit per channel - □ Each available CAN channel RX has an external interrupt for wake-up - □ Selected USART channels SIN have an external interrupt for wake-up #### ■Non Maskable Interrupt - □ Disabled after reset, can be enabled by Boot-ROM depending on ROM configuration block - □ Once enabled, can not be disabled other than by reset - ☐ High or Low level sensitive - ☐ Pin shared with external interrupt 0 #### ■I/O Ports - ☐ Most of the external pins can be used as general purpose I/O - ☐ All push-pull outputs (except when used as I<sup>2</sup>C SDA/SCL line) - ☐ Bit-wise programmable as input/output or peripheral signal - ☐ Bit-wise programmable input enable - ☐ One input level per GPIO-pin (either Automotive or CMOS hysteresis) - ☐ Bit-wise programmable pull-up resistor #### ■Built-in On Chip Debugger (OCD) - □ One-wire debug tool interface - □ Break function: - Hardware break: 6 points (shared with code event) - · Software break: 4096 points #### □ Event function - Code event: 6 points (shared with hardware break) - Data event: 6 points - Event sequencer: 2 levels + reset - □ Execution time measurement function - ☐ Trace function: 42 branches - □ Security function #### ■Flash Memory - □ Dual operation flash allowing reading of one Flash bank while programming or erasing the other bank - □ Command sequencer for automatic execution of programming algorithm and for supporting DMA for programming of the Flash Memory - □ Supports automatic programming, Embedded Algorithm - □ Write/Erase/Erase-Suspend/Resume commands - □ A flag indicating completion of the automatic algorithm - $\hfill\square$ Erase can be performed on each sector individually - □ Sector protection - ☐ Flash Security feature to protect the content of the Flash - □ Low voltage detection during Flash erase or write # 1. Product Lineup | Features | | | MB96620 | Remark | |---------------------------------|----------------------------------------------|--------------|------------------------------------------------|------------------------------------------------------------| | Product Typ | ре | | Flash Memory Product | | | Subclock | | | Subclock can be set by software | | | Dual Opera | ation Flash Memory | RAM | - | | | 32.5KB + 3 | | 4KB | MB96F622R, MB96F622A | Product Options | | 64.5KB + 3 | 2KB | 10KB | MB96F623R, MB96F623A | R: MCU with CAN | | 128.5KB + | | 10KB | MB96F625R, MB96F625A | A: MCU without CAN | | Package | | | LQFP-64<br>FPT-64P-M23/M24 | | | DMA | | | 2ch | | | USART | | | 3ch | LIN-USART 2/7/8 | | | with automatic LIN-He transmission/reception | | Yes (only 1ch) | LIN-USART 2 | | | with 16 byte RX- and TX-FIFO | | No | | | I <sup>2</sup> C | | | 1ch | l <sup>2</sup> C 0 | | 8/10-bit A/E | Converter Converter | | 21ch | AN 0 to 14/24/25/28 to 31 | | | with Data Buffer | | No | | | | with Range Comparate | or | Yes | | | | with Scan Disable | | No | | | | with ADC Pulse Detec | tion | No | | | 16-bit Reloa | ad Timer (RLT) | | 3ch | RLT 1/3/6 | | 16-bit Free-Running Timer (FRT) | | | 4ch | FRT 0 to 3 FRT 2/3 does not have external clock input pin | | 16-bit Input | t Capture Unit (ICU) | | 8ch<br>(2 channels for LIN-USART) | ICU 0/1/4 to 7/9/10<br>(ICU 9/10 for LIN-USART) | | | ut Compare Unit (OCU) | | 6ch | OCU 0/1/4 to 7 | | 8/16-bit Pro | ogrammable Pulse Gene | erator (PPG) | 8ch (16-bit) / 16ch (8-bit) | PPG 0/1/3/4/6/7/12/14 | | | with Timing point capt | ure | Yes | | | | with Start delay | | No | | | | with Ramp | | No | | | Quadrature<br>(QPRC) | Position/Revolution Co | unter | 2ch | QPRC 0/1 | | CAN Interfa | ace | ce 1ch | | CAN 2<br>32 Message Buffers | | External Int | terrupts (INT) | | 13ch | INT 0/2/3/4/7 to 15 | | | able Interrupt (NMI) | | 1ch | | | | Clock (RTC) | | 1ch | | | I/O Ports | | | 50 (Dual clock mode)<br>52 (Single clock mode) | | | Clock Calibration Unit (CAL) | | | 1ch | | | Clock Output Function | | | 2ch | | | Low Voltage Detection Function | | | Yes | Low voltage detection function can be disabled by software | | Hardware V | Natchdog Timer | | Yes | | | On-chip RC | | | Yes | | | | ebugger | | Yes | | # Note: All signals of the peripheral function in each product cannot be allocated by limiting the pins of package. It is necessary to use the port relocate function of the general I/O port according to your function use. # 4. Pin Description | Pin name | Feature | Description | |-----------|-----------------------|---------------------------------------------------------------| | ADTG_R | ADC | Relocated A/D converter trigger input pin | | AlNn | QPRC | Quadrature Position/Revolution Counter Unit n input pin | | ANn | ADC | A/D converter channel n input pin | | AVcc | Supply | Analog circuits power supply pin | | AVRH | ADC | A/D converter high reference voltage input pin | | AVss | Supply | Analog circuits power supply pin | | BINn | QPRC | Quadrature Position/Revolution Counter Unit n input pin | | С | Voltage regulator | Internally regulated power supply stabilization capacitor pin | | CKOTn | Clock Output function | Clock Output function n output pin | | CKOTn_R | Clock Output function | Relocated Clock Output function n output pin | | CKOTXn | Clock Output function | Clock Output function n inverted output pin | | DEBUG I/F | OCD | On Chip Debugger input/output pin | | FRCKn | Free-Running Timer | Free-Running Timer n input pin | | INn | ICU | Input Capture Unit n input pin | | INTn | External Interrupt | External Interrupt n input pin | | INTn_R | External Interrupt | Relocated External Interrupt n input pin | | INTn_R1 | External Interrupt | Relocated External Interrupt n input pin | | MD | Core | Input pin for specifying the operating mode | | NMI_R | External Interrupt | Relocated Non-Maskable Interrupt input pin | | OUTn | OCU | Output Compare Unit n waveform output pin | | OUTn_R | OCU | Relocated Output Compare Unit n waveform output pin | | Pnn_m | GPIO | General purpose I/O pin | | PPGn | PPG | Programmable Pulse Generator n output pin (16bit/8bit) | | PPGn_B | PPG | Programmable Pulse Generator n output pin (16bit/8bit) | | RSTX | Core | Reset input pin | | RXn | CAN | CAN interface n RX input pin | | SCKn | USART | USART n serial clock input/output pin | | SCKn_R | USART | Relocated USART n serial clock input/output pin | | SCLn | I <sup>2</sup> C | I <sup>2</sup> C interface n clock I/O input/output pin | | SDAn | I <sup>2</sup> C | I <sup>2</sup> C interface n serial data I/O input/output pin | | SINn | USART | USART n serial data input pin | | SINn_R | USART | Relocated USART n serial data input pin | | SOTn | USART | USART n serial data output pin | | SOTn_R | USART | Relocated USART n serial data output pin | | TINn | Reload Timer | Reload Timer n event input pin | | TOTn | Reload Timer | Reload Timer n output pin | | TTGn | PPG | Programmable Pulse Generator n trigger input pin | | TXn | CAN | CAN interface n TX output pin | | Vcc | Supply | Power supply pin | | Vss | Supply | Power supply pin | # 6. I/O Circuit Type | Туре | Circuit | Remarks | |------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | K | Pull-up control | CMOS level output (I <sub>OL</sub> = 4mA, I <sub>OH</sub> = -4mA) Automotive input with input | | | P-ch P-ch Pout | shutdown function • Programmable pull-up resistor • Analog input | | | N-ch Nout | | | | Standby control Automotive input for input shutdown | | | | Analog input | | | M | Pull-up control | CMOS level output (I <sub>OL</sub> = 4mA, I <sub>OH</sub> = -4mA) CMOS hysteresis input with input shutdown function Programmable pull-up resistor | | | P-ch P-ch Pout N-ch Nout Hysteresis input | | | | Standby control VVV To | | | N | P-ch P-ch Pout | <ul> <li>CMOS level output (I<sub>OL</sub> = 3mA, I<sub>OH</sub> = -3mA)</li> <li>CMOS hysteresis input with input shutdown function</li> <li>Programmable pull-up resistor</li> <li>*: N-channel transistor has slew rate control according to I<sup>2</sup>C</li> </ul> | | | N-ch Nout* Hysteresis input | spec, irrespective of usage. | | | Standby control for input shutdown | | | Туре | Circuit | Remarks | |------|------------------------------------|--------------------------------------------------| | 0 | Standby control for input shutdown | Open-drain I/O Output 25mA, Vcc = 2.7V TTL input | # 8. RAMSTART Addresses | Devices | Bank 0<br>RAM size | RAMSTART0 | |----------------------|--------------------|----------------------| | MB96F622 | 4KB | 00:7200 <sub>H</sub> | | MB96F623<br>MB96F625 | 10KB | 00:5A00 <sub>H</sub> | # 10. Serial Programming Communication Interface USART pins for Flash serial programming (MD = 0, DEBUG I/F = 0, Serial Communication mode) | MB96620 | | | | | | | | | |------------|--------------|-----------------|--|--|--|--|--|--| | Pin Number | USART Number | Normal Function | | | | | | | | 9 | | SIN2 | | | | | | | | 10 | USART2 | SOT2 | | | | | | | | 11 | | SCK2 | | | | | | | | 26 | | SIN7_R | | | | | | | | 25 | USART7 | SOT7_R | | | | | | | | 24 | | SCK7_R | | | | | | | | 29 | | SIN8_R | | | | | | | | 28 | USART8 | SOT8_R | | | | | | | | 27 | | SCK8_R | | | | | | | #### ■Precautions Related to Usage of Devices Cypress semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. #### 12.2 Precautions for Package Mounting Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you should only mount under Cypress's recommended conditions. For detailed information about mount conditions, contact your sales representative. #### ■Lead Insertion Type Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board, or mounting by using a socket. Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to Cypress recommended mounting conditions. If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be verified before mounting. #### ■Surface Mount Type Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges. You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended conditions. # ■Lead-Free Packaging CAUTION: When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction strength may be reduced under some conditions of use. # ■ Storage of Semiconductor Devices Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following: - 1. Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight. - Use dry boxes for product storage. Products should be stored below 70% relative humidity, and at temperatures between 5°C and 30°C. - When you open Dry Package that recommends humidity 40% to 70% relative humidity. - 3. When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage. - 4. Avoid storing packages where they are exposed to corrosive gases or high levels of dust. # ■Baking Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking. Condition: 125°C/24 h # 13. Handling Devices ### Special care is required for the following when handling the device: - · Latch-up prevention - · Unused pins handling - · External clock usage - · Notes on PLL clock mode operation - Power supply pins (V<sub>cc</sub>/V<sup>ss</sup>) - · Crystal oscillator and ceramic resonator circuit - Turn on sequence of power supply to A/D converter and analog inputs - · Pin handling when not using the A/D converter - · Notes on Power-on - · Stabilization of power supply voltage - · Serial communication - Mode Pin (MD) # 13.1 Latch-up prevention CMOS IC chips may suffer latch-up under the following conditions: - A voltage higher than V<sub>CC</sub> or lower than V<sub>SS</sub> is applied to an input or output pin. - A voltage higher than the rated voltage is applied between V<sub>cc</sub> pins and V<sub>ss</sub> pins. - The AV<sub>CC</sub> power supply is applied before the V<sub>CC</sub> voltage. Latch-up may increase the power supply current dramatically, causing thermal damages to the device. For the same reason, extra care is required to not let the analog power-supply voltage (AV<sub>CC</sub>, AVRH) exceed the digital power-supply voltage. #### 13.2 Unused pins handling Unused input pins can be left open when the input is disabled (corresponding bit of Port Input Enable register PIER = 0). Leaving unused input pins open when the input is enabled may result in misbehavior and possible permanent damage of the device. To prevent latch-up, they must therefore be pulled up or pulled down through resistors which should be more than $2k\Omega$ . Unused bidirectional pins can be set either to the output state and be then left open, or to the input state with either input disabled or external pull-up/pull-down resistor as described above. ### 13.6 Crystal oscillator and ceramic resonator circuit Noise at X0, X1 pins or X0A, X1A pins might cause abnormal operation. It is required to provide bypass capacitors with shortest possible distance to X0, X1 pins and X0A, X1A pins, crystal oscillator (or ceramic resonator) and ground lines, and, to the utmost effort, that the lines of oscillation circuit do not cross the lines of other circuits. It is highly recommended to provide a printed circuit board art work surrounding X0, X1 pins and X0A, X1A pins with a ground area for stabilizing the operation. It is highly recommended to evaluate the quartz/MCU or resonator/MCU system at the quartz or resonator manufacturer, especially when using low-Q resonators at higher frequencies. #### 13.7 Turn on sequence of power supply to A/D converter and analog inputs It is required to turn the A/D converter power supply (AV<sub>CC</sub>, AVRH) and analog inputs (ANn) on after turning the digital power supply (V<sub>CC</sub>) on. It is also required to turn the digital power off after turning the A/D converter supply and analog inputs off. In this case, AVRH must not exceed $AV_{CC}$ . Input voltage for ports shared with analog input ports also must not exceed $AV_{CC}$ (turning the analog and digital power supplies simultaneously on or off is acceptable). # 13.8 Pin handling when not using the A/D converter If the A/D converter is not used, the power supply pins for A/D converter should be connected such as $AV_{CC} = V_{CC}$ , $AV_{SS} = AVRH = V_{SS}$ . #### 13.9 Notes on Power-on To prevent malfunction of the internal voltage regulator, supply voltage profile while turning the power supply on should be slower than 50µs from 0.2V to 2.7V. #### 13.10Stabilization of power supply voltage If the power supply voltage varies acutely even within the operation safety range of the $V_{CC}$ power supply voltage, a malfunction may occur. The $V_{CC}$ power supply voltage must therefore be stabilized. As stabilization guidelines, the power supply voltage must be stabilized in such a way that $V_{CC}$ ripple fluctuations (peak to peak value) in the commercial frequencies (50Hz to 60Hz) fall within 10% of the standard $V_{CC}$ power supply voltage and the transient fluctuation rate becomes $0.1V/\mu s$ or less in instantaneous fluctuation for power supply switching. ### 13.11 Serial communication There is a possibility to receive wrong data due to noise or other causes on the serial communication. Therefore, design a printed circuit board so as to avoid noise. Consider receiving of wrong data when designing the system. For example apply a checksum and retransmit the data if an error occurs. #### 13.12Mode Pin (MD) Connect the mode pin directly to Vcc or Vss pin. To prevent the device unintentionally entering test mode due to noise, lay out the printed circuit board so as to minimize the distance from the mode pin to Vcc or Vss pin and provide a low-impedance connection. # 14.2 Recommended Operating Conditions $(V_{SS} = AV_{SS} = 0V)$ | Parameter | Symbol | Value | | | Unit | Remarks | | |------------------------------|----------------------|-------|------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Farameter | Syllibol | Min | Тур | Max | Ollic | Kemarks | | | Power supply | \/aa \/\/aa | 2.7 | - | 5.5 | V | | | | voltage | $V_{CC}$ , $AV_{CC}$ | 2.0 | - | 5.5 | V | Maintains RAM data in stop mode | | | Smoothing capacitor at C pin | Cs | 0.5 | 1.0 to 3.9 | 4.7 | μF | $\begin{array}{l} 1.0\mu F \text{ (Allowance within } \pm 50\%) \\ 3.9\mu F \text{ (Allowance within } \pm 20\%) \\ \text{Please use the ceramic capacitor or the capacitor of the frequency response of this level.} \\ \text{The smoothing capacitor at $V_{CC}$ must use the one of a capacity value that is larger than $C_{S}$.} \end{array}$ | | ### **WARNING** The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand. | Parameter | Cumbal | Pin | Conditions | | Value | | Unit | Remarks | |---------------------------------------------------|---------------------|------|-----------------------------------------------------------------------------------|-----|-------|------|------|-------------------------| | Parameter | Symbol | name | Conditions | Min | Тур | Max | Unit | | | | | | PLL Timer mode with CLKPLL = | - | 1800 | 2245 | μА | T <sub>A</sub> = +25°C | | | I <sub>CCTPLL</sub> | | 32MHz (CLKRC and CLKSC | - | - | 3165 | μА | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 3975 | μА | T <sub>A</sub> = +125°C | | | | | Main Timer mode with CLKMC = 4MHz, | - | 285 | 325 | μА | T <sub>A</sub> = +25°C | | | ICCTMAIN | | SMCR:LPMSS = 0 | - | - | 1085 | μА | T <sub>A</sub> = +105°C | | | | | (CLKPLL, CLKRC and CLKSC stopped) | - | - | 1930 | μА | T <sub>A</sub> = +125°C | | | Ісстясн | Vcc | RC Timer mode with CLKRC = 2MHz, SMCR:LPMSS = 0 (CLKPLL, CLKMC and CLKSC stopped) | - | 160 | 210 | μА | T <sub>A</sub> = +25°C | | Power supply current in Timer modes <sup>*2</sup> | | | | - | - | 1025 | μА | T <sub>A</sub> = +105°C | | rimer modes | | | | - | - | 1840 | μА | T <sub>A</sub> = +125°C | | | I <sub>CCTRCL</sub> | | RC Timer mode with CLKRC = 100kHz (CLKPLL, CLKMC and CLKSC | - | 35 | 75 | μА | T <sub>A</sub> = +25°C | | | | | | - | - | 855 | μА | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 1640 | μА | T <sub>A</sub> = +125°C | | | | | Sub Timer mode with | - | 25 | 65 | μА | T <sub>A</sub> = +25°C | | | I <sub>CCTSUB</sub> | | CLKSC = 32kHz<br>(CLKMC, CLKPLL and CLKRC | - | - | 830 | μА | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 1620 | μА | T <sub>A</sub> = +125°C | | Doromotor | Cumbal | Pin name | Conditions | | Value | | Unit | Remarks | |--------------------------------|------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|-------|-----------------|------|---------| | Parameter | Symbol | | Conditions | Min | Тур | Max | Unit | | | "H" level<br>output<br>voltage | V <sub>OH4</sub> | 4mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OH} = -4mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OH} = -1.5mA$ | V <sub>CC</sub> - 0.5 | - | V <sub>CC</sub> | V | | | | V <sub>OH3</sub> | 3mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OH} = -3mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OH} = -1.5mA$ | V <sub>CC</sub> - 0.5 | - | V <sub>CC</sub> | V | | | "L" level<br>output<br>voltage | V <sub>OL4</sub> | 4mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OL} = +4mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OL} = +1.7mA$ | | - | 0.4 | V | | | | V <sub>OL3</sub> | 3mA type | $2.7V \le V_{CC} < 5.5V$<br>$I_{OL} = +3mA$ | - | - | 0.4 | V | | | | V <sub>OLD</sub> | DEBUG<br>I/F | $V_{CC} = 2.7V$<br>$I_{OL} = +25mA$ | 0 | - | 0.25 | V | | | Input leak<br>current | I <sub>IL</sub> | Pnn_m | $V_{SS} < V_I < V_{CC}$<br>$AV_{SS} < V_I <$<br>$AV_{CC}$ , $AVRH$ | - 1 | - | + 1 | μА | | | Pull-up<br>resistance<br>value | R <sub>PU</sub> | Pnn_m | V <sub>CC</sub> = 5.0V ±10% | 25 | 50 | 100 | kΩ | | | Input<br>capacitance | C <sub>IN</sub> | Other<br>than C,<br>Vcc,<br>Vss,<br>AVcc,<br>AVss,<br>AVRH | - | - | 5 | 15 | pF | | # 14.4 AC Characteristics # 14.4.1 Main Clock Input Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, VD=1.8V\pm0.15V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | | | | Value | | | | | |-------------------------|--------------------------------------|----------|-------|-----|-----|------|------------------------------------------------------------------------------| | Parameter | Symbol | Pin name | Min | Тур | Max | Unit | Remarks | | | | | 4 | - | 8 | MHz | When using a crystal oscillator, PLL off | | Input frequency | f <sub>C</sub> | X0, | - | - | 8 | MHz | When using an opposite phase external clock, PLL off | | | | X1 | 4 | - | 8 | MHz | When using a crystal oscillator or opposite phase external clock, PLL on | | Input frequency | f <sub>FCI</sub> | X0 | - | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL off | | | | | 4 | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL on | | Input clock cycle | t <sub>CYLH</sub> | - | 125 | - | - | ns | | | Input clock pulse width | P <sub>WH</sub> ,<br>P <sub>WL</sub> | - | 55 | - | - | ns | | # 14.4.7 Power-on Reset Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | Parameter | Symbol | Pin name | | Value | Unit | | |--------------------|------------------|----------------------|------|-------|------|-------| | raiailletei | Symbol | yiliboi Fili liaille | | Тур | Max | Offic | | Power on rise time | t <sub>R</sub> | Vcc | 0.05 | - | 30 | ms | | Power off time | t <sub>OFF</sub> | Vcc | 1 | - | - | ms | # 14.4.8 USART Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}, C_L = 50pF)$ | Parameter | Symbo<br>I | Pin<br>name | Conditions | $4.5V \le V_{CC} < 5.5V$ | | $2.7V \le V_{CC} < 4.5V$ | | Unit | |--------------------------------------------------|--------------------|-------------------|---------------------------------|-------------------------------|-----------------------------|-------------------------------|-----------------------------|-------| | r arameter | | | | Min | Max | Min | Max | Oilit | | Serial clock cycle time | t <sub>SCYC</sub> | SCKn | Internal shift clock mode | 4t <sub>CLKP1</sub> | - | 4t <sub>CLKP1</sub> | - | ns | | $SCK \downarrow \to SOT$ delay time | t <sub>SLOVI</sub> | SCKn<br>,<br>SOTn | | - 20 | + 20 | - 30 | + 30 | ns | | SOT → SCK ↑ delay time | t <sub>OVSHI</sub> | SCKn<br>,<br>SOTn | | N×t <sub>CLKP1</sub><br>- 20 | - | N×t <sub>CLKP1</sub><br>- 30 | - | ns | | $SIN \rightarrow SCK \uparrow setup time$ | t <sub>IVSHI</sub> | SCKn<br>,<br>SINn | | t <sub>CLKP1</sub> + 45 | - | t <sub>CLKP1</sub> + 55 | - | ns | | $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXI</sub> | SCKn<br>,<br>SINn | | 0 | - | 0 | - | ns | | Serial clock "L" pulse width | t <sub>SLSH</sub> | SCKn | External<br>shift<br>clock mode | t <sub>CLKP1</sub><br>+ 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | Serial clock "H" pulse width | t <sub>SHSL</sub> | SCKn | | t <sub>CLKP1</sub><br>+ 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | $SCK \downarrow \to SOT$ delay time | t <sub>SLOVE</sub> | SCKn<br>,<br>SOTn | | - | 2t <sub>CLKP1</sub><br>+ 45 | - | 2t <sub>CLKP1</sub><br>+ 55 | ns | | $SIN \rightarrow SCK \uparrow setup time$ | t <sub>IVSHE</sub> | SCKn<br>,<br>SINn | | t <sub>CLKP1</sub> /2<br>+ 10 | - | t <sub>CLKP1</sub> /2<br>+ 10 | - | ns | | $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXE</sub> | SCKn<br>,<br>SINn | | t <sub>CLKP1</sub> + 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | SCK fall time | t <sub>F</sub> | SCKn | | - | 20 | - | 20 | ns | | SCK rise time | t <sub>R</sub> | SCKn | | - | 20 | - | 20 | ns | # Notes: - AC characteristic in CLK synchronized mode. - C<sub>L</sub> is the load capacity value of pins when testing. - Depending on the used machine clock frequency, the maximum possible baud rate can be limited by some parameters. These parameters are shown in "MB96600 series HARDWARE MANUAL". - t<sub>CLKP1</sub> indicates the peripheral clock 1 (CLKP1), Unit: ns - These characteristics only guarantee the same relocate port number. For example, the combination of SCKn and SOTn\_R is not guaranteed. - \*: Parameter N depends on t<sub>SCYC</sub> and can be calculated as follows: - If $t_{SCYC} = 2 \times k \times t_{CLKP1}$ , then N = k, where k is an integer > 2 - If $t_{SCYC} = (2 \times k + 1) \times t_{CLKP1}$ , then N = k + 1, where k is an integer > 1 Examples: | t <sub>SCYC</sub> | N | |------------------------------------------|---| | 4 × t <sub>CLKP1</sub> | 2 | | $5 \times t_{CLKP1}, 6 \times t_{CLKP1}$ | 3 | | $7 \times t_{CLKP1}, 8 \times t_{CLKP1}$ | 4 | | | | ### ■MB96F625 # 17. Package Dimension # 18. Major Changes Spansion Publication Number: MB96620\_DS704-00008 | Page | Section | Change Results | |------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Revision 2 | 2.0 | | | 4 | Features | Changed the description of "External Interrupts" Interrupt mask and pending bit per channel | | | | Interrupt mask bit per channel | | 25 to 28 | Handling Precautions | Added a section | | | Electrical Characteristics 3. Dc Characteristics (1) Current Rating | Changed the Conditions for I <sub>CCSRCH</sub> CLKS1/2 = CLKB = CLKP1/2 = CLKRC = 2MHz, → | | 36 | ( , , , , , , , , , , , , , , , , , , , | CLKS1/2 = CLKP1/2 = CLKRC = 2MHz, | | | | Changed the Conditions for I <sub>CCSRCL</sub> CLKS1/2 = CLKB = CLKP1/2 = CLKRC = 100kHz → | | | | CLKS1/2 = CLKP1/2 = CLKRC = 100kHz | | | | Changed the Conditions for I <sub>CCTPLL</sub> PLL Timer mode with CLKP1 = 32MHz | | | | → PLL Timer mode with CLKPLL = 32MHz | | | | Changed the Value of "Power supply current in Timer modes" | | | | ICCTPLL ICCTPLL | | | | Typ: $2480\mu A \rightarrow 1800\mu A (T_A = +25^{\circ}C)$ | | 37 | | Max: $2710\mu A \rightarrow 2245\mu A (T_A = +25^{\circ}C)$ | | | | Max: 3985μA $\rightarrow$ 3165μA (T <sub>A</sub> = +105°C)<br>Max: 4830μA $\rightarrow$ 3975μA (T <sub>A</sub> = +125°C) | | | | Changed the Conditions for I <sub>CCTRCL</sub> | | | | RC Timer mode with CLKRC = 100kHz, | | | | SMCR:LPMSS = 0 (CLKPLL, CLKMC and CLKSC stopped) | | | | → RC Timer mode with CLKRC = 100kHz | | | | (CLKPLL, CLKMC and CLKSC stopped) | | 38 | | Changed the annotation *2 | | | | Power supply for "On Chip Debugger" part is not included. | | | | Power supply current in Run mode does not include Flash Write / Erase current. | | | | → Trade current. | | | | The current for "On Chip Debugger" part is not included. | | 49 | 4. Ac Characteristics | Added parameter, "Noise filter" and an annotation *5 for it | | <b>טד</b> | (10) I <sup>2</sup> c Timing | Added t <sub>SP</sub> to the figure | | 51 | 5. A/D Converter | Deleted the unit "[Min]" from approximation formula of | | | (2) Accuracy And Setting Of The A/D Converter Sampling Time | Sampling time | | 56 | 7. Flash Memory Write/Erase | Changed the condition | | | Characteristics | $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, VD=1.8V\pm0.15V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | | | | $\rightarrow$ (V <sub>CC</sub> = AV <sub>CC</sub> = 2.7V to 5.5V, V <sub>SS</sub> = AV <sub>SS</sub> = 0V, T <sub>A</sub> = -40°C to + 125°C) |