Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 66MHz | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-QFN-EP (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5211cep66 | - Version 2 ColdFire variable-length RISC processor core - Static operation - 32-bit address and data paths on-chip - Up to 80 MHz processor core frequency - Sixteen general-purpose, 32-bit data and address registers - Implements ColdFire ISA\_A with extensions to support the user stack pointer register and four new instructions for improved bit processing (ISA\_A+) - Multiply-Accumulate (MAC) unit with 32-bit accumulator to support $16 \times 16 \rightarrow 32$ or $32 \times 32 \rightarrow 32$ operations - Illegal instruction decode that allows for 68-Kbyte emulation support - System debug support - Real-time trace for determining dynamic execution path - Background debug mode (BDM) for in-circuit debugging (DEBUG\_B+) - Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or 2-level trigger - On-chip memories - 32-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply support - 256 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses - Power management - Fully static operation with processor sleep and whole chip stop modes - Rapid response to interrupts from the low-power sleep mode (wake-up feature) - Clock enable/disable for each peripheral when not used - FlexCAN 2.0B module - Based on and includes all existing features of the Freescale TouCAN module - Full implementation of the CAN protocol specification version 2.0B - Standard data and remote frames (up to 109 bits long) - Extended data and remote frames (up to 127 bits long) - Zero to eight bytes data length - Programmable bit rate up to 1 Mbit/sec - Flexible message buffers (MBs), totalling up to 16 message buffers of 0–8 byte data length each, configurable as Rx or Tx, all supporting standard and extended messages - Unused MB space can be used as general purpose RAM space - Listen-only mode capability - Content-related addressing - No read/write semaphores - Three programmable mask registers: global for MBs 0-13, special for MB14, and special for MB15 - Programmable transmit-first scheme: lowest ID or lowest buffer number - Time stamp based on 16-bit free-running timer - Global network time, synchronized by a specific message - Maskable interrupts - Three universal asynchronous/synchronous receiver transmitters (UARTs) - 16-bit divider for clock generation - Interrupt control logic with maskable interrupts - DMA support - Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity - Up to two stop bits in 1/16 increments #### MCF5213 ColdFire Microcontroller, Rev. 3 Figure 4 shows the pinout configuration for the 64 LQFP and 64 QFN. Figure 4. 64 LQFP and 64 QFN Pin Assignments Table 3 shows the pin functions by primary and alternate purpose, and illustrates which packages contain each pin. # NP Table 3. Pin Functions by Primary and Alternate Purpose | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | ADC | AN7 | _ | _ | GPIO | Low | FAST | _ | 51 | H9 | 33 | | | AN6 | _ | _ | GPIO | Low | FAST | _ | 52 | G9 | 34 | | | AN5 | _ | _ | GPIO | Low | FAST | _ | 53 | G8 | 35 | | | AN4 | _ | | GPIO | Low | FAST | _ | 54 | F9 | 36 | | | AN3 | _ | | GPIO | Low | FAST | _ | 46 | G7 | 28 | | | AN2 | _ | | GPIO | Low | FAST | _ | 45 | G6 | 27 | | | AN1 | _ | | GPIO | Low | FAST | _ | 44 | H6 | 26 | | | AN0 | _ | | GPIO | Low | FAST | _ | 43 | J6 | 25 | | | SYNCA <sup>3</sup> | _ | | _ | N/A | N/A | _ | _ | _ | _ | | | SYNCB <sup>3</sup> | | | _ | N/A | N/A | _ | _ | _ | _ | | | VDDA | _ | | _ | N/A | N/A | _ | 50 | H8 | 32 | | | VSSA | | | _ | N/A | N/A | _ | 47 | H7, J9 | 29 | | | VRH | _ | | _ | N/A | N/A | _ | 49 | J8 | 31 | | | VRL | _ | | _ | N/A | N/A | _ | 48 | J7 | 30 | | Clock | EXTAL | | | _ | N/A | N/A | _ | 73 | B9 | 47 | | Generation | XTAL | _ | | _ | N/A | N/A | _ | 72 | C9 | 46 | | | VDDPLL | | | _ | N/A | N/A | _ | 74 | B8 | 48 | | | VSSPLL | | | _ | N/A | N/A | _ | 71 | C8 | 45 | | Debug Data | ALLPST | _ | _ | _ | High | FAST | _ | 86 | A6 | 55 | | | DDATA[3:0] | _ | _ | GPIO | High | FAST | _ | 84,83,78,77 | _ | _ | | | PST[3:0] | _ | _ | GPIO | High | FAST | _ | 70,69,66,65 | _ | _ | | I <sup>2</sup> C | SCL | CANTX <sup>4</sup> | UTXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>5</sup> | 10 | E1 | 8 | | | SDA | CANRX <sup>3</sup> | URXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>5</sup> | 11 | E2 | 9 | 18 # MCF5213 ColdFire Microcontroller, Rev. 3 # Table 3. Pin Functions by Primary and Alternate Purpose (continued) | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |--------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | QSPI | QSPI_DIN/<br>EZPD | CANRX <sup>4</sup> | URXD1 | GPIO | PDSR[2] | PSRR[2] | _ | 16 | F3 | 12 | | | QSPI_DOUT/<br>EZPQ | CANTX <sup>4</sup> | UTXD1 | GPIO | PDSR[1] | PSRR[1] | _ | 17 | G1 | 13 | | | QSPI_CLK/<br>EZPCK | SCL | URTS1 | GPIO | PDSR[3] | PSRR[3] | pull-up <sup>8</sup> | 18 | G2 | 14 | | | QSPI_CS3 | SYNCA | SYNCB | GPIO | PDSR[7] | PSRR[7] | _ | 12 | F1 | _ | | | QSPI_CS2 | _ | _ | GPIO | PDSR[6] | PSRR[6] | _ | 13 | F2 | _ | | | QSPI_CS1 | _ | _ | GPIO | PDSR[5] | PSRR[5] | _ | 19 | H2 | _ | | | QSPI_CS0 | SDA | UCTS1 | GPIO | PDSR[4] | PSRR[4] | pull-up <sup>8</sup> | 20 | H1 | 15 | | Reset <sup>9</sup> | RSTI | _ | _ | _ | N/A | N/A | pull-up <sup>9</sup> | 96 | А3 | 59 | | | RSTO | _ | _ | _ | high | FAST | _ | 97 | В3 | 60 | | Test | TEST | _ | _ | _ | N/A | N/A | pull-down | 5 | C2 | 3 | | Timers, 16-bit | GPT3 | _ | PWM7 | GPIO | PDSR[23] | PSRR[23] | pull-up <sup>10</sup> | 62 | D8 | 43 | | | GPT2 | _ | PWM5 | GPIO | PDSR[22] | PSRR[22] | pull-up <sup>10</sup> | 61 | D9 | 42 | | | GPT1 | _ | PWM3 | GPIO | PDSR[21] | PSRR[21] | pull-up <sup>10</sup> | 59 | E9 | 41 | | | GPT0 | _ | PWM1 | GPIO | PDSR[20] | PSRR[20] | pull-up <sup>10</sup> | 58 | F7 | 40 | | Timers, 32-bit | DTIN3 | DTOUT3 | PWM6 | GPIO | PDSR[19] | PSRR[19] | _ | 32 | НЗ | 19 | | | DTIN2 | DTOUT2 | PWM4 | GPIO | PDSR[18] | PSRR[18] | _ | 31 | J3 | 18 | | | DTIN1 | DTOUT1 | PWM2 | GPIO | PDSR[17] | PSRR[17] | _ | 37 | G4 | 23 | | | DTIN0 | DTOUT0 | PWM0 | GPIO | PDSR[16] | PSRR[16] | _ | 36 | H4 | 22 | | UART 0 | UCTS0 | CANRX | _ | GPIO | PDSR[11] | PSRR[11] | _ | 6 | C1 | 4 | | | URTS0 | CANTX | _ | GPIO | PDSR[10] | PSRR[10] | _ | 9 | D3 | 7 | | | URXD0 | _ | _ | GPIO | PDSR[9] | PSRR[9] | _ | 7 | D1 | 5 | | | UTXD0 | _ | _ | GPIO | PDSR[8] | PSRR[8] | _ | 8 | D2 | 6 | ## **MCF5213 Family Configurations** # 1.2 Reset Signals Table 4 describes signals used to reset the chip or as a reset indication. ## **Table 4. Reset Signals** | Signal Name | Abbreviation | Function | I/O | |-------------|--------------|-------------------------------------------------------------------------------------------------------------------------------|-----| | Reset In | | Primary reset input to the device. Asserting RSTI for at least 8 CPU clock cycles immediately resets the CPU and peripherals. | I | | Reset Out | RSTO | Driven low for 1024 CPU clocks after the reset source has deasserted. | 0 | # 1.3 PLL and Clock Signals Table 5 describes signals used to support the on-chip clock generation circuitry. Table 5. PLL and Clock Signals | Signal Name | Abbreviation | Function | I/O | |-------------------|--------------|--------------------------------------------------------------------------------------------------------------|-----| | External Clock In | EXTAL | Crystal oscillator or external clock input except when the on-chip relaxation oscillator is used. | Ţ | | Crystal | | Crystal oscillator output except when CLKMOD1=1, then sampled as part of the clock mode selection mechanism. | 0 | | Clock Out | CLKOUT | This output signal reflects the internal system clock. | 0 | ## 1.4 Mode Selection Table 6 describes signals used in mode selection; Table 7 describes the particular clocking modes. **Table 6. Mode Selection Signals** | Signal Name | Abbreviation | Function | I/O | |----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Clock Mode Selection | CLKMOD[1:0] | Selects the clock boot mode. | I | | Reset Configuration | RCON | The Serial Flash Programming mode is entered by asserting the RCON pin (with the TEST pin negated) as the chip comes out of reset. During this mode, the EzPort has access to the flash memory which can be programmed from an external device. | | | Test | TEST | Reserved for factory testing only and in normal modes of operation should be connected to VSS to prevent unintentional activation of test functions. | I | **Table 7. Clocking Modes** | CLKMOD[1:0] | XTAL | Configure the clock mode. | |-------------|------|---------------------------------------------------------| | 00 | 0 | PLL disabled, clock driven by external oscillator | | 00 | 1 | PLL disabled, clock driven by on-chip oscillator | | 01 | N/A | PLL disabled, clock driven by crystal | | 10 | 0 | PLL in normal mode, clock driven by external oscillator | | 10 | 1 | PLL in normal mode, clock driven by on-chip oscillator | | 11 | N/A | PLL in normal mode, clock driven by crystal | ## MCF5213 ColdFire Microcontroller, Rev. 3 ## **MCF5213 Family Configurations** **Table 16. Debug Support Signals (continued)** | Signal Name | Abbreviation | Function | I/O | |---------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Development Serial<br>Input | DSI | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, after the DSCLK has been seen as high (logic 1). | I | | Development Serial<br>Output | DSO | Development Serial Output - Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high. | 0 | | Debug Data | DDATA[3:0] | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0]. | 0 | | Processor Status Clock | PSTCLK | Processor Status Clock - Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values. If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and PST and DDATA outputs from toggling without disabling triggers. Non-quiescent operation can be reenabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs. PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0 | | Processor Status<br>Outputs | PST[3:0] | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0]. | 0 | | All Processor Status<br>Outputs | ALLPST | Logical AND of PST[3:0]. The CLKOUT signal can be used by the development system to know when to sample ALLPST. | 0 | # 1.14 EzPort Signal Descriptions Table contains a list of EzPort external signals. **Table 17. EzPort Signal Descriptions** | Signal Name | Abbreviation | Function | I/O | |------------------------|--------------|-------------------------------------------------------------------|-----| | EzPort Clock | EZPCK | Shift clock for EzPort transfers. | I | | EzPort Chip Select | EZPCS | Chip select for signalling the start and end of serial transfers. | Ι | | EzPort Serial Data In | EZPD | EZPD is sampled on the rising edge of EZPCK. | Ι | | EzPort Serial Data Out | EZPQ | EZPQ transitions on the falling edge of EZPCK. | 0 | #### **Electrical Characteristics** ## 2.1 Maximum Ratings Table 19. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +4.0 | V | | Clock synthesizer supply voltage | V <sub>DDPLL</sub> | -0.3 to +4.0 | V | | RAM standby supply voltage | V <sub>STBY</sub> | -0.3 to +4.0 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +4.0 | V | | EXTAL pin voltage | V <sub>EXTAL</sub> | 0 to 3.3 | V | | XTAL pin voltage | V <sub>XTAL</sub> | 0 to 3.3 | V | | Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub> | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | -40 to 85 | °C | | Storage temperature range | T <sub>stg</sub> | -65 to 150 | °C | Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or V<sub>DD</sub>). Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. <sup>&</sup>lt;sup>4</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. The power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in the external power supply going out of regulation. Ensure that the external V<sub>DD</sub> load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (e.g., no clock). ## 2.2 Current Consumption Table 20. Current Consumption in Low-Power Mode 1,2 | Mode | 8MHz (Typ) <sup>3</sup> | 16MHz (Typ) <sup>2</sup> | 64MHz (Typ) <sup>2</sup> | 80MHz (Typ) <sup>2</sup> | Units | | |--------------------------------------|-------------------------|--------------------------|--------------------------|--------------------------|-------|--| | Stop mode 3 (Stop 11) <sup>4</sup> | 0.13 | | | | mA | | | Stop mode 2 (Stop 10) <sup>4</sup> | | 2.29 | | | | | | Stop mode 1 (Stop 01) <sup>4,5</sup> | 2.80 | 3.08 | 4.76 | 5.38 | | | | Stop mode 0 (Stop 00) <sup>4</sup> | 2.80 | 3.08 | 4.76 | 5.39 | | | | Wait / Doze | 11.12 | 20.23 | 30.17 | 33.36 | | | | Run | 12.40 | 22.74 | 39.92 | 45.47 | | | All values are measured with a 3.30 V power supply Results are identical to STOP 00 for typical values because they only differ by CLKOUT power consumption. CLKOUT is already disabled in this instance prior to entering low power mode. **Typical Current Consumption in Low-Power Modes** <sup>&</sup>lt;sup>2</sup> Refer to the Power Management chapter in the MCF5213 Reference Manual for more information on low-power modes. CLKOUT and all peripheral clocks except UART0 and CFM off before entering low power mode. CLKOUT is disabled. All code executed from flash memory. Code run from SRAM reduces power consumption further. Tests performed at room temperature. See the description of the Low-Power Control Register (LPCR) in the MCF5213 Reference Manual for more information on stop modes 0–3. #### **Electrical Characteristics** **Table 21. Typical Active Current Consumption Specifications** | Characteristic | Symbol | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup> | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------|-------------------------------------------|----------------------------------------------------------|----------------| | 1 MHz core & I/O | I <sub>DD</sub> | _ | 3.48 | _ | mA | | 8 MHz core & I/O | | 7.28 | 13.37 | 19.02 | | | 16 MHz core & I/O | | 12.08 | 25.08 | 35.66 | | | 64 MHz core & I/O | | 40.14 | 54.62 | 85.01 | | | 80 MHz core & I/O | | 49.2 | 64.09 | 100.03 | | | <ul> <li>RAM standby supply current</li> <li>Normal operation: V<sub>DD</sub> &gt; V<sub>STBY</sub> - 0.3 V</li> <li>Transient condition: V<sub>STBY</sub> - 0.3 V &gt; V<sub>DD</sub> &gt; V<sub>SS</sub> + 0.5 V</li> <li>Standby operation: V<sub>DD</sub> &lt; V<sub>SS</sub> + 0.5 V</li> </ul> | I <sub>STBY</sub> | N/.<br>N/.<br>N/. | $A^3$ | N/A <sup>3</sup><br>N/A <sup>3</sup><br>N/A <sup>3</sup> | μΑ<br>mA<br>μΑ | | Analog supply current Normal operation Low-power stop | I <sub>DDA</sub> | _<br>_ | _<br>_ | 16<br>50 | mA<br>μA | <sup>&</sup>lt;sup>1</sup> Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory). ## 2.3 Thermal Characteristics Table 22 lists thermal resistance values. **Table 22. Thermal Characteristics** | | Characteristic | Symbol | Value | Unit | | |----------|------------------------------------------------------------|-------------------------|-------------------|-------------------|------| | 100 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{\sf JA}$ | 53 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{\sf JA}$ | 39 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) Single layer board (1s) | | $\theta_{JMA}$ | 42 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 33 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 25 <sup>4</sup> | °C/W | | | Junction to case | _ | $\theta_{\sf JC}$ | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | Тj | 105 | °C | <sup>&</sup>lt;sup>2</sup> Peak current measured with all modules active, and default drive strength with matching load. Due to the errata "Non-functional RAM Standby Supply" in the MCF5213 Device Errata, V<sub>STBY</sub> should be connected directly to V<sub>DD</sub> and cannot be used for RAM standby operation. **Table 22. Thermal Characteristics (continued)** | | Characteristic | Symbol | Value | Unit | | |-----------|-----------------------------------------|-------------------------|----------------|-------------------|------| | 81 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 61 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 35 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 31 <sup>2,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 20 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 12 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 62 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 43 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 36 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 26 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 QFN | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 68 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 24 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 55 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 19 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 8 <sup>4</sup> | °C/W | | | Junction to case (bottom) | _ | $\theta$ JC | 0.6 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 3 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | $<sup>\</sup>theta_{JA}$ and $\Psi_{jt}$ parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of $\theta_{JA}$ and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the $\Psi_{jt}$ parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2. <sup>&</sup>lt;sup>2</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal. <sup>&</sup>lt;sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). <sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. ## 2.5 ESD Protection Table 25. ESD Protection Characteristics 1, 2 | Characteristics | Symbol | Value | Units | |----------------------------------------------------------------------|---------------------|--------|-------| | ESD target for Human Body Model | HBM | 2000 | V | | ESD target for Machine Model | MM | 200 | V | | HBM circuit description | R <sub>series</sub> | 1500 | Ω | | | С | 100 | pF | | MM circuit description | R <sub>series</sub> | 0 | Ω | | | С | 200 | pF | | Number of pulses per pin (HBM) • Positive pulses • Negative pulses | _ | 1 | _ | | Number of pulses per pin (MM) • Positive pulses • Negative pulses | _ | 3<br>3 | _ | | Interval of pulses | _ | 1 | sec | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. # 2.6 DC Electrical Specifications Table 26. DC Electrical Specifications <sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------|---------------------|-----------------------|----------------------|------| | Supply voltage | $V_{DD}$ | 3.0 | 3.6 | V | | Standby voltage | V <sub>STBY</sub> | 3.0 | 3.6 | V | | Input high voltage | V <sub>IH</sub> | $0.7 \times V_{DD}$ | 4.0 | V | | Input low voltage | V <sub>IL</sub> | V <sub>SS</sub> - 0.3 | $0.35 \times V_{DD}$ | V | | Input hysteresis | V <sub>HYS</sub> | $0.06 \times V_{DD}$ | _ | mV | | Low-voltage detect trip voltage (V <sub>DD</sub> falling) | V <sub>LVD</sub> | 2.15 | 2.3 | V | | Low-voltage detect hysteresis (V <sub>DD</sub> rising) | V <sub>LVDHYS</sub> | 60 | 120 | mV | | Input leakage current $V_{in} = V_{DD}$ or $V_{SS}$ , digital pins | I <sub>in</sub> | -1.0 | 1.0 | μА | | Output high voltage (all input/output and all output pins) $I_{OH} = -2.0 \text{ mA}$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (all input/output and all output pins) I <sub>OL</sub> = 2.0mA | V <sub>OL</sub> | _ | 0.5 | V | A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. #### **Electrical Characteristics** Table 26. DC Electrical Specifications (continued)<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|-----------------------|--------|------| | Output high voltage (high drive) I <sub>OH</sub> = -5 mA | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (high drive)<br>I <sub>OL</sub> = 5 mA | V <sub>OL</sub> | _ | 0.5 | V | | Output high voltage (low drive)<br>I <sub>OH</sub> = -2 mA | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | _ | V | | Output low voltage (low drive)<br>I <sub>OL</sub> = 2 mA | V <sub>OL</sub> | _ | 0.5 | V | | Weak internal pull Up device current, tested at V <sub>IL</sub> Max. <sup>2</sup> | I <sub>APU</sub> | -10 | -130 | μΑ | | Input Capacitance <sup>3</sup> • All input-only pins • All input/output (three-state) pins | C <sub>in</sub> | | 7<br>7 | pF | <sup>&</sup>lt;sup>1</sup> Refer to Table 27 for additional PLL specifications. # 2.7 Clock Source Electrical Specifications ## **Table 27. PLL Electrical Specifications** (V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = V<sub>SSPLL</sub> = 0 V) | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|--------------------------------------------------|----------------------------|------------------------------------------------------|--------------------| | PLL reference frequency range Crystal reference External reference | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | 2<br>2 | 10.0<br>10.0 | MHz | | System frequency <sup>1</sup> • External clock mode • On-chip PLL frequency | f <sub>sys</sub> | 0<br>f <sub>ref</sub> / 32 | 66.67 or 80 <sup>2</sup><br>66.67 or 80 <sup>2</sup> | MHz | | Loss of reference frequency 3, 5 | f <sub>LOR</sub> | 100 | 1000 | kHz | | Self clocked mode frequency <sup>4</sup> | f <sub>SCM</sub> | 1 | 5 | MHz | | Crystal start-up time <sup>5, 6</sup> | t <sub>cst</sub> | _ | 10 | ms | | EXTAL input high voltage • External reference | V <sub>IHEXT</sub> | 2.0 | V <sub>DD</sub> | V | | EXTAL input low voltage • External reference | V <sub>ILEXT</sub> | V <sub>SS</sub> | 0.8 | V | | PLL lock time <sup>4,7</sup> | t <sub>IpII</sub> | _ | 500 | μS | | Duty cycle of reference <sup>4</sup> | t <sub>dc</sub> | 40 | 60 | % f <sub>ref</sub> | $<sup>^{2}\,\,</sup>$ Refer to Table 3 for pins having internal pull-up devices. <sup>&</sup>lt;sup>3</sup> This parameter is characterized before qualification rather than 100% tested. #### **Electrical Characteristics** # 2.13 DMA Timers Timing Specifications Table 33 lists timer module AC timings. **Table 33. Timer Module AC Timing Specifications** | Name | Characteristic <sup>1</sup> | Min | Max | Unit | |------|-------------------------------------------|--------------------|-----|------| | T1 | DTIN0 / DTIN1 / DTIN2 / DTIN3 cycle time | $3 \times t_{CYC}$ | _ | ns | | T2 | DTIN0 / DTIN1 / DTIN2 / DTIN3 pulse width | $1 \times t_{CYC}$ | _ | ns | <sup>&</sup>lt;sup>1</sup> All timing references to CLKOUT are given to its rising edge. # 2.14 QSPI Electrical Specifications Table 34 lists QSPI timings. **Table 34. QSPI Modules AC Timing Specifications** | Name | Characteristic | Min | Max | Unit | |------|--------------------------------------------------|-----|-----|------------------| | QS1 | QSPI_CS[3:0] to QSPI_CLK | 1 | 510 | t <sub>CYC</sub> | | QS2 | QSPI_CLK high to QSPI_DOUT valid | _ | 10 | ns | | QS3 | QSPI_CLK high to QSPI_DOUT invalid (Output hold) | 2 | _ | ns | | QS4 | QSPI_DIN to QSPI_CLK (Input setup) | 9 | _ | ns | | QS5 | QSPI_DIN to QSPI_CLK (Input hold) | 9 | _ | ns | The values in Table 34 correspond to Figure 9. MCF5213 ColdFire Microcontroller, Rev. 3 #### 2.16 **Debug AC Timing Specifications** Table 36 lists specifications for the debug AC timing parameters shown in Figure 15. **Table 36. Debug AC Timing Specification** | Num | Characteristic | 66/80 | Units | | |-----------------|-------------------------------------------|----------------------|-------|-------| | Num | Characteristic | Min | Max | Onits | | D1 | PST, DDATA to CLKOUT setup | 4 | _ | ns | | D2 | CLKOUT to PST, DDATA hold | 1.5 | _ | ns | | D3 | DSI-to-DSCLK setup | 1 × t <sub>CYC</sub> | _ | ns | | D4 <sup>1</sup> | DSCLK-to-DSO hold | 4 × t <sub>CYC</sub> | _ | ns | | D5 | DSCLK cycle time | 5 × t <sub>CYC</sub> | _ | ns | | D6 | BKPT input data setup time to CLKOUT rise | 4 | _ | ns | | D7 | BKPT input data hold time to CLKOUT rise | 1.5 | _ | ns | | D8 | CLKOUT high to BKPT high Z | 0.0 | 10.0 | ns | DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT. Figure 14 shows real-time trace timing for the values in Table 36. Figure 14. Real-Time Trace AC Timing This section describes the physical properties of the MCF5213 and its derivatives. # 3.1 64-pin LQFP Package | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|--------------------|--------------|------------------|-------------| | TITLE: 64LD LQFP, | | DOCUMENT NO | : 98ASS23234W | REV: D | | 10 X 10 X 1.4 P | CASE NUMBER | 2: 840F-02 | 06 APR 2005 | | | O.5 PITCH, CASE OUTLINE | | STANDARD: JE | DEC MS-026 BCD | | | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED" CONTROLLED COPY" IN RED. | | | | DOCUMENT NO: 98ASA10690D | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------|-------------------------|--------------------------|---------|-----------| | | | ductor | REVISION HISTORY | PAGE: | 174 | 0 | | | | EPT WHEN ACCESSED<br>ORY, PRINTED VERSIONS | | REV: | 0 | | | LTR | ORIGINATOR | | REVISIONS | | DRAFTER | DATE | | 0 | ERIC TRIPLETT | RELEASED FO | RELEASED FOR PRODUCTION | | | 27JUL2005 | TITLE: THERMALLY ENHANCED QUAD FLAT NON-LEADED PACKAGE (QFN) 64 TERMINAL, 0.5 PITCH (9 X 9 X 1) CASE NUMBER: 1740-01 STANDARD: JEDEC MO-220 VMMD-3 PACKAGE CODE: 6200 | SHEET: 4 OF 4 #### NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. 3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. | © FRE | ESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |----------------------|----------------------------------------------------|-------------|--------------|------------------|------------| | TITLE: | PBGA, LOW PROFIL | _E, | DOCUMENT NO | ): 98ASA10670D | REV: 0 | | 81 I/O, 10 X 10 PKG, | | CASE NUMBER | 2: 1662–01 | 04 FEB 2005 | | | | 1 MM PITCH (MAF | P) | STANDARD: NO | N-JEDEC | | # 3.4 100-pin LQFP Package SIDE VIEW | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | | |--------------------------------------------------------------------------|---------|----------------------------|-----------|-------------| | 100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4 TH | | DOCUMENT NO: 98ASS23308W | | REV: G | | | - THICK | CASE NUMBER | 2: 983–03 | 07 APR 2005 | | | | STANDARD: NO | N-JEDEC | | VIEW B | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|--------------------|--------------------------|----------------------------|-------------| | 100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4 THICK | | DOCUMENT NO: 98ASS23308W | | REV: G | | | | CASE NUMBER | : 983–03 | 07 APR 2005 | | | | STANDARD: NO | N-JEDEC | |