Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------| | Product Status | Active | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 66MHz | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-QFN-EP (9x9) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcf5211lcep66 | #### MCF5213 Family Configurations - Error-detection capabilities - Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs - Transmit and receive FIFO buffers - I<sup>2</sup>C module - Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads - Fully compatible with industry-standard I<sup>2</sup>C bus - Master and slave modes support multiple masters - Automatic interrupt generation with programmable level - Queued serial peripheral interface (QSPI) - Full-duplex, three-wire synchronous transfers - Up to four chip selects available - Master mode operation only - Programmable bit rates up to half the CPU clock frequency - Up to 16 pre-programmed transfers - Fast analog-to-digital converter (ADC) - Eight analog input channels - 12-bit resolution - Minimum 1.125 μs conversion time - Simultaneous sampling of two channels for motor control applications - Single-scan or continuous operation - Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit - Unused analog channels can be used as digital I/O - Four 32-bit timers with DMA support - 12.5 ns resolution at 80 MHz - Programmable sources for clock input, including an external clock option - Programmable prescaler - Input capture capability with programmable trigger edge on input pin - Output compare with programmable mode for the output pin - Free run and restart modes - Maskable interrupts on input capture or output compare - DMA trigger capability on input capture or output compare - Four-channel general purpose timer - 16-bit architecture - Programmable prescaler - Output pulse-widths variable from microseconds to seconds - Single 16-bit input pulse accumulator - Toggle-on-overflow feature for pulse-width modulator (PWM) generation - One dual-mode pulse accumulation channel - Pulse-width modulation timer - Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution - Programmable period and duty cycle - Programmable enable/disable for each channel - Software selectable polarity for each channel - Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached (PWM counter reaches zero) or when the channel is disabled. - Programmable center or left aligned outputs on individual channels - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies - Emergency shutdown - Two periodic interrupt timers (PITs) - 16-bit counter - Selectable as free running or count down - Software watchdog timer - 32-bit counter - Low-power mode support - Clock generation features - One to 48 MHz crystal, 8 MHz on-chip relaxation oscillator, or external oscillator reference options - Trimmed relaxation oscillator - Two to 10 MHz reference frequency for normal PLL mode with a pre-divider programmable from 1 to 8 - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator - Low power modes supported - $2^n$ (n $\leq 0 \leq 15$ ) low-power divider for extremely low frequency operation - Interrupt controller - Uniquely programmable vectors for all interrupt sources - Fully programmable level and priority for all peripheral interrupt sources - Seven external interrupt signals with fixed level and priority - Unique vector number for each interrupt source - Ability to mask any individual interrupt source or all interrupt sources (global mask-all) - Support for hardware and software interrupt acknowledge (IACK) cycles - Combinatorial path to provide wake-up from low-power modes - · DMA controller - Four fully programmable channels - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers - Source/destination address pointers that can increment or remain constant - 24-bit byte transfer counter per channel - Auto-alignment transfers supported for efficient block movement - Bursting and cycle steal support - Software-programmable DMA requesters for the UARTs (3) and 32-bit timers (4) - Reset - Separate reset in and reset out signals - Seven sources of reset: - Power-on reset (POR) - External - Software - Watchdog - Loss of clock - Loss of lock - Low-voltage detection (LVD) - Status flag indication of source of last reset - Chip integration module (CIM) ## 1.1.13 General Purpose Timer (GPT) The general purpose timer (GPT) is a four-channel timer module consisting of a 16-bit programmable counter driven by a seven-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, channel three, can be configured as a pulse accumulator. A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator. ## 1.1.14 Periodic Interrupt Timers (PIT0 and PIT1) The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can count down from the value written in its PIT modulus register or it can be a free-running down-counter. ## 1.1.15 Pulse-Width Modulation (PWM) Timers The MCF5213 has an 8-channel, 8-bit PWM timer. Each channel has a programmable period and duty cycle as well as a dedicated counter. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The PWM outputs have programmable polarity, and can be programmed as left aligned outputs or center aligned outputs. For higher period and duty cycle resolution, each pair of adjacent channels ([7:6], [5:4], [3:2], and [1:0]) can be concatenated to form a single 16-bit channel. The module can, therefore, be configured to support 8/0, 6/1, 4/2, 2/3, or 0/4 8-/16-bit channels. # 1.1.16 Software Watchdog Timer The watchdog timer is a 32-bit timer that facilitates recovery from runaway code. The watchdog counter is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown. # 1.1.17 Phase-Locked Loop (PLL) The clock module contains a crystal oscillator, 8 MHz on-chip relaxation oscillator (OCO), phase-locked loop (PLL), reduced frequency divider (RFD), low-power divider status/control registers, and control logic. To improve noise immunity, the PLL, crystal oscillator, and relaxation oscillator have their own power supply inputs: VDDPLL and VSSPLL. All other circuits are powered by the normal supply pins, VDD and VSS. # 1.1.18 Interrupt Controller (INTC) The MCF5213 has a single interrupt controller that supports up to 63 interrupt sources. There are 56 programmable sources, 49 of which are assigned to unique peripheral interrupt requests. The remaining seven sources are unassigned and may be used for software interrupt requests. ### 1.1.19 DMA Controller The direct memory access (DMA) controller provides an efficient way to move blocks of data with minimal processor intervention. It has four channels that allow byte, word, longword, or 16-byte burst line transfers. These transfers are triggered by software explicitly setting a DCRn[START] bit or by the occurrence of certain UART or DMA timer events. Figure 2 shows the pinout configuration for the 100 LQFP. Figure 2. 100 LQFP Pin Assignments ## **MCF5213 Family Configurations** Figure 3 shows the pinout configuration for the 81 MAPBGA. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|-----------|----------|----------|-----------------|-----------------|-----------------|------------------|---------------------|-----------------| | Α | $V_{SS}$ | UTXD1 | RSTI | ĪRQ5 | ĪRQ3 | ALLPST | TDO | TMS | V <sub>SS</sub> | | В | URTS1 | URXD1 | RSTO | ĪRQ6 | ĪRQ2 | TRST | TDI | V <sub>DD</sub> PLL | EXTAL | | С | UCTS0 | TEST | UCTS1 | ĪRQ7 | ĪRQ4 | ĪRQ1 | TCLK | V <sub>SS</sub> PLL | XTAL | | D | URXD0 | UTXD0 | URTS0 | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | PWM7 | GPT3 | GPT2 | | E | SCL | SDA | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | PWM5 | GPT1 | | F | QSPI_CS3 | QSPI_CS2 | QSPI_DIN | $V_{SS}$ | $V_{DD}$ | V <sub>SS</sub> | GPT0 | $V_{STBY}$ | AN4 | | G | QSPI_DOUT | QSPI_CLK | RCON | DTIN1 | CLKMOD0 | AN2 | AN3 | AN5 | AN6 | | Н | QSPI_CS0 | QSPI_CS1 | DTIN3 | DTIN0 | CLKMOD1 | AN1 | V <sub>SSA</sub> | $V_{DDA}$ | AN7 | | J | $V_{SS}$ | JTAG_EN | DTIN2 | PWM3 | PWM1 | AN0 | $V_{RL}$ | $V_{RH}$ | $V_{SSA}$ | Figure 3. 81 MAPBGA Pin Assignments Figure 4 shows the pinout configuration for the 64 LQFP and 64 QFN. Figure 4. 64 LQFP and 64 QFN Pin Assignments Table 3 shows the pin functions by primary and alternate purpose, and illustrates which packages contain each pin. # Table 3. Pin Functions by Primary and Alternate Purpose (continued) | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | Interrupts | ĪRQ7 | | _ | GPIO | Low | FAST | pull-up | 95 | C4 | 58 | | | ĪRQ6 | _ | _ | GPIO | Low | FAST | pull-up | 94 | B4 | _ | | | ĪRQ5 | _ | _ | GPIO | Low | FAST | pull-up | 91 | A4 | _ | | | ĪRQ4 | | _ | GPIO | Low | FAST | pull-up | 90 | C5 | 57 | | | ĪRQ3 | _ | _ | GPIO | Low | FAST | pull-up | 89 | A5 | _ | | | ĪRQ2 | | _ | GPIO | Low | FAST | pull-up | 88 | B5 | _ | | | ĪRQ1 | SYNCA | PWM1 | GPIO | High | FAST | pull-up <sup>5</sup> | 87 | C6 | 56 | | JTAG/BDM | JTAG_EN | _ | _ | _ | N/A | N/A | pull-down | 26 | J2 | 17 | | | TCLK/<br>PSTCLK | CLKOUT | _ | _ | High | FAST | pull-up <sup>6</sup> | 64 | C7 | 44 | | | TDI/DSI | | _ | _ | N/A | N/A | pull-up <sup>6</sup> | 79 | B7 | 50 | | | TDO/DSO | _ | _ | _ | High | FAST | _ | 80 | A7 | 51 | | | TMS<br>/BKPT | _ | _ | _ | N/A | N/A | pull-up <sup>6</sup> | 76 | A8 | 49 | | | TRST<br>/DSCLK | _ | _ | _ | N/A | N/A | pull-up <sup>6</sup> | 85 | B6 | 54 | | Mode | CLKMOD0 | _ | _ | _ | N/A | N/A | pull-down <sup>7</sup> | 40 | G5 | 24 | | Selection <sup>7</sup> | CLKMOD1 | _ | _ | _ | N/A | N/A | pull-down <sup>7</sup> | 39 | H5 | _ | | | RCON/<br>EZPCS | _ | _ | _ | N/A | N/A | pull-up | 21 | G3 | 16 | | PWM | PWM7 | _ | _ | GPIO | PDSR[31] | PSRR[31] | _ | 63 | D7 | _ | | | PWM5 | _ | _ | GPIO | PDSR[30] | PSRR[30] | _ | 60 | E8 | _ | | | PWM3 | _ | _ | GPIO | PDSR[29] | PSRR[29] | _ | 33 | J4 | _ | | | PWM1 | _ | _ | GPIO | PDSR[28] | PSRR[28] | _ | 38 | J5 | _ | | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |--------------|-----------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------------|--------------------------|-----------------------| | UART 1 | UCTS1 | SYNCA | URXD2 | GPIO | PDSR[15] | PSRR[15] | _ | 98 | C3 | 61 | | | URTS1 | SYNCB | UTXD2 | GPIO | PDSR[14] | PSRR[14] | _ | 4 | B1 | 2 | | | URXD1 | _ | | GPIO | PDSR[13] | PSRR[13] | _ | 100 | B2 | 63 | | | UTXD1 | _ | | GPIO | PDSR[12] | PSRR[12] | _ | 99 | A2 | 62 | | UART 2 | UCTS2 | _ | | GPIO | PDSR[27] | PSRR[27] | | 27 | _ | _ | | | URTS2 | _ | | GPIO | PDSR[26] | PSRR[26] | _ | 30 | _ | _ | | | URXD2 | _ | | GPIO | PDSR[25] | PSRR[25] | _ | 28 | _ | _ | | | UTXD2 | _ | | GPIO | PDSR[24] | PSRR[24] | _ | 29 | _ | _ | | FlexCAN | CANRX <sup>4,11</sup> | | | | N/A | N/A | _ | _ | _ | _ | | | CANTX <sup>4,11</sup> | | | | N/A | N/A | _ | _ | _ | _ | | VSTBY | VSTBY | _ | | _ | N/A | N/A | _ | 55 | F8 | 37 | | VDD | VDD | _ | _ | _ | N/A | N/A | _ | 1,2,14,22,<br>23,34,41,<br>57,68,81,93 | D5,E3–E7,<br>F5 | 1,10,20,39,5<br>2 | | VSS | VSS | _ | _ | _ | N/A | N/A | _ | 3,15,24,25,3<br>5,42,56,<br>67,75,82,92 | A1,A9,D4,D<br>6,F4,F6,J1 | 11,21,38,<br>53,64 | <sup>1</sup> The PDSR and PSSR registers are described in the General Purpose I/O chapter. All programmable signals default to 2 mA drive and FAST slew rate in normal (single-chip) mode. All signals have a pull-up in GPIO mode. These signals are multiplexed on other pins. These signals are multiplexed on other pins. The multiplexed CANTX and CANRX signals are not available on the MCF5211 or MCF5212. For primary and GPIO functions only. Only when JTAG mode is enabled. CLKMOD0 and CLKMOD1 have internal pull-down resistors; however, the use of external resistors is very strongly recommended. For secondary and GPIO functions only. RSTI has an internal pull-up resistor; however, the use of an external resistor is very strongly recommended. For GPIO function. Primary Function has pull-up control within the GPT module. CANTX and CANRX are secondary functions only. # 1.5 External Interrupt Signals Table 8 describes the external interrupt signals. **Table 8. External Interrupt Signals** | Signal Name | Abbreviation | Function | I/O | |---------------------|--------------|-----------------------------|-----| | External Interrupts | ĪRQ[7:1] | External interrupt sources. | I | # 1.6 Queued Serial Peripheral Interface (QSPI) Table 9 describes the QSPI signals. Table 9. Queued Serial Peripheral Interface (QSPI) Signals | Signal Name | Abbreviation | Function | I/O | |----------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------|-----| | QSPI Synchronous<br>Serial Output | QSPI_DOUT | Provides the serial data from the QSPI and can be programmed to be driven on the rising or falling edge of QSPI_CLK. | 0 | | QSPI Synchronous<br>Serial Data Input | QSPI_DIN | Provides the serial data to the QSPI and can be programmed to be sampled on the rising or falling edge of QSPI_CLK. | 1 | | QSPI Serial Clock | QSPI_CLK | Provides the serial clock from the QSPI. The polarity and phase of QSPI_CLK are programmable. | 0 | | Synchronous Peripheral<br>Chip Selects | QSPI_CS[3:0] | QSPI peripheral chip select; can be programmed to be active high or low. | 0 | # 1.7 I<sup>2</sup>C I/O Signals Table 10 describes the I<sup>2</sup>C serial interface module signals. Table 10. I<sup>2</sup>C I/O Signals | Signal Name | Abbreviation | Function | 1/0 | |--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Serial Clock | | Open-drain clock signal for the for the I <sup>2</sup> C interface. When the bus is In master mode, this clock is driven by the I <sup>2</sup> C module; when the bus is in slave mode, this clock becomes the clock input. | I/O | | Serial Data | SDA | Open-drain signal that serves as the data input/output for the I <sup>2</sup> C interface. | I/O | #### **Electrical Characteristics** # 2.1 Maximum Ratings Table 19. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +4.0 | V | | Clock synthesizer supply voltage | V <sub>DDPLL</sub> | -0.3 to +4.0 | V | | RAM standby supply voltage | V <sub>STBY</sub> | -0.3 to +4.0 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +4.0 | V | | EXTAL pin voltage | V <sub>EXTAL</sub> | 0 to 3.3 | V | | XTAL pin voltage | V <sub>XTAL</sub> | 0 to 3.3 | V | | Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub> | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | -40 to 85 | °C | | Storage temperature range | T <sub>stg</sub> | -65 to 150 | °C | Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or V<sub>DD</sub>). Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. <sup>&</sup>lt;sup>4</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. The power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in the external power supply going out of regulation. Ensure that the external V<sub>DD</sub> load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (e.g., no clock). #### **Electrical Characteristics** **Table 21. Typical Active Current Consumption Specifications** | Characteristic | Symbol | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup> | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------|-------------------------------------------|----------------------------------------------------------|----------------| | 1 MHz core & I/O | I <sub>DD</sub> | _ | 3.48 | _ | mA | | 8 MHz core & I/O | | 7.28 | 13.37 | 19.02 | | | 16 MHz core & I/O | | 12.08 | 25.08 | 35.66 | | | 64 MHz core & I/O | | 40.14 | 54.62 | 85.01 | | | 80 MHz core & I/O | | 49.2 | 64.09 | 100.03 | | | <ul> <li>RAM standby supply current</li> <li>Normal operation: V<sub>DD</sub> &gt; V<sub>STBY</sub> - 0.3 V</li> <li>Transient condition: V<sub>STBY</sub> - 0.3 V &gt; V<sub>DD</sub> &gt; V<sub>SS</sub> + 0.5 V</li> <li>Standby operation: V<sub>DD</sub> &lt; V<sub>SS</sub> + 0.5 V</li> </ul> | I <sub>STBY</sub> | N/A <sup>3</sup><br>N/A <sup>3</sup><br>N/A <sup>3</sup> | | N/A <sup>3</sup><br>N/A <sup>3</sup><br>N/A <sup>3</sup> | μΑ<br>mA<br>μΑ | | Analog supply current Normal operation Low-power stop | I <sub>DDA</sub> | _<br>_ | _<br>_ | 16<br>50 | mA<br>μA | <sup>&</sup>lt;sup>1</sup> Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory). ## 2.3 Thermal Characteristics Table 22 lists thermal resistance values. **Table 22. Thermal Characteristics** | | Characteristic | Symbol | Value | Unit | | |----------|-----------------------------------------|-------------------------|-------------------|-------------------|------| | 100 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{\sf JA}$ | 53 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{\sf JA}$ | 39 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 42 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 33 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 25 <sup>4</sup> | °C/W | | | Junction to case | _ | $\theta_{\sf JC}$ | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | Тj | 105 | °C | <sup>&</sup>lt;sup>2</sup> Peak current measured with all modules active, and default drive strength with matching load. Due to the errata "Non-functional RAM Standby Supply" in the MCF5213 Device Errata, V<sub>STBY</sub> should be connected directly to V<sub>DD</sub> and cannot be used for RAM standby operation. **Table 22. Thermal Characteristics (continued)** | | Characteristic | ; | Symbol | Value | Unit | |-----------|-----------------------------------------|-------------------------|----------------|-------------------|------| | 81 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 61 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 35 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 31 <sup>2,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 20 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 12 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 62 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 43 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 36 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 26 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 QFN | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 68 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 24 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 55 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 19 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 8 <sup>4</sup> | °C/W | | | Junction to case (bottom) | _ | $\theta$ JC | 0.6 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 3 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | $<sup>\</sup>theta_{JA}$ and $\Psi_{jt}$ parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of $\theta_{JA}$ and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the $\Psi_{jt}$ parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2. <sup>&</sup>lt;sup>2</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal. <sup>&</sup>lt;sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). <sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT. #### **Electrical Characteristics** Table 26. DC Electrical Specifications (continued)<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|-----------------------|--------|------| | Output high voltage (high drive) I <sub>OH</sub> = -5 mA | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (high drive)<br>I <sub>OL</sub> = 5 mA | V <sub>OL</sub> | _ | 0.5 | V | | Output high voltage (low drive)<br>I <sub>OH</sub> = -2 mA | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | _ | V | | Output low voltage (low drive)<br>I <sub>OL</sub> = 2 mA | V <sub>OL</sub> | _ | 0.5 | V | | Weak internal pull Up device current, tested at V <sub>IL</sub> Max. <sup>2</sup> | I <sub>APU</sub> | -10 | -130 | μΑ | | Input Capacitance <sup>3</sup> • All input-only pins • All input/output (three-state) pins | C <sub>in</sub> | | 7<br>7 | pF | <sup>&</sup>lt;sup>1</sup> Refer to Table 27 for additional PLL specifications. # 2.7 Clock Source Electrical Specifications ## **Table 27. PLL Electrical Specifications** (V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = V<sub>SSPLL</sub> = 0 V) | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|--------------------------------------------------|----------------------------|------------------------------------------------------|--------------------| | PLL reference frequency range Crystal reference External reference | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | 2<br>2 | 10.0<br>10.0 | MHz | | System frequency <sup>1</sup> • External clock mode • On-chip PLL frequency | f <sub>sys</sub> | 0<br>f <sub>ref</sub> / 32 | 66.67 or 80 <sup>2</sup><br>66.67 or 80 <sup>2</sup> | MHz | | Loss of reference frequency 3, 5 | f <sub>LOR</sub> | 100 | 1000 | kHz | | Self clocked mode frequency <sup>4</sup> | f <sub>SCM</sub> | 1 | 5 | MHz | | Crystal start-up time <sup>5, 6</sup> | t <sub>cst</sub> | _ | 10 | ms | | EXTAL input high voltage • External reference | V <sub>IHEXT</sub> | 2.0 | V <sub>DD</sub> | V | | EXTAL input low voltage • External reference | V <sub>ILEXT</sub> | V <sub>SS</sub> | 0.8 | V | | PLL lock time <sup>4,7</sup> | t <sub>lpll</sub> | _ | 500 | μS | | Duty cycle of reference <sup>4</sup> | t <sub>dc</sub> | 40 | 60 | % f <sub>ref</sub> | $<sup>^{2}\,\,</sup>$ Refer to Table 3 for pins having internal pull-up devices. <sup>&</sup>lt;sup>3</sup> This parameter is characterized before qualification rather than 100% tested. ### Table 27. PLL Electrical Specifications (continued) (V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, $V_{SS} = V_{SSPLL} = 0 V$ ) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|--------------------| | Frequency un-LOCK range | f <sub>UL</sub> | -1.5 | 1.5 | % f <sub>ref</sub> | | Frequency LOCK range | f <sub>LCK</sub> | -0.75 | 0.75 | % f <sub>ref</sub> | | CLKOUT period jitter <sup>4, 5, 8, 9</sup> , measured at f <sub>SYS</sub> Max • Peak-to-peak (clock edge to clock edge) • Long term (averaged over 2 ms interval) | C <sub>jitter</sub> | _ | 10<br>.01 | % f <sub>sys</sub> | | On-chip oscillator frequency | f <sub>oco</sub> | 7.84 | 8.16 | MHz | <sup>&</sup>lt;sup>1</sup> All internal registers retain data at 0 Hz. # 2.8 General Purpose I/O Timing GPIO can be configured for certain pins of the QSPI, DDR Control, timer, UART, and Interrupt interfaces. When in GPIO mode, the timing specification for these pins is given in Table 28 and Figure 5. The GPIO timing is met under the following load test conditions: - 50 pF / 50 $\Omega$ for high drive - $25 \text{ pF} / 25 \Omega$ for low drive **Table 28. GPIO Timing** | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------| | G1 | CLKOUT High to GPIO Output Valid | t <sub>CHPOV</sub> | _ | 10 | ns | | G2 | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | _ | ns | | G3 | GPIO Input Valid to CLKOUT High | t <sub>PVCH</sub> | 9 | _ | ns | | G4 | CLKOUT High to GPIO Input Invalid | t <sub>CHPI</sub> | 1.5 | _ | ns | <sup>&</sup>lt;sup>2</sup> Depending on packaging; see Table 2. <sup>3</sup> Loss of Reference Frequency is the reference frequency detected internally, which transitions the PLL into self clocked mode. Self clocked mode frequency is the frequency at which the PLL operates when the reference frequency falls below f<sub>LOR</sub> with default MFD/RFD settings. <sup>&</sup>lt;sup>5</sup> This parameter is characterized before qualification rather than 100% tested. <sup>&</sup>lt;sup>6</sup> Proper PC board layout procedures must be followed to achieve specifications. This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>jitter</sub> percentage for a given interval. <sup>9</sup> Based on slow system clock of 40 MHz measured at f<sub>svs</sub> max. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|--------------------|--------------|----------------------------|-------------| | TITLE: 64LD LQFP, | | DOCUMENT NO | ): 98ASS23234W | REV: D | | O 5 DITCH CASE OUTLINE | | CASE NUMBER | R: 840F-02 | 06 APR 2005 | | | | STANDARD: JE | DEC MS-026 BCD | | ## 3.2 64 QFN Package | | MECHANICAL OUTLINES | DOCUMENT NO: 98ASA10690D | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|------|--| | freescale' semiconductor | DICTIONARY | PAGE: | 1740 | | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: | 0 | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. - 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFN. 4 COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD. 5. MIN METAL GAP SHOULD BE 0.2MM. TITLE: THERMALLY ENHANCED QUAD FLAT NON-LEADED PACKAGE (QFN) 64 TERMINAL, 0.5 PITCH (9 X 9 X 1) CASE NUMBER: 1740-01 STANDARD: JEDEC MO-220 VMMD-3 PACKAGE CODE: 6200 | SHEET: 3 OF 4 | freescale's serious programs and on the programs of the programs and the programs of progr | | | | DOCUMENT NO: 98ASA10690D | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------|--------------------------|------------|-----------| | | | ductor | REVISION HISTORY | PAGE: | 1740 | | | ELECTRONIC<br>DIRECTLY FROM | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | | | REV: | 0 | | | LTR | ORIGINATOR | | REVISIONS | | DRAFTER | DATE | | 0 | ERIC TRIPLETT | RELEASED FO | RELEASED FOR PRODUCTION | | TAYLOR LIU | 27JUL2005 | TITLE: THERMALLY ENHANCED QUAD FLAT NON-LEADED PACKAGE (QFN) 64 TERMINAL, 0.5 PITCH (9 X 9 X 1) CASE NUMBER: 1740-01 STANDARD: JEDEC MO-220 VMMD-3 PACKAGE CODE: 6200 | SHEET: 4 OF 4 ## **Revision History** # 4 Revision History **Table 37. Revision History** | Revision | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | <ul> <li>Formatting, layout, spelling, and grammar corrections.</li> <li>Added revision history.</li> <li>Corrected signal names in block diagram to match those in signal description table.</li> <li>Added the following footnote to the MCF5211 FlexCAN entry:</li></ul> | | 3 | <ul> <li>Formatting, layout, spelling, and grammar corrections.</li> <li>Synchronized the "Pin Functions by Primary and Alternate Purpose" table in this document and the reference manual.</li> <li>Restructured the part number summary table to include full orderable parts, and changed its name (was "Part Number Summary", is "Orderable Part Number Summary").</li> <li>Updated the family configurations table to show that FlexCAN is not available on the MCF5212.</li> <li>Added specifications for V<sub>LVD</sub> and V<sub>LVDHYS</sub> to the "DC electrical specifications" table.</li> </ul> |