Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | | | | Product Status | Obsolete | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 56 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 81-LBGA | | Supplier Device Package | 81-MAPBGA (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5211lcvm80 | | | | **Table 1. MCF5213 Family Configurations** | Module | 5211 | 5212 | 5213 | |-------------------------------------------------------------|--------------------------------|----------------------|-----------------------| | ColdFire Version 2 Core with MAC (Multiply-Accumulate Unit) | • | • | • | | System Clock | | 66, 80 MHz | | | Performance (Dhrystone 2.1 MIPS) | 63 | up t | o 76 | | Flash / Static RAM (SRAM) | 128/16 Kbytes | 256/32 | Kbytes | | Interrupt Controller (INTC) | • | • | • | | Fast Analog-to-Digital Converter (ADC) | • | • | • | | FlexCAN 2.0B Module | See note <sup>1</sup> | _ | • | | Four-channel Direct-Memory Access (DMA) | • | • | • | | Watchdog Timer Module (WDT) | • | • | • | | Programmable Interval Timer Module (PIT) | 2 | 2 | 2 | | Four-Channel General-Purpose Timer | 3 | 3 | 3 | | 32-bit DMA Timers | 4 | 4 | 4 | | QSPI | • | • | • | | UARTs | 3 | 3 | 3 | | I <sup>2</sup> C | • | • | • | | PWM | 8 | 8 | 8 | | General Purpose I/O Module (GPIO) | • | • | • | | Chip Configuration and Reset Controller Module | • | • | • | | Background Debug Mode (BDM) | • | • | • | | JTAG - IEEE 1149.1 Test Access Port <sup>2</sup> | • | • | • | | Package | 64 LQFP<br>64 QFN<br>81 MAPBGA | 64 LQFP<br>81 MAPBGA | 81 MAPBGA<br>100 LQFP | <sup>&</sup>lt;sup>1</sup> FlexCAN is available on the MCF5211 only in the 64 QFN package. Figure 1 shows a top-level block diagram of the MCF5213. Package options for this family are described later in this document. The full debug/trace interface is available only on the 100-pin packages. A reduced debug interface is bonded on smaller packages. - Error-detection capabilities - Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs - Transmit and receive FIFO buffers - I<sup>2</sup>C module - Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads - Fully compatible with industry-standard I<sup>2</sup>C bus - Master and slave modes support multiple masters - Automatic interrupt generation with programmable level - Queued serial peripheral interface (QSPI) - Full-duplex, three-wire synchronous transfers - Up to four chip selects available - Master mode operation only - Programmable bit rates up to half the CPU clock frequency - Up to 16 pre-programmed transfers - Fast analog-to-digital converter (ADC) - Eight analog input channels - 12-bit resolution - Minimum 1.125 μs conversion time - Simultaneous sampling of two channels for motor control applications - Single-scan or continuous operation - Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit - Unused analog channels can be used as digital I/O - Four 32-bit timers with DMA support - 12.5 ns resolution at 80 MHz - Programmable sources for clock input, including an external clock option - Programmable prescaler - Input capture capability with programmable trigger edge on input pin - Output compare with programmable mode for the output pin - Free run and restart modes - Maskable interrupts on input capture or output compare - DMA trigger capability on input capture or output compare - Four-channel general purpose timer - 16-bit architecture - Programmable prescaler - Output pulse-widths variable from microseconds to seconds - Single 16-bit input pulse accumulator - Toggle-on-overflow feature for pulse-width modulator (PWM) generation - One dual-mode pulse accumulation channel - Pulse-width modulation timer - Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution - Programmable period and duty cycle - Programmable enable/disable for each channel - Software selectable polarity for each channel - Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached (PWM counter reaches zero) or when the channel is disabled. - Programmable center or left aligned outputs on individual channels - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies - Emergency shutdown - Two periodic interrupt timers (PITs) - 16-bit counter - Selectable as free running or count down - Software watchdog timer - 32-bit counter - Low-power mode support - Clock generation features - One to 48 MHz crystal, 8 MHz on-chip relaxation oscillator, or external oscillator reference options - Trimmed relaxation oscillator - Two to 10 MHz reference frequency for normal PLL mode with a pre-divider programmable from 1 to 8 - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator - Low power modes supported - $2^n$ (n $\leq 0 \leq 15$ ) low-power divider for extremely low frequency operation - Interrupt controller - Uniquely programmable vectors for all interrupt sources - Fully programmable level and priority for all peripheral interrupt sources - Seven external interrupt signals with fixed level and priority - Unique vector number for each interrupt source - Ability to mask any individual interrupt source or all interrupt sources (global mask-all) - Support for hardware and software interrupt acknowledge (IACK) cycles - Combinatorial path to provide wake-up from low-power modes - · DMA controller - Four fully programmable channels - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers - Source/destination address pointers that can increment or remain constant - 24-bit byte transfer counter per channel - Auto-alignment transfers supported for efficient block movement - Bursting and cycle steal support - Software-programmable DMA requesters for the UARTs (3) and 32-bit timers (4) - Reset - Separate reset in and reset out signals - Seven sources of reset: - Power-on reset (POR) - External - Software - Watchdog - Loss of clock - Loss of lock - Low-voltage detection (LVD) - Status flag indication of source of last reset - Chip integration module (CIM) - System configuration during reset - Selects one of six clock modes - Configures output pad drive strength - Unique part identification number and part revision number - General purpose I/O interface - Up to 56 bits of general purpose I/O - Bit manipulation supported via set/clear functions - Programmable drive strengths - Unused peripheral pins may be used as extra GPIO - JTAG support for system level board testing ### 1.1.2 V2 Core Overview The version 2 ColdFire processor core is comprised of two separate pipelines decoupled by an instruction buffer. The two-stage instruction fetch pipeline (IFP) is responsible for instruction-address generation and instruction fetch. The instruction buffer is a first-in-first-out (FIFO) buffer that holds prefetched instructions awaiting execution in the operand execution pipeline (OEP). The OEP includes two pipeline stages. The first stage decodes instructions and selects operands (DSOC); the second stage (AGEX) performs instruction execution and calculates operand effective addresses, if needed. The V2 core implements the ColdFire instruction set architecture revision A+ with added support for a separate user stack pointer register and four new instructions to assist in bit processing. Additionally, the MCF5213 core includes the multiply-accumulate (MAC) unit for improved signal processing capabilities. The MAC implements a three-stage arithmetic pipeline, optimized for 16×16 bit operations, with support for one 32-bit accumulator. Supported operands include 16- and 32-bit signed and unsigned integers, signed fractional operands, and a complete set of instructions to process these data types. The MAC provides support for execution of DSP operations within the context of a single processor at a minimal hardware cost. ### 1.1.3 Integrated Debug Module The ColdFire processor core debug interface is provided to support system debugging with low-cost debug and emulator development tools. Through a standard debug interface, access to debug information and real-time tracing capability is provided on 100-lead packages. This allows the processor and system to be debugged at full speed without the need for costly in-circuit emulators. The on-chip breakpoint resources include a total of nine programmable 32-bit registers: an address and an address mask register, a data and a data mask register, four PC registers, and one PC mask register. These registers can be accessed through the dedicated debug serial communication channel or from the processor's supervisor mode programming model. The breakpoint registers can be configured to generate triggers by combining the address, data, and PC conditions in a variety of single- or dual-level definitions. The trigger event can be programmed to generate a processor halt or initiate a debug interrupt exception. The MCF5213 implements revision B+ of the ColdFire Debug Architecture. The MCF5213's interrupt servicing options during emulator mode allow real-time critical interrupt service routines to be serviced while processing a debug interrupt event. This ensures the system continues to operate even during debugging. To support program trace, the V2 debug module provides processor status (PST[3:0]) and debug data (DDATA[3:0]) ports. These buses and the PSTCLK output provide execution status, captured operand data, and branch target addresses defining processor activity at the CPU's clock rate. The MCF5213 includes a new debug signal, ALLPST. This signal is the logical AND of the processor status (PST[3:0]) signals and is useful for detecting when the processor is in a halted state (PST[3:0] = 1111). The full debug/trace interface is available only on the 100-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal. ### 1.1.20 Reset The reset controller determines the source of reset, asserts the appropriate reset signals to the system, and keeps track of what caused the last reset. There are seven sources of reset: - External reset input - Power-on reset (POR) - Watchdog timer - Phase locked-loop (PLL) loss of lock - PLL loss of clock - Software - Low-voltage detector (LVD) Control of the LVD and its associated reset and interrupt are managed by the reset controller. Other registers provide status flags indicating the last source of reset and a control bit for software assertion of the $\overline{RSTO}$ pin. ### 1.1.21 GPIO Nearly all pins on the MCF5213 have general purpose I/O capability and are grouped into 8-bit ports. Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port pins. ## 1.1.22 Part Numbers and Packaging This product is RoHS-compliant. Refer to the product page at freescale.com or contact your sales office for up-to-date RoHS information. **Table 2. Orderable Part Number Summary** | Freescale Part<br>Number | Description | Speed | Package | Temperature | |--------------------------|-------------------------------------------|--------|-----------|---------------| | MCF5211CAE66 | MCF5211 ColdFire Microcontroller | 66 MHz | 64 LQFP | -40 to +85 °C | | MCF5211CEP66 | MCF5211 ColdFire Microcontroller, FlexCAN | 66 MHz | 64 QFN | -40 to +85 °C | | MCF5211LCEP66 | MCF5211 ColdFire Microcontroller | 66 MHz | 64 QFN | -40 to +85 °C | | MCF5211LCVM66 | MCF5211 ColdFire Microcontroller | 66 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5211LCVM80 | MCF5211 ColdFire Microcontroller | 80 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5212CAE66 | MCF5212 ColdFire Microcontroller | 66 MHz | 64 LQFP | -40 to +85 °C | | MCF5212LCVM66 | MCF5212 ColdFire Microcontroller | 66 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5212LCVM80 | MCF5212 ColdFire Microcontroller | 80 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5213CAF66 | MCF5213 ColdFire Microcontroller, FlexCAN | 66 MHz | 100 LQFP | -40 to +85 °C | | MCF5213CAF80 | MCF5213 ColdFire Microcontroller, FlexCAN | 80 MHz | 100 LQFP | -40 to +85 °C | | MCF5213LCVM66 | MCF5213 ColdFire Microcontroller, FlexCAN | 66 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5213LCVM80 | MCF5213 ColdFire Microcontroller, FlexCAN | 80 MHz | 81 MAPBGA | -40 to +85 °C | Figure 2 shows the pinout configuration for the 100 LQFP. Figure 2. 100 LQFP Pin Assignments ## Table 3. Pin Functions by Primary and Alternate Purpose (continued) | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | Interrupts | ĪRQ7 | | _ | GPIO | Low | FAST | pull-up | 95 | C4 | 58 | | | ĪRQ6 | _ | _ | GPIO | Low | FAST | pull-up | 94 | B4 | _ | | | ĪRQ5 | _ | _ | GPIO | Low | FAST | pull-up | 91 | A4 | _ | | | ĪRQ4 | | _ | GPIO | Low | FAST | pull-up | 90 | C5 | 57 | | | ĪRQ3 | _ | _ | GPIO | Low | FAST | pull-up | 89 | A5 | _ | | | ĪRQ2 | | _ | GPIO | Low | FAST | pull-up | 88 | B5 | _ | | | ĪRQ1 | SYNCA | PWM1 | GPIO | High | FAST | pull-up <sup>5</sup> | 87 | C6 | 56 | | JTAG/BDM | JTAG_EN | _ | _ | _ | N/A | N/A | pull-down | 26 | J2 | 17 | | | TCLK/<br>PSTCLK | CLKOUT | _ | _ | High | FAST | pull-up <sup>6</sup> | 64 | C7 | 44 | | | TDI/DSI | | _ | _ | N/A | N/A | pull-up <sup>6</sup> | 79 | B7 | 50 | | | TDO/DSO | _ | _ | _ | High | FAST | _ | 80 | A7 | 51 | | | TMS<br>/BKPT | _ | _ | _ | N/A | N/A | pull-up <sup>6</sup> | 76 | A8 | 49 | | | TRST<br>/DSCLK | _ | _ | _ | N/A | N/A | pull-up <sup>6</sup> | 85 | B6 | 54 | | Mode | CLKMOD0 | _ | _ | _ | N/A | N/A | pull-down <sup>7</sup> | 40 | G5 | 24 | | Selection <sup>7</sup> | CLKMOD1 | _ | _ | _ | N/A | N/A | pull-down <sup>7</sup> | 39 | H5 | _ | | | RCON/<br>EZPCS | _ | _ | _ | N/A | N/A | pull-up | 21 | G3 | 16 | | PWM | PWM7 | _ | _ | GPIO | PDSR[31] | PSRR[31] | _ | 63 | D7 | _ | | | PWM5 | _ | _ | GPIO | PDSR[30] | PSRR[30] | _ | 60 | E8 | _ | | | PWM3 | _ | _ | GPIO | PDSR[29] | PSRR[29] | _ | 33 | J4 | _ | | | PWM1 | _ | _ | GPIO | PDSR[28] | PSRR[28] | _ | 38 | J5 | _ | ## 1.2 Reset Signals Table 4 describes signals used to reset the chip or as a reset indication. ### **Table 4. Reset Signals** | Signal Name | Abbreviation | Function | I/O | |-------------|--------------|-------------------------------------------------------------------------------------------------------------------------------|-----| | Reset In | | Primary reset input to the device. Asserting RSTI for at least 8 CPU clock cycles immediately resets the CPU and peripherals. | I | | Reset Out | RSTO | Driven low for 1024 CPU clocks after the reset source has deasserted. | 0 | # 1.3 PLL and Clock Signals Table 5 describes signals used to support the on-chip clock generation circuitry. Table 5. PLL and Clock Signals | Signal Name | Abbreviation | Function | I/O | |-------------------|--------------|--------------------------------------------------------------------------------------------------------------|-----| | External Clock In | EXTAL | Crystal oscillator or external clock input except when the on-chip relaxation oscillator is used. | Ţ | | Crystal | | Crystal oscillator output except when CLKMOD1=1, then sampled as part of the clock mode selection mechanism. | 0 | | Clock Out | CLKOUT | This output signal reflects the internal system clock. | 0 | ### 1.4 Mode Selection Table 6 describes signals used in mode selection; Table 7 describes the particular clocking modes. **Table 6. Mode Selection Signals** | Signal Name | Abbreviation | Function | I/O | |----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Clock Mode Selection | CLKMOD[1:0] | Selects the clock boot mode. | I | | Reset Configuration | RCON | The Serial Flash Programming mode is entered by asserting the RCON pin (with the TEST pin negated) as the chip comes out of reset. During this mode, the EzPort has access to the flash memory which can be programmed from an external device. | | | Test | TEST | Reserved for factory testing only and in normal modes of operation should be connected to VSS to prevent unintentional activation of test functions. | I | **Table 7. Clocking Modes** | CLKMOD[1:0] | XTAL | Configure the clock mode. | |-------------|------|---------------------------------------------------------| | 00 | 0 | PLL disabled, clock driven by external oscillator | | 00 | 1 | PLL disabled, clock driven by on-chip oscillator | | 01 | N/A | PLL disabled, clock driven by crystal | | 10 | 0 | PLL in normal mode, clock driven by external oscillator | | 10 | 1 | PLL in normal mode, clock driven by on-chip oscillator | | 11 | N/A | PLL in normal mode, clock driven by crystal | #### MCF5213 ColdFire Microcontroller, Rev. 3 # 1.11 General Purpose Timer Signals Table 14 describes the general purpose timer signals. #### **Table 14. GPT Signals** | Signal Name | Abbreviation | Function | I/O | |---------------------------------------|--------------|-------------------------------------------------------------|-----| | General Purpose Timer<br>Input/Output | GPT[3:0] | Inputs to or outputs from the general purpose timer module. | I/O | ## 1.12 Pulse Width Modulator Signals Table 15 describes the PWM signals. ### **Table 15. PWM Signals** | Signal Name | Abbreviation | Function | I/O | |---------------------|--------------|------------------------------------------------|-----| | PWM Output Channels | PWM[7:0] | Pulse width modulated output for PWM channels. | 0 | # 1.13 Debug Support Signals These signals are used as the interface to the on-chip JTAG controller and the BDM logic. ### **Table 16. Debug Support Signals** | Signal Name | Abbreviation | Function | I/O | |-----------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | JTAG Enable | JTAG_EN | Select between debug module and JTAG signals at reset. | I | | Test Reset | TRST | This active-low signal is used to initialize the JTAG logic asynchronously. | I | | Test Clock | TCLK | Used to synchronize the JTAG logic. | I | | Test Mode Select | TMS | Used to sequence the JTAG state machine. TMS is sampled on the rising edge of TCLK. | I | | Test Data Input | TDI | Serial input for test instructions and data. TDI is sampled on the rising edge of TCLK. | I | | Test Data Output | TDO | Serial output for test instructions and data. TDO is tri-stateable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCLK. | 0 | | Development Serial<br>Clock | DSCLK | Development Serial Clock - Internally synchronized input. (The logic level on DSCLK is validated if it has the same value on two consecutive rising bus clock edges.) Clocks the serial communication port to the debug module during packet transfers. Maximum frequency is PSTCLK/5. At the synchronized rising edge of DSCLK, the data input on DSI is sampled and DSO changes state. | I | | Breakpoint | BKPT | Breakpoint - Input used to request a manual breakpoint. Assertion of BKPT puts the processor into a halted state after the current instruction completes. Halt status is reflected on processor status/debug data signals (PST[3:0] and PSTDDATA[7:0]) as the value 0xF. If CSR[BKD] is set (disabling normal BKPT functionality), asserting BKPT generates a debug interrupt exception in the processor. | I | **Table 16. Debug Support Signals (continued)** | Signal Name | Abbreviation | Function | I/O | |---------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Development Serial<br>Input | DSI | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, after the DSCLK has been seen as high (logic 1). | I | | Development Serial<br>Output | DSO | Development Serial Output - Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high. | 0 | | Debug Data | DDATA[3:0] | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0]. | 0 | | Processor Status Clock | PSTCLK | Processor Status Clock - Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values. If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and PST and DDATA outputs from toggling without disabling triggers. Non-quiescent operation can be reenabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs. PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0 | | Processor Status<br>Outputs | PST[3:0] | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0]. | 0 | | All Processor Status<br>Outputs | ALLPST | Logical AND of PST[3:0]. The CLKOUT signal can be used by the development system to know when to sample ALLPST. | 0 | # 1.14 EzPort Signal Descriptions Table contains a list of EzPort external signals. **Table 17. EzPort Signal Descriptions** | Signal Name | Abbreviation | Function | I/O | |------------------------|--------------|-------------------------------------------------------------------|-----| | EzPort Clock | EZPCK | Shift clock for EzPort transfers. | I | | EzPort Chip Select | EZPCS | Chip select for signalling the start and end of serial transfers. | I | | EzPort Serial Data In | EZPD | EZPD is sampled on the rising edge of EZPCK. | I | | EzPort Serial Data Out | EZPQ | EZPQ transitions on the falling edge of EZPCK. | 0 | ### 2.5 ESD Protection Table 25. ESD Protection Characteristics 1, 2 | Characteristics | Symbol | Value | Units | |----------------------------------------------------------------------|---------------------|--------|-------| | ESD target for Human Body Model | HBM | 2000 | V | | ESD target for Machine Model | MM | 200 | V | | HBM circuit description | R <sub>series</sub> | 1500 | Ω | | | С | 100 | pF | | MM circuit description | R <sub>series</sub> | 0 | Ω | | | С | 200 | pF | | Number of pulses per pin (HBM) • Positive pulses • Negative pulses | | 1 1 | _ | | Number of pulses per pin (MM) • Positive pulses • Negative pulses | | 3<br>3 | _ | | Interval of pulses | _ | 1 | sec | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. # 2.6 DC Electrical Specifications Table 26. DC Electrical Specifications <sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------|---------------------|-----------------------|----------------------|------| | Supply voltage | $V_{DD}$ | 3.0 | 3.6 | V | | Standby voltage | V <sub>STBY</sub> | 3.0 | 3.6 | V | | Input high voltage | V <sub>IH</sub> | $0.7 \times V_{DD}$ | 4.0 | V | | Input low voltage | V <sub>IL</sub> | V <sub>SS</sub> - 0.3 | $0.35 \times V_{DD}$ | V | | Input hysteresis | V <sub>HYS</sub> | $0.06 \times V_{DD}$ | _ | mV | | Low-voltage detect trip voltage (V <sub>DD</sub> falling) | V <sub>LVD</sub> | 2.15 | 2.3 | V | | Low-voltage detect hysteresis (V <sub>DD</sub> rising) | V <sub>LVDHYS</sub> | 60 | 120 | mV | | Input leakage current $V_{in} = V_{DD}$ or $V_{SS}$ , digital pins | I <sub>in</sub> | -1.0 | 1.0 | μА | | Output high voltage (all input/output and all output pins) $I_{\rm OH} = -2.0~{\rm mA}$ | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (all input/output and all output pins) I <sub>OL</sub> = 2.0mA | V <sub>OL</sub> | _ | 0.5 | V | A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. #### **Electrical Characteristics** # 2.13 DMA Timers Timing Specifications Table 33 lists timer module AC timings. **Table 33. Timer Module AC Timing Specifications** | Name | Characteristic <sup>1</sup> | Min | Max | Unit | |------|-------------------------------------------|--------------------|-----|------| | T1 | DTIN0 / DTIN1 / DTIN2 / DTIN3 cycle time | $3 \times t_{CYC}$ | _ | ns | | T2 | DTIN0 / DTIN1 / DTIN2 / DTIN3 pulse width | $1 \times t_{CYC}$ | _ | ns | <sup>&</sup>lt;sup>1</sup> All timing references to CLKOUT are given to its rising edge. # 2.14 QSPI Electrical Specifications Table 34 lists QSPI timings. **Table 34. QSPI Modules AC Timing Specifications** | Name | Characteristic | | Max | Unit | |------|--------------------------------------------------|---|-----|------------------| | QS1 | QSPI_CS[3:0] to QSPI_CLK | 1 | 510 | t <sub>CYC</sub> | | QS2 | QSPI_CLK high to QSPI_DOUT valid | _ | 10 | ns | | QS3 | QSPI_CLK high to QSPI_DOUT invalid (Output hold) | 2 | _ | ns | | QS4 | QSPI_DIN to QSPI_CLK (Input setup) | 9 | _ | ns | | QS5 | QSPI_DIN to QSPI_CLK (Input hold) | 9 | _ | ns | The values in Table 34 correspond to Figure 9. MCF5213 ColdFire Microcontroller, Rev. 3 #### **Electrical Characteristics** Figure 11. Boundary Scan (JTAG) Timing **Figure 12. Test Access Port Timing** #### **Electrical Characteristics** Figure 15 shows BDM serial port AC timing for the values in Table 36. Figure 15. BDM Serial Port AC Timing This section describes the physical properties of the MCF5213 and its derivatives. # 3.1 64-pin LQFP Package | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|--------------------|--------------------------------|----------------------------|-------------| | O 5 DITCH CASE OUTLINE | | DOCUMENT NO | ): 98ASS23234W | REV: D | | | | CASE NUMBER: 840F-02 06 APR 20 | | 06 APR 2005 | | | | STANDARD: JE | DEC MS-026 BCD | | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCA | | |------------------------------------------------------|--------------------|--------------|--------------------------|-------------| | 10 X 10 X 1. 4 PKG, | | DOCUMENT NO | ): 98ASS23234W | REV: D | | | | CASE NUMBER | R: 840F-02 | 06 APR 2005 | | | | STANDARD: JE | DEC MS-026 BCD | | ### 3.2 64 QFN Package VIEW B | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | L OUTLINE | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------------------|--|--------------|----------------------------|-------------| | 100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4 THICK | | DOCUMENT NO | ): 98ASS23308W | REV: G | | | | CASE NUMBER | : 983–03 | 07 APR 2005 | | | | STANDARD: NO | N-JEDEC | | #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MCF5213EC Rev. 3 05/2007 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2007. All rights reserved.