Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D-4-U- | | |----------------------------|-----------------------------------------------------------------------| | Details | | | Product Status | Not For New Designs | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 66MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 55 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5212cae66r | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | 1 | MCF: | 5213 Family Configurations3 | Figure 8. Equivalent Circuit for A/D Loading | . 37 | |----|-----------|-----------------------------------------------------|------------------------------------------------------------------------|------| | | 1.1 | Block Diagram4 | Figure 9.QSPI Timing | . 38 | | | 1.2 | Features | Figure 10.Test Clock Input Timing | . 39 | | | 1.3 | Reset Signals | Figure 11.Boundary Scan (JTAG) Timing | . 40 | | | 1.4 | PLL and Clock Signals | Figure 12.Test Access Port Timing | . 40 | | | 1.5 | Mode Selection | Figure 13.TRST Timing | . 40 | | | 1.6 | External Interrupt Signals | Figure 14.Real-Time Trace AC Timing | . 41 | | | 1.7 | Queued Serial Peripheral Interface (QSPI)21 | Figure 15.BDM Serial Port AC Timing | . 42 | | | 1.8 | I <sup>2</sup> C I/O Signals | | | | | 1.9 | UART Module Signals22 | List of Tables | | | | 1.10 | DMA Timer Signals22 | Table 1. MCF5213 Family Configurations | | | | | ADC Signals | Table 2. Orderable Part Number Summary | | | | | General Purpose Timer Signals | Table 3. Pin Functions by Primary and Alternate Purpose | | | | | Pulse Width Modulator Signals | Table 4. Reset Signals | . 20 | | | | Debug Support Signals | Table 5. PLL and Clock Signals | . 20 | | | | EzPort Signal Descriptions | Table 6. Mode Selection Signals | | | | | Power and Ground Pins | Table 7. Clocking Modes | . 20 | | 2 | | rical Characteristics25 | Table 8. External Interrupt Signals | . 21 | | | 2.1 | Maximum Ratings | Table 9. Queued Serial Peripheral Interface (QSPI) Signals | . 21 | | | 2.2 | Current Consumption | Table 10.1 <sup>2</sup> C I/O Signals | . 21 | | | 2.3 | Thermal Characteristics | Table 11.UART Module Signals | | | | 2.4 | Flash Memory Characteristics | Table 12.DMA Timer Signals | | | | 2.5 | ESD Protection | Table 13.ADC Signals | | | | 2.6 | DC Electrical Specifications | Table 14.GPT Signals | | | | 2.7 | Clock Source Electrical Specifications | Table 15.PWM Signals | | | | 2.8 | General Purpose I/O Timing | Table 16.Debug Support Signals | | | | 2.9 | Reset Timing | Table 17.EzPort Signal Descriptions | | | | | I <sup>2</sup> C Input/Output Timing Specifications | Table 18. Power and Ground Pins | | | | | Analog-to-Digital Converter (ADC) Parameters 36 | Table 19. Absolute Maximum Ratings | | | | | Equivalent Circuit for ADC Inputs | Table 20. Current Consumption in Low-Power Mode, | | | | | DMA Timers Timing Specifications | Table 21. Typical Active Current Consumption Specifications. | | | | | QSPI Electrical Specifications | Table 22.Thermal Characteristics | | | | | JTAG and Boundary Scan Timing | Table 23.SGFM Flash Program and Erase Characteristics | | | | | Debug AC Timing Specifications41 | Table 24.SGFM Flash Module Life Characteristics | | | 3 | | nanical Outline Drawings | Table 25.ESD Protection Characteristics, | | | J | 3.1 | 64-pin LQFP Package | Table 26.DC Electrical Specifications | | | | 3.2 | 64 QFN Package | Table 27.PLL Electrical Specifications | | | | 3.3 | 81 MAPBGA Package50 | Table 28.GPIO Timing | | | | 3.4 | 100-pin LQFP Package | Table 29.Reset and Configuration Override Timing | | | 4 | | sion History | Table 30.1 <sup>2</sup> C Input Timing Specifications between I2C_SCL | | | 4 | nevis | SION HIStory | and I2C_SDA | 35 | | Li | st of | Figures | Table 31.I <sup>2</sup> C Output Timing Specifications between I2C_SCL | . 00 | | | | .MCF5213 Block Diagram | and I2C_SDA | 35 | | Fi | igure 2 | . 100 LQFP Pin Assignments | Table 32.ADC Parameters | | | Fi | idilite 3 | .81 MAPBGA Pin Assignments | Table 33.Timer Module AC Timing Specifications | | | Fi | igure 4 | .64 LQFP and 64 QFN Pin Assignments | Table 34.QSPI Modules AC Timing Specifications | | | | | .GPIO Timing | Table 35.JTAG and Boundary Scan Timing | | | | | RSTI and Configuration Override Timing | Table 36.Debug AC Timing Specification | | | | | L <sup>2</sup> C Input/Output Timings 36 | Table 37 Revision History | | | | | | | | - Programmable center or left aligned outputs on individual channels - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies - Emergency shutdown - Two periodic interrupt timers (PITs) - 16-bit counter - Selectable as free running or count down - Software watchdog timer - 32-bit counter - Low-power mode support - Clock generation features - One to 48 MHz crystal, 8 MHz on-chip relaxation oscillator, or external oscillator reference options - Trimmed relaxation oscillator - Two to 10 MHz reference frequency for normal PLL mode with a pre-divider programmable from 1 to 8 - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator - Low power modes supported - $2^n$ (n $\leq 0 \leq 15$ ) low-power divider for extremely low frequency operation - Interrupt controller - Uniquely programmable vectors for all interrupt sources - Fully programmable level and priority for all peripheral interrupt sources - Seven external interrupt signals with fixed level and priority - Unique vector number for each interrupt source - Ability to mask any individual interrupt source or all interrupt sources (global mask-all) - Support for hardware and software interrupt acknowledge (IACK) cycles - Combinatorial path to provide wake-up from low-power modes - · DMA controller - Four fully programmable channels - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers - Source/destination address pointers that can increment or remain constant - 24-bit byte transfer counter per channel - Auto-alignment transfers supported for efficient block movement - Bursting and cycle steal support - Software-programmable DMA requesters for the UARTs (3) and 32-bit timers (4) - Reset - Separate reset in and reset out signals - Seven sources of reset: - Power-on reset (POR) - External - Software - Watchdog - Loss of clock - Loss of lock - Low-voltage detection (LVD) - Status flag indication of source of last reset - Chip integration module (CIM) 9 #### 1.1.4 **JTAG** The MCF5213 supports circuit board test strategies based on the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The test logic includes a test access port (TAP) consisting of a 16-state controller, an instruction register, and three test registers (a 1-bit bypass register, a 256-bit boundary-scan register, and a 32-bit ID register). The boundary scan register links the device's pins into one shift register. Test logic, implemented using static logic design, is independent of the device system logic. The MCF5213 implementation can: - Perform boundary-scan operations to test circuit board electrical continuity - Sample MCF5213 system pins during operation and transparently shift out the result in the boundary scan register - Bypass the MCF5213 for a given circuit board test by effectively reducing the boundary-scan register to a single bit - Disable the output drive to pins during circuit-board testing - Drive output pins to stable levels #### 1.1.5 **On-Chip Memories** #### 1.1.5.1 SRAM The dual-ported SRAM module provides a general-purpose 32-Kbyte memory block that the ColdFire core can access in a single cycle. The location of the memory block can be set to any 32-Kbyte boundary within the 4-Gbyte address space. This memory is ideal for storing critical code or data structures and for use as the system stack. Because the SRAM module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module. The SRAM module is also accessible by the DMA. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance. #### 1.1.5.2 Flash Memory The ColdFire flash module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with four banks of 32-Kbyte×16-bit flash memory arrays to generate 256 Kbytes of 32-bit flash memory. These electrically erasable and programmable arrays serve as non-volatile program and data memory. The flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory controller that supports interleaved accesses from the 2-cycle flash memory arrays. A backdoor mapping of the flash memory is used for all program, erase, and verify operations, as well as providing a read datapath for the DMA. Flash memory may also be programmed via the EzPort, which is a serial flash memory programming interface that allows the flash memory to be read, erased and programmed by an external controller in a format compatible with most SPI bus flash memory chips. #### 1.1.6 Power Management The MCF5213 incorporates several low-power modes of operation entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point. The RAM standby switch provides power to RAM when the supply voltage to the chip falls below the standby battery voltage. MCF5213 ColdFire Microcontroller, Rev. 3 ## 1.1.7 FlexCAN The FlexCAN module is a communication controller implementing version 2.0 of the CAN protocol parts A and B. The CAN protocol can be used as an industrial control serial data bus, meeting the specific requirements of reliable operation in a harsh EMI environment with high bandwidth. This instantiation of FlexCAN has 16 message buffers. ### 1.1.8 **UARTs** The MCF5213 has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions. ## 1.1.9 I<sup>2</sup>C Bus The I<sup>2</sup>C bus is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices. ## 1.1.10 QSPI The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers. ## 1.1.11 Fast ADC The fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing. The ADC can be configured to perform a single scan and halt, a scan when triggered, or a programmed scan sequence repeatedly until manually stopped. The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled. During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously. Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions. # 1.1.12 DMA Timers (DTIM0-DTIM3) There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the MCF5213. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTINn signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler that clocks the actual timer counter register (TCRn). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers. ## 1.1.20 Reset The reset controller determines the source of reset, asserts the appropriate reset signals to the system, and keeps track of what caused the last reset. There are seven sources of reset: - External reset input - Power-on reset (POR) - Watchdog timer - Phase locked-loop (PLL) loss of lock - PLL loss of clock - Software - Low-voltage detector (LVD) Control of the LVD and its associated reset and interrupt are managed by the reset controller. Other registers provide status flags indicating the last source of reset and a control bit for software assertion of the $\overline{RSTO}$ pin. ## 1.1.21 GPIO Nearly all pins on the MCF5213 have general purpose I/O capability and are grouped into 8-bit ports. Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port pins. ## 1.1.22 Part Numbers and Packaging This product is RoHS-compliant. Refer to the product page at freescale.com or contact your sales office for up-to-date RoHS information. **Table 2. Orderable Part Number Summary** | Freescale Part<br>Number | Description | Speed | Package | Temperature | |--------------------------|-------------------------------------------|--------|-----------|---------------| | MCF5211CAE66 | MCF5211 ColdFire Microcontroller | 66 MHz | 64 LQFP | -40 to +85 °C | | MCF5211CEP66 | MCF5211 ColdFire Microcontroller, FlexCAN | 66 MHz | 64 QFN | -40 to +85 °C | | MCF5211LCEP66 | MCF5211 ColdFire Microcontroller | 66 MHz | 64 QFN | -40 to +85 °C | | MCF5211LCVM66 | MCF5211 ColdFire Microcontroller | 66 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5211LCVM80 | MCF5211 ColdFire Microcontroller | 80 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5212CAE66 | MCF5212 ColdFire Microcontroller | 66 MHz | 64 LQFP | -40 to +85 °C | | MCF5212LCVM66 | MCF5212 ColdFire Microcontroller | 66 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5212LCVM80 | MCF5212 ColdFire Microcontroller | 80 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5213CAF66 | MCF5213 ColdFire Microcontroller, FlexCAN | 66 MHz | 100 LQFP | -40 to +85 °C | | MCF5213CAF80 | MCF5213 ColdFire Microcontroller, FlexCAN | 80 MHz | 100 LQFP | -40 to +85 °C | | MCF5213LCVM66 | MCF5213 ColdFire Microcontroller, FlexCAN | 66 MHz | 81 MAPBGA | -40 to +85 °C | | MCF5213LCVM80 | MCF5213 ColdFire Microcontroller, FlexCAN | 80 MHz | 81 MAPBGA | -40 to +85 °C | Figure 2 shows the pinout configuration for the 100 LQFP. Figure 2. 100 LQFP Pin Assignments MCF5213 ColdFire Microcontroller, Rev. 3 13 Freescale Semiconductor Figure 3 shows the pinout configuration for the 81 MAPBGA. | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|-----------|----------|-----------------|-----------------|-----------------|-----------------|------------------|---------------------|-----------------| | Α | $V_{SS}$ | UTXD1 | RSTI | ĪRQ5 | ĪRQ3 | ALLPST | TDO | TMS | V <sub>SS</sub> | | В | URTS1 | URXD1 | RSTO | ĪRQ6 | ĪRQ2 | TRST | TDI | V <sub>DD</sub> PLL | EXTAL | | С | UCTS0 | TEST | UCTS1 | ĪRQ7 | ĪRQ4 | ĪRQ1 | TCLK | V <sub>SS</sub> PLL | XTAL | | D | URXD0 | UTXD0 | URTS0 | $V_{SS}$ | V <sub>DD</sub> | $V_{SS}$ | PWM7 | GPT3 | GPT2 | | E | SCL | SDA | V <sub>DD</sub> | $V_{DD}$ | V <sub>DD</sub> | $V_{DD}$ | V <sub>DD</sub> | PWM5 | GPT1 | | F | QSPI_CS3 | QSPI_CS2 | QSPI_DIN | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | GPT0 | $V_{STBY}$ | AN4 | | G | QSPI_DOUT | QSPI_CLK | RCON | DTIN1 | CLKMOD0 | AN2 | AN3 | AN5 | AN6 | | Н | QSPI_CS0 | QSPI_CS1 | DTIN3 | DTIN0 | CLKMOD1 | AN1 | V <sub>SSA</sub> | $V_{DDA}$ | AN7 | | J | $V_{SS}$ | JTAG_EN | DTIN2 | PWM3 | PWM1 | AN0 | $V_{RL}$ | $V_{RH}$ | $V_{SSA}$ | Figure 3. 81 MAPBGA Pin Assignments Table 3. Pin Functions by Primary and Alternate Purpose | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | ADC | AN7 | _ | | GPIO | Low | FAST | _ | 51 | H9 | 33 | | | AN6 | _ | _ | GPIO | Low | FAST | _ | 52 | G9 | 34 | | | AN5 | _ | _ | GPIO | Low | FAST | _ | 53 | G8 | 35 | | | AN4 | _ | _ | GPIO | Low | FAST | _ | 54 | F9 | 36 | | | AN3 | _ | _ | GPIO | Low | FAST | _ | 46 | G7 | 28 | | | AN2 | _ | _ | GPIO | Low | FAST | _ | 45 | G6 | 27 | | | AN1 | _ | | GPIO | Low | FAST | _ | 44 | H6 | 26 | | | AN0 | _ | _ | GPIO | Low | FAST | _ | 43 | J6 | 25 | | | SYNCA <sup>3</sup> | _ | | _ | N/A | N/A | _ | _ | _ | _ | | | SYNCB <sup>3</sup> | _ | | _ | N/A | N/A | _ | _ | _ | _ | | | VDDA | _ | | _ | N/A | N/A | _ | 50 | H8 | 32 | | | VSSA | _ | | _ | N/A | N/A | _ | 47 | H7, J9 | 29 | | | VRH | _ | | _ | N/A | N/A | _ | 49 | J8 | 31 | | | VRL | _ | | _ | N/A | N/A | _ | 48 | J7 | 30 | | Clock | EXTAL | _ | | _ | N/A | N/A | _ | 73 | B9 | 47 | | Generation | XTAL | _ | | _ | N/A | N/A | _ | 72 | C9 | 46 | | | VDDPLL | _ | _ | _ | N/A | N/A | _ | 74 | B8 | 48 | | | VSSPLL | _ | | _ | N/A | N/A | _ | 71 | C8 | 45 | | Debug Data | ALLPST | _ | _ | _ | High | FAST | _ | 86 | A6 | 55 | | | DDATA[3:0] | _ | _ | GPIO | High | FAST | _ | 84,83,78,77 | _ | _ | | | PST[3:0] | _ | _ | GPIO | High | FAST | _ | 70,69,66,65 | _ | _ | | I <sup>2</sup> C | SCL | CANTX <sup>4</sup> | UTXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>5</sup> | 10 | E1 | 8 | | | SDA | CANRX <sup>3</sup> | URXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>5</sup> | 11 | E2 | 9 | **Table 16. Debug Support Signals (continued)** | Signal Name | Abbreviation | Function | I/O | |---------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Development Serial<br>Input | DSI | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, after the DSCLK has been seen as high (logic 1). | I | | Development Serial<br>Output | DSO | Development Serial Output - Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high. | 0 | | Debug Data | DDATA[3:0] | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0]. | 0 | | Processor Status Clock | PSTCLK | Processor Status Clock - Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values. If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and PST and DDATA outputs from toggling without disabling triggers. Non-quiescent operation can be reenabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs. PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0 | | Processor Status<br>Outputs | PST[3:0] | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0]. | 0 | | All Processor Status<br>Outputs | ALLPST | Logical AND of PST[3:0]. The CLKOUT signal can be used by the development system to know when to sample ALLPST. | 0 | # 1.14 EzPort Signal Descriptions Table contains a list of EzPort external signals. **Table 17. EzPort Signal Descriptions** | Signal Name | Abbreviation | Function | I/O | |------------------------|--------------|-------------------------------------------------------------------|-----| | EzPort Clock | EZPCK | Shift clock for EzPort transfers. | I | | EzPort Chip Select | EZPCS | Chip select for signalling the start and end of serial transfers. | _ | | EzPort Serial Data In | EZPD | EZPD is sampled on the rising edge of EZPCK. | _ | | EzPort Serial Data Out | EZPQ | EZPQ transitions on the falling edge of EZPCK. | 0 | ## 2.1 Maximum Ratings Table 19. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +4.0 | V | | Clock synthesizer supply voltage | V <sub>DDPLL</sub> | -0.3 to +4.0 | V | | RAM standby supply voltage | V <sub>STBY</sub> | -0.3 to +4.0 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +4.0 | V | | EXTAL pin voltage | V <sub>EXTAL</sub> | 0 to 3.3 | V | | XTAL pin voltage | V <sub>XTAL</sub> | 0 to 3.3 | V | | Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub> | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub><br>(T <sub>L</sub> - T <sub>H</sub> ) | -40 to 85 | °C | | Storage temperature range | T <sub>stg</sub> | -65 to 150 | °C | Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or V<sub>DD</sub>). Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. <sup>&</sup>lt;sup>4</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. The power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in the external power supply going out of regulation. Ensure that the external V<sub>DD</sub> load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (e.g., no clock). ## 2.2 Current Consumption Table 20. Current Consumption in Low-Power Mode 1,2 | Mode | 8MHz (Typ) <sup>3</sup> | 16MHz (Typ) <sup>2</sup> | 64MHz (Typ) <sup>2</sup> | 80MHz (Typ) <sup>2</sup> | Units | | | | |--------------------------------------|-------------------------|--------------------------|--------------------------|--------------------------|-------|--|--|--| | Stop mode 3 (Stop 11) <sup>4</sup> | | 0 | .13 | | mA | | | | | Stop mode 2 (Stop 10) <sup>4</sup> | | 2.29 | | | | | | | | Stop mode 1 (Stop 01) <sup>4,5</sup> | 2.80 | 3.08 | 4.76 | 5.38 | | | | | | Stop mode 0 (Stop 00) <sup>4</sup> | 2.80 | 3.08 | 4.76 | 5.39 | | | | | | Wait / Doze | 11.12 | 20.23 | 30.17 | 33.36 | | | | | | Run | 12.40 | 22.74 | 39.92 | 45.47 | | | | | <sup>&</sup>lt;sup>1</sup> All values are measured with a 3.30 V power supply Results are identical to STOP 00 for typical values because they only differ by CLKOUT power consumption. CLKOUT is already disabled in this instance prior to entering low power mode. **Typical Current Consumption in Low-Power Modes** <sup>&</sup>lt;sup>2</sup> Refer to the Power Management chapter in the MCF5213 Reference Manual for more information on low-power modes. CLKOUT and all peripheral clocks except UART0 and CFM off before entering low power mode. CLKOUT is disabled. All code executed from flash memory. Code run from SRAM reduces power consumption further. Tests performed at room temperature. See the description of the Low-Power Control Register (LPCR) in the MCF5213 Reference Manual for more information on stop modes 0–3. **Table 21. Typical Active Current Consumption Specifications** | Characteristic | Symbol | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup> | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------|-------------------------------------------|----------------------------------------------------------|----------------| | 1 MHz core & I/O | I <sub>DD</sub> | _ | 3.48 | _ | mA | | 8 MHz core & I/O | | 7.28 | 13.37 | 19.02 | | | 16 MHz core & I/O | | 12.08 | 25.08 | 35.66 | | | 64 MHz core & I/O | | 40.14 | 54.62 | 85.01 | | | 80 MHz core & I/O | | 49.2 | 64.09 | 100.03 | | | RAM standby supply current Normal operation: $V_{DD} > V_{STBY} - 0.3 \text{ V}$ Transient condition: $V_{STBY} - 0.3 \text{ V} > V_{DD} > V_{SS} + 0.5 \text{ V}$ Standby operation: $V_{DD} < V_{SS} + 0.5 \text{ V}$ | I <sub>STBY</sub> | N/A <sup>3</sup><br>N/A <sup>3</sup><br>N/A <sup>3</sup> | | N/A <sup>3</sup><br>N/A <sup>3</sup><br>N/A <sup>3</sup> | μΑ<br>mA<br>μΑ | | Analog supply current Normal operation Low-power stop | I <sub>DDA</sub> | | | 16<br>50 | mA<br>μA | Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory). ## 2.3 Thermal Characteristics Table 22 lists thermal resistance values. **Table 22. Thermal Characteristics** | | Characteristic | | Symbol | Value | Unit | |----------|-----------------------------------------|-------------------------|-------------------|-------------------|------| | 100 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{\sf JA}$ | 53 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{\sf JA}$ | 39 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 42 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 33 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 25 <sup>4</sup> | °C/W | | | Junction to case | _ | $\theta_{\sf JC}$ | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | Тj | 105 | °C | <sup>&</sup>lt;sup>2</sup> Peak current measured with all modules active, and default drive strength with matching load. Due to the errata "Non-functional RAM Standby Supply" in the MCF5213 Device Errata, V<sub>STBY</sub> should be connected directly to V<sub>DD</sub> and cannot be used for RAM standby operation. The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$ (1) Where: T<sub>A</sub> = ambient temperature, °C Θ<sub>JA</sub> = package thermal resistance, junction-to-ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT}$ = chip internal power, $I_{DD} \times V_{DD}$ , watts P<sub>I/O</sub> = power dissipation on input and output pins — user determined, watts For most applications $P_{I/O} < P_{INT}$ and can be ignored. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_J + 273^{\circ}C)$$ (2) Solving equations 1 and 2 for K gives: $$K = P_D \times (T_A + 273 \, ^{\circ}C) + \Theta_{JMA} \times P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $P_D$ and $P_D$ can be obtained by solving equations (1) and (2) iteratively for any value of $P_D$ . ## 2.4 Flash Memory Characteristics The flash memory characteristics are shown in Table 23 and Table 24. **Table 23. SGFM Flash Program and Erase Characteristics** $$(V_{DDF} = 2.7 \text{ to } 3.6 \text{ V})$$ | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------|------|-----|--------------------------|------| | System clock (read only) | f <sub>sys(R)</sub> | 0 | _ | 66.67 or 80 <sup>1</sup> | MHz | | System clock (program/erase) <sup>2</sup> | f <sub>sys(P/E)</sub> | 0.15 | _ | 66.67 or 80 <sup>1</sup> | MHz | Depending on packaging; see Table 2. ### **Table 24. SGFM Flash Module Life Characteristics** $$(V_{DDF} = 2.7 \text{ to } 3.6 \text{ V})$$ | Parameter | Symbol | Value | Unit | |-------------------------------------------------------------------------------|-----------|---------------------|--------| | Maximum number of guaranteed program/erase cycles <sup>1</sup> before failure | P/E | 10,000 <sup>2</sup> | Cycles | | Data retention at average operating temperature of 85°C | Retention | 10 | Years | <sup>&</sup>lt;sup>1</sup> A program/erase cycle is defined as switching the bits from $1 \rightarrow 0 \rightarrow 1$ . Refer to the flash memory section for more information <sup>&</sup>lt;sup>2</sup> Reprogramming of a flash memory array block prior to erase is not required. Table 26. DC Electrical Specifications (continued)<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|-----------------------|--------|------| | Output high voltage (high drive) I <sub>OH</sub> = -5 mA | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (high drive)<br>I <sub>OL</sub> = 5 mA | V <sub>OL</sub> | | 0.5 | V | | Output high voltage (low drive)<br>I <sub>OH</sub> = -2 mA | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | _ | V | | Output low voltage (low drive) I <sub>OL</sub> = 2 mA | V <sub>OL</sub> | | 0.5 | V | | Weak internal pull Up device current, tested at V <sub>IL</sub> Max. <sup>2</sup> | I <sub>APU</sub> | -10 | -130 | μΑ | | Input Capacitance <sup>3</sup> • All input-only pins • All input/output (three-state) pins | C <sub>in</sub> | 1 1 | 7<br>7 | pF | <sup>&</sup>lt;sup>1</sup> Refer to Table 27 for additional PLL specifications. # 2.7 Clock Source Electrical Specifications ## **Table 27. PLL Electrical Specifications** (V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = V<sub>SSPLL</sub> = 0 V) | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|--------------------------------------------------|----------------------------|------------------------------------------------------|--------------------| | PLL reference frequency range Crystal reference External reference | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | 2<br>2 | 10.0<br>10.0 | MHz | | System frequency <sup>1</sup> • External clock mode • On-chip PLL frequency | f <sub>sys</sub> | 0<br>f <sub>ref</sub> / 32 | 66.67 or 80 <sup>2</sup><br>66.67 or 80 <sup>2</sup> | MHz | | Loss of reference frequency 3, 5 | f <sub>LOR</sub> | 100 | 1000 | kHz | | Self clocked mode frequency <sup>4</sup> | f <sub>SCM</sub> | 1 | 5 | MHz | | Crystal start-up time <sup>5, 6</sup> | t <sub>cst</sub> | _ | 10 | ms | | EXTAL input high voltage • External reference | V <sub>IHEXT</sub> | 2.0 | V <sub>DD</sub> | V | | EXTAL input low voltage • External reference | V <sub>ILEXT</sub> | V <sub>SS</sub> | 0.8 | V | | PLL lock time <sup>4,7</sup> | t <sub>IpII</sub> | _ | 500 | μS | | Duty cycle of reference <sup>4</sup> | t <sub>dc</sub> | 40 | 60 | % f <sub>ref</sub> | $<sup>^{2}\,\,</sup>$ Refer to Table 3 for pins having internal pull-up devices. <sup>&</sup>lt;sup>3</sup> This parameter is characterized before qualification rather than 100% tested. ### I<sup>2</sup>C Input/Output Timing Specifications 2.10 Table 30 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 7. Table 30. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA | Num | Characteristic | Min | Max | Units | |-----|---------------------------------------------------------------------------|----------------------|-----|-------| | 11 | Start condition hold time | 2 × t <sub>CYC</sub> | _ | ns | | 12 | Clock low period | 8 × t <sub>CYC</sub> | _ | ns | | 13 | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | 1 | ms | | 14 | Data hold time | 0 | _ | ns | | 15 | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | _ | 1 | ms | | 16 | Clock high time | 4 × t <sub>CYC</sub> | _ | ns | | 17 | Data setup time | 0 | _ | ns | | 18 | Start condition setup time (for repeated start condition only) | 2 × t <sub>CYC</sub> | _ | ns | | 19 | Stop condition setup time | 2 × t <sub>CYC</sub> | _ | ns | Table 31 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 7. Table 31. I<sup>2</sup>C Output Timing Specifications between I2C\_SCL and I2C SDA | Num | Characteristic | Min | Max | Units | |-----------------|-----------------------------------------------------------------------------------|-----------------------|-----|-------| | 11 <sup>1</sup> | Start condition hold time | 6 × t <sub>CYC</sub> | _ | ns | | 12 <sup>1</sup> | Clock low period | 10 × t <sub>CYC</sub> | _ | ns | | 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time<br>(V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | _ | μs | | 14 <sup>1</sup> | Data hold time | 7 × t <sub>CYC</sub> | _ | ns | | 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time<br>(V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _ | 3 | ns | | 16 <sup>1</sup> | Clock high time | 10 × t <sub>CYC</sub> | _ | ns | | 17 <sup>1</sup> | Data setup time | $2 \times t_{CYC}$ | _ | ns | | 18 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 × t <sub>CYC</sub> | _ | ns | | 19 <sup>1</sup> | Stop condition setup time | 10 × t <sub>CYC</sub> | _ | ns | Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 31. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 31 are minimum values. MCF5213 ColdFire Microcontroller, Rev. 3 Freescale Semiconductor 35 Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values. <sup>&</sup>lt;sup>3</sup> Specified at a nominal 50-pF load. # 2.15 JTAG and Boundary Scan Timing **Table 35. JTAG and Boundary Scan Timing** | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|----------------------------------------------------|---------------------|----------------------|-----|--------------------| | J1 | TCLK frequency of operation | f <sub>JCYC</sub> | DC | 1/4 | f <sub>sys/2</sub> | | J2 | TCLK cycle period | t <sub>JCYC</sub> | 4 × t <sub>CYC</sub> | _ | ns | | J3 | TCLK clock pulse width | t <sub>JCW</sub> | 26 | _ | ns | | J4 | TCLK rise and fall times | t <sub>JCRF</sub> | 0 | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | t <sub>BSDST</sub> | 4 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub> | 26 | _ | ns | | J7 | TCLK low to boundary scan output data valid | t <sub>BSDV</sub> | 0 | 33 | ns | | J8 | TCLK low to boundary scan output high Z | t <sub>BSDZ</sub> | 0 | 33 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | t <sub>TAPBST</sub> | 4 | _ | ns | | J10 | TMS, TDI Input data hold time after TCLK rise | t <sub>TAPBHT</sub> | 10 | _ | ns | | J11 | TCLK low to TDO data valid | t <sub>TDODV</sub> | 0 | 26 | ns | | J12 | TCLK low to TDO high Z | t <sub>TDODZ</sub> | 0 | 8 | ns | | J13 | TRST assert time | t <sub>TRSTAT</sub> | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | t <sub>TRSTST</sub> | 10 | _ | ns | <sup>&</sup>lt;sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing. Figure 10. Test Clock Input Timing Figure 15 shows BDM serial port AC timing for the values in Table 36. Figure 15. BDM Serial Port AC Timing ## **Mechanical Outline Drawings** ## 3.2 64 QFN Package ### **Mechanical Outline Drawings** | | MECHANICAL OUTLINES | DOCUMENT NO: 98ASA10690D | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|------|--| | freescale' semiconductor | | PAGE: | 1740 | | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: | 0 | | ### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. - 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFN. 4 COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD. 5. MIN METAL GAP SHOULD BE 0.2MM. TITLE: THERMALLY ENHANCED QUAD FLAT NON-LEADED PACKAGE (QFN) 64 TERMINAL, 0.5 PITCH (9 X 9 X 1) CASE NUMBER: 1740-01 STANDARD: JEDEC MO-220 VMMD-3 PACKAGE CODE: 6200 | SHEET: 3 OF 4 ## **Mechanical Outline Drawings** # 3.3 81 MAPBGA Package | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|-----------------------|--------------|--------------------------|-------------| | TITLE: PBGA, LOW PROFIL | e: PBGA, LOW PROFILE, | | DOCUMENT NO: 98ASA10670D | | | 81 I/O, 10 X 10 PKG,<br>1 MM PITCH (MAP) | | CASE NUMBER | 2: 1662–01 | 04 FEB 2005 | | | | STANDARD: NO | N-JEDEC | |