

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | Coldfire V2                                                            |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 80MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                |
| Number of I/O              | 56                                                                     |
| Program Memory Size        | 256KB (256K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 32K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                              |
| Data Converters            | A/D 8x12b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 81-LBGA                                                                |
| Supplier Device Package    | 81-MAPBGA (10x10)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5212lcvm80j |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1                | MCF   | 5213 Family Configurations                          |
|------------------|-------|-----------------------------------------------------|
|                  | 1.1   | Block Diagram                                       |
|                  | 1.2   | Features                                            |
|                  | 1.3   | Reset Signals                                       |
|                  | 1.4   | PLL and Clock Signals                               |
|                  | 1.5   | Mode Selection                                      |
|                  | 1.6   | External Interrupt Signals                          |
|                  | 1.7   | Queued Serial Peripheral Interface (QSPI)21         |
|                  | 1.8   | I <sup>2</sup> C I/O Signals                        |
|                  | 1.9   | UART Module Signals                                 |
|                  | 1.10  | DMA Timer Signals                                   |
|                  | 1.11  | ADC Signals                                         |
|                  | 1.12  | General Purpose Timer Signals                       |
|                  | 1.13  | Pulse Width Modulator Signals                       |
|                  | 1.14  | Debug Support Signals                               |
|                  | 1.15  | EzPort Signal Descriptions                          |
|                  | 1.16  | Power and Ground Pins25                             |
| 2                |       | rical Characteristics                               |
|                  | 2.1   | Maximum Ratings                                     |
|                  | 2.2   | Current Consumption                                 |
|                  | 2.3   | Thermal Characteristics                             |
|                  | 2.4   | Flash Memory Characteristics                        |
|                  | 2.5   | ESD Protection                                      |
|                  | 2.6   | DC Electrical Specifications                        |
|                  | 2.7   | Clock Source Electrical Specifications              |
|                  | 2.8   | General Purpose I/O Timing                          |
|                  | 2.9   | Reset Timing                                        |
|                  | 2.10  | I <sup>2</sup> C Input/Output Timing Specifications |
|                  | 2.11  | Analog-to-Digital Converter (ADC) Parameters36      |
|                  | 2.12  | Equivalent Circuit for ADC Inputs                   |
|                  | 2.13  | DMA Timers Timing Specifications                    |
|                  | 2.14  | QSPI Electrical Specifications                      |
|                  | 2.15  | JTAG and Boundary Scan Timing                       |
| _                | 2.16  | Debug AC Timing Specifications                      |
| 3                |       | anical Outline Drawings                             |
|                  | 3.1   | 64-pin LQFP Package                                 |
|                  | 3.2   | 64 QFN Package                                      |
|                  | 3.3   | 81 MAPBGA Package                                   |
|                  | 3.4   | 100-pin LQFP Package                                |
| 4                | Hevis | ion History                                         |
| Lis              | st of | Figures                                             |
|                  |       | MCF5213 Block Diagram                               |
| - m <sup>2</sup> |       | 100 LOED Die Assissments 10                         |

| Figure 8. Equivalent Circuit for A/D Loading                                                             |      |
|----------------------------------------------------------------------------------------------------------|------|
| Figure 9.QSPI Timing                                                                                     | . 38 |
| Figure 10.Test Clock Input Timing                                                                        | . 39 |
| Figure 11.Boundary Scan (JTAG) Timing                                                                    |      |
| Figure 12.Test Access Port Timing                                                                        |      |
| Figure 13.TRST Timing                                                                                    |      |
| Figure 14.Real-Time Trace AC Timing                                                                      |      |
| Figure 15.BDM Serial Port AC Timing                                                                      | 42   |
|                                                                                                          |      |
| List of Tables                                                                                           |      |
| Table 1. MCF5213 Family Configurations                                                                   |      |
| Table 2. Orderable Part Number Summary                                                                   | . 12 |
| Table 3. Pin Functions by Primary and Alternate Purpose                                                  |      |
| Table 4. Reset Signals                                                                                   |      |
| Table 5. PLL and Clock Signals                                                                           | . 20 |
| Table 6. Mode Selection Signals                                                                          | . 20 |
| Table 7. Clocking Modes                                                                                  | . 20 |
| Table 8. External Interrupt Signals                                                                      | . 21 |
| Table 9. Queued Serial Peripheral Interface (QSPI) Signals.                                              |      |
| Table 10.I <sup>2</sup> C I/O Signals.                                                                   | . 21 |
| Table 11.UART Module Signals                                                                             |      |
| Table 12.DMA Timer Signals                                                                               |      |
| Table 13.ADC Signals                                                                                     |      |
| Table 14.GPT Signals                                                                                     |      |
| Table 15.PWM Signals.                                                                                    |      |
| Table 16.Debug Support Signals                                                                           |      |
| Table 17.EzPort Signal Descriptions                                                                      |      |
| Table 18.Power and Ground Pins.                                                                          |      |
| Table 19.Absolute Maximum Ratings                                                                        |      |
| Table 20.Current Consumption in Low-Power Mode <sup>,</sup>                                              |      |
| Table 21. Typical Active Current Consumption Specifications.                                             |      |
| Table 22. Thermal Characteristics.                                                                       |      |
| Table 23.SGFM Flash Program and Erase Characteristics                                                    |      |
| Table 24.SGFM Flash Module Life Characteristics                                                          |      |
| Table 25.ESD Protection Characteristics,                                                                 |      |
| Table 26.DC Electrical Specifications                                                                    |      |
| Table 27.PLL Electrical Specifications                                                                   |      |
| Table 28.GPIO Timing                                                                                     |      |
| Table 29.Reset and Configuration Override Timing                                                         |      |
| Table 30.1 <sup>2</sup> C Input Timing Specifications between I2C_SCL                                    | . 34 |
| and I2C_SDA.                                                                                             | 25   |
|                                                                                                          | . 35 |
| Table 31.I <sup>2</sup> C Output Timing Specifications between I2C_SCL                                   | 05   |
| and I2C_SDA.                                                                                             |      |
| Table 32.ADC Parameters                                                                                  |      |
| Table 33.Timer Module AC Timing Specifications           Table 34.00Pl Made law AO Timing Specifications |      |
| Table 34.QSPI Modules AC Timing Specifications.                                                          |      |
| Table 35.JTAG and Boundary Scan Timing                                                                   |      |
| Table 36.Debug AC Timing Specification                                                                   |      |
| Table 37. Revision History                                                                               | . 54 |

NP

\_\_\_\_\_





Figure 1. MCF5213 Block Diagram

### 1.1 Features

This document contains information on a new product under development. Freescale reserves the right to change or discontinue this product without notice. Specifications and information herein are subject to change without notice.

### **1.1.1 Feature Overview**

The MCF5213 family includes the following features:



- System configuration during reset
- Selects one of six clock modes
- Configures output pad drive strength
- Unique part identification number and part revision number
- General purpose I/O interface
  - Up to 56 bits of general purpose I/O
  - Bit manipulation supported via set/clear functions
  - Programmable drive strengths
  - Unused peripheral pins may be used as extra GPIO
- JTAG support for system level board testing

### 1.1.2 V2 Core Overview

The version 2 ColdFire processor core is comprised of two separate pipelines decoupled by an instruction buffer. The two-stage instruction fetch pipeline (IFP) is responsible for instruction-address generation and instruction fetch. The instruction buffer is a first-in-first-out (FIFO) buffer that holds prefetched instructions awaiting execution in the operand execution pipeline (OEP). The OEP includes two pipeline stages. The first stage decodes instructions and selects operands (DSOC); the second stage (AGEX) performs instruction execution and calculates operand effective addresses, if needed.

The V2 core implements the ColdFire instruction set architecture revision A+ with added support for a separate user stack pointer register and four new instructions to assist in bit processing. Additionally, the MCF5213 core includes the multiply-accumulate (MAC) unit for improved signal processing capabilities. The MAC implements a three-stage arithmetic pipeline, optimized for 16×16 bit operations, with support for one 32-bit accumulator. Supported operands include 16- and 32-bit signed and unsigned integers, signed fractional operands, and a complete set of instructions to process these data types. The MAC provides support for execution of DSP operations within the context of a single processor at a minimal hardware cost.

### 1.1.3 Integrated Debug Module

The ColdFire processor core debug interface is provided to support system debugging with low-cost debug and emulator development tools. Through a standard debug interface, access to debug information and real-time tracing capability is provided on 100-lead packages. This allows the processor and system to be debugged at full speed without the need for costly in-circuit emulators.

The on-chip breakpoint resources include a total of nine programmable 32-bit registers: an address and an address mask register, a data and a data mask register, four PC registers, and one PC mask register. These registers can be accessed through the dedicated debug serial communication channel or from the processor's supervisor mode programming model. The breakpoint registers can be configured to generate triggers by combining the address, data, and PC conditions in a variety of single- or dual-level definitions. The trigger event can be programmed to generate a processor halt or initiate a debug interrupt exception. The MCF5213 implements revision B+ of the ColdFire Debug Architecture.

The MCF5213's interrupt servicing options during emulator mode allow real-time critical interrupt service routines to be serviced while processing a debug interrupt event. This ensures the system continues to operate even during debugging.

To support program trace, the V2 debug module provides processor status (PST[3:0]) and debug data (DDATA[3:0]) ports. These buses and the PSTCLK output provide execution status, captured operand data, and branch target addresses defining processor activity at the CPU's clock rate. The MCF5213 includes a new debug signal, ALLPST. This signal is the logical AND of the processor status (PST[3:0]) signals and is useful for detecting when the processor is in a halted state (PST[3:0] = 1111).

The full debug/trace interface is available only on the 100-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal.



### 1.1.7 FlexCAN

The FlexCAN module is a communication controller implementing version 2.0 of the CAN protocol parts A and B. The CAN protocol can be used as an industrial control serial data bus, meeting the specific requirements of reliable operation in a harsh EMI environment with high bandwidth. This instantiation of FlexCAN has 16 message buffers.

### 1.1.8 UARTs

The MCF5213 has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions.

## 1.1.9 I<sup>2</sup>C Bus

The  $I^2C$  bus is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices.

### 1.1.10 QSPI

The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers.

### 1.1.11 Fast ADC

The fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing.

The ADC can be configured to perform a single scan and halt, a scan when triggered, or a programmed scan sequence repeatedly until manually stopped.

The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled.

During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously.

Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions.

### 1.1.12 DMA Timers (DTIM0–DTIM3)

There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the MCF5213. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTIN*n* signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler that clocks the actual timer counter register (TCR*n*). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers.



### 1.1.13 General Purpose Timer (GPT)

The general purpose timer (GPT) is a four-channel timer module consisting of a 16-bit programmable counter driven by a seven-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, channel three, can be configured as a pulse accumulator.

A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator.

### 1.1.14 Periodic Interrupt Timers (PIT0 and PIT1)

The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can count down from the value written in its PIT modulus register or it can be a free-running down-counter.

### 1.1.15 Pulse-Width Modulation (PWM) Timers

The MCF5213 has an 8-channel, 8-bit PWM timer. Each channel has a programmable period and duty cycle as well as a dedicated counter. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The PWM outputs have programmable polarity, and can be programmed as left aligned outputs or center aligned outputs. For higher period and duty cycle resolution, each pair of adjacent channels ([7:6], [5:4], [3:2], and [1:0]) can be concatenated to form a single 16-bit channel. The module can, therefore, be configured to support 8/0, 6/1, 4/2, 2/3, or 0/4 8-/16-bit channels.

### 1.1.16 Software Watchdog Timer

The watchdog timer is a 32-bit timer that facilitates recovery from runaway code. The watchdog counter is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown.

### 1.1.17 Phase-Locked Loop (PLL)

The clock module contains a crystal oscillator, 8 MHz on-chip relaxation oscillator (OCO), phase-locked loop (PLL), reduced frequency divider (RFD), low-power divider status/control registers, and control logic. To improve noise immunity, the PLL, crystal oscillator, and relaxation oscillator have their own power supply inputs: VDDPLL and VSSPLL. All other circuits are powered by the normal supply pins, VDD and VSS.

### 1.1.18 Interrupt Controller (INTC)

The MCF5213 has a single interrupt controller that supports up to 63 interrupt sources. There are 56 programmable sources, 49 of which are assigned to unique peripheral interrupt requests. The remaining seven sources are unassigned and may be used for software interrupt requests.

### 1.1.19 DMA Controller

The direct memory access (DMA) controller provides an efficient way to move blocks of data with minimal processor intervention. It has four channels that allow byte, word, longword, or 16-byte burst line transfers. These transfers are triggered by software explicitly setting a DCR*n*[START] bit or by the occurrence of certain UART or DMA timer events.

|  | 1 |  |
|--|---|--|
|  |   |  |
|  |   |  |

Freescale Semiconductor

MCF5213 ColdFire Microcontroller, Rev. 3

| Pin<br>Group           | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN |
|------------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------|
| Interrupts             | IRQ7                | _                     |                      | GPIO                   | Low                                         | FAST                                | pull-up                             | 95                 | C4                  | 58                    |
|                        | IRQ6                | _                     |                      | GPIO                   | Low                                         | FAST                                | pull-up                             | 94                 | B4                  | —                     |
|                        | IRQ5                | _                     |                      | GPIO                   | Low                                         | FAST                                | pull-up                             | 91                 | A4                  | —                     |
|                        | IRQ4                | —                     | _                    | GPIO                   | Low                                         | FAST                                | pull-up                             | 90                 | C5                  | 57                    |
|                        | IRQ3                | —                     | _                    | GPIO                   | Low                                         | FAST                                | pull-up                             | 89                 | A5                  | —                     |
|                        | IRQ2                | —                     | _                    | GPIO                   | Low                                         | FAST                                | pull-up                             | 88                 | B5                  | —                     |
|                        | IRQ1                | SYNCA                 | PWM1                 | GPIO                   | High                                        | FAST                                | pull-up <sup>5</sup>                | 87                 | C6                  | 56                    |
| JTAG/BDM               | JTAG_EN             | —                     | _                    | —                      | N/A                                         | N/A                                 | pull-down                           | 26                 | J2                  | 17                    |
|                        | TCLK/<br>PSTCLK     | CLKOUT                | _                    | —                      | High                                        | FAST                                | pull-up <sup>6</sup>                | 64                 | C7                  | 44                    |
|                        | TDI/DSI             | —                     |                      | —                      | N/A                                         | N/A                                 | pull-up <sup>6</sup>                | 79                 | B7                  | 50                    |
|                        | TDO/DSO             | —                     | _                    | —                      | High                                        | FAST                                | —                                   | 80                 | A7                  | 51                    |
|                        | TMS<br>/BKPT        | _                     | _                    | —                      | N/A                                         | N/A                                 | pull-up <sup>6</sup>                | 76                 | A8                  | 49                    |
|                        | TRST<br>/DSCLK      | _                     | _                    | —                      | N/A                                         | N/A                                 | pull-up <sup>6</sup>                | 85                 | B6                  | 54                    |
| Mode                   | CLKMOD0             | —                     | _                    | —                      | N/A                                         | N/A                                 | pull-down <sup>7</sup>              | 40                 | G5                  | 24                    |
| Selection <sup>7</sup> | CLKMOD1             | _                     | _                    | —                      | N/A                                         | N/A                                 | pull-down <sup>7</sup>              | 39                 | H5                  | —                     |
|                        | RCON/<br>EZPCS      | _                     | _                    | —                      | N/A                                         | N/A                                 | pull-up                             | 21                 | G3                  | 16                    |
| PWM                    | PWM7                | _                     | _                    | GPIO                   | PDSR[31]                                    | PSRR[31]                            | —                                   | 63                 | D7                  | —                     |
|                        | PWM5                | —                     | _                    | GPIO                   | PDSR[30]                                    | PSRR[30]                            | —                                   | 60                 | E8                  | —                     |
|                        | PWM3                | —                     | —                    | GPIO                   | PDSR[29]                                    | PSRR[29]                            | —                                   | 33                 | J4                  | —                     |
|                        | PWM1                | _                     | _                    | GPIO                   | PDSR[28]                                    | PSRR[28]                            | —                                   | 38                 | J5                  | —                     |

#### Table 3. Pin Functions by Primary and Alternate Purpose (continued)

17



| Pin<br>Group       | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN |
|--------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------|
| QSPI               | QSPI_DIN/<br>EZPD   | CANRX <sup>4</sup>    | URXD1                | GPIO                   | PDSR[2]                                     | PSRR[2]                             | —                                   | 16                 | F3                  | 12                    |
|                    | QSPI_DOUT/<br>EZPQ  | CANTX <sup>4</sup>    | UTXD1                | GPIO                   | PDSR[1]                                     | PSRR[1]                             | —                                   | 17                 | G1                  | 13                    |
|                    | QSPI_CLK/<br>EZPCK  | SCL                   | URTS1                | GPIO                   | PDSR[3]                                     | PSRR[3]                             | pull-up <sup>8</sup>                | 18                 | G2                  | 14                    |
|                    | QSPI_CS3            | SYNCA                 | SYNCB                | GPIO                   | PDSR[7]                                     | PSRR[7]                             | _                                   | 12                 | F1                  | —                     |
|                    | QSPI_CS2            | _                     | —                    | GPIO                   | PDSR[6]                                     | PSRR[6]                             | —                                   | 13                 | F2                  | —                     |
|                    | QSPI_CS1            | _                     | —                    | GPIO                   | PDSR[5]                                     | PSRR[5]                             | _                                   | 19                 | H2                  | —                     |
|                    | QSPI_CS0            | SDA                   | UCTS1                | GPIO                   | PDSR[4]                                     | PSRR[4]                             | pull-up <sup>8</sup>                | 20                 | H1                  | 15                    |
| Reset <sup>9</sup> | RSTI                | _                     | _                    | —                      | N/A                                         | N/A                                 | pull-up <sup>9</sup>                | 96                 | A3                  | 59                    |
|                    | RSTO                | _                     | —                    | —                      | high                                        | FAST                                | _                                   | 97                 | B3                  | 60                    |
| Test               | TEST                | _                     | _                    | —                      | N/A                                         | N/A                                 | pull-down                           | 5                  | C2                  | 3                     |
| Timers, 16-bit     | GPT3                | _                     | PWM7                 | GPIO                   | PDSR[23]                                    | PSRR[23]                            | pull-up <sup>10</sup>               | 62                 | D8                  | 43                    |
|                    | GPT2                | _                     | PWM5                 | GPIO                   | PDSR[22]                                    | PSRR[22]                            | pull-up <sup>10</sup>               | 61                 | D9                  | 42                    |
|                    | GPT1                | _                     | PWM3                 | GPIO                   | PDSR[21]                                    | PSRR[21]                            | pull-up <sup>10</sup>               | 59                 | E9                  | 41                    |
|                    | GPT0                | _                     | PWM1                 | GPIO                   | PDSR[20]                                    | PSRR[20]                            | pull-up <sup>10</sup>               | 58                 | F7                  | 40                    |
| Timers, 32-bit     | DTIN3               | DTOUT3                | PWM6                 | GPIO                   | PDSR[19]                                    | PSRR[19]                            | —                                   | 32                 | H3                  | 19                    |
|                    | DTIN2               | DTOUT2                | PWM4                 | GPIO                   | PDSR[18]                                    | PSRR[18]                            | —                                   | 31                 | J3                  | 18                    |
|                    | DTIN1               | DTOUT1                | PWM2                 | GPIO                   | PDSR[17]                                    | PSRR[17]                            | —                                   | 37                 | G4                  | 23                    |
|                    | DTIN0               | DTOUT0                | PWM0                 | GPIO                   | PDSR[16]                                    | PSRR[16]                            | _                                   | 36                 | H4                  | 22                    |
| UART 0             | UCTS0               | CANRX                 | _                    | GPIO                   | PDSR[11]                                    | PSRR[11]                            | _                                   | 6                  | C1                  | 4                     |
|                    | URTS0               | CANTX                 | _                    | GPIO                   | PDSR[10]                                    | PSRR[10]                            | —                                   | 9                  | D3                  | 7                     |
|                    | URXD0               | _                     |                      | GPIO                   | PDSR[9]                                     | PSRR[9]                             | _                                   | 7                  | D1                  | 5                     |
| ŀ                  | UTXD0               | _                     | _                    | GPIO                   | PDSR[8]                                     | PSRR[8]                             | _                                   | 8                  | D2                  | 6                     |

Table 3. Pin Functions by Primary and Alternate Purpose (continued)

MCF5213 Family Configurations

18



### 1.2 Reset Signals

Table 4 describes signals used to reset the chip or as a reset indication.

**Table 4. Reset Signals** 

| Signal Name | Abbreviation | Function                                                                                                                                          | I/O |
|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Reset In    |              | Primary reset input to the device. Asserting $\overline{\text{RSTI}}$ for at least 8 CPU clock cycles immediately resets the CPU and peripherals. | Ι   |
| Reset Out   | RSTO         | Driven low for 1024 CPU clocks after the reset source has deasserted.                                                                             | 0   |

## 1.3 PLL and Clock Signals

Table 5 describes signals used to support the on-chip clock generation circuitry.

#### Table 5. PLL and Clock Signals

| Signal Name       | Abbreviation | Function                                                                                                     | I/O |
|-------------------|--------------|--------------------------------------------------------------------------------------------------------------|-----|
| External Clock In | EXTAL        | Crystal oscillator or external clock input except when the on-chip relaxation oscillator is used.            | I   |
| Crystal           | XTAL         | Crystal oscillator output except when CLKMOD1=1, then sampled as part of the clock mode selection mechanism. | 0   |
| Clock Out         | CLKOUT       | This output signal reflects the internal system clock.                                                       | 0   |

### 1.4 Mode Selection

Table 6 describes signals used in mode selection; Table 7 describes the particular clocking modes.

 Table 6. Mode Selection Signals

| Signal Name          | Abbreviation | Function                                                                                                                                                                                                                                                            | I/O |
|----------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Clock Mode Selection | CLKMOD[1:0]  | Selects the clock boot mode.                                                                                                                                                                                                                                        | Ι   |
| Reset Configuration  |              | The Serial Flash Programming mode is entered by asserting the $\overline{\text{RCON}}$ pin (with the TEST pin negated) as the chip comes out of reset. During this mode, the EzPort has access to the flash memory which can be programmed from an external device. |     |
| Test                 | TEST         | Reserved for factory testing only and in normal modes of operation should be connected to VSS to prevent unintentional activation of test functions.                                                                                                                | Ι   |

#### Table 7. Clocking Modes

| CLKMOD[1:0] | XTAL | Configure the clock mode.                               |
|-------------|------|---------------------------------------------------------|
| 00          | 0    | PLL disabled, clock driven by external oscillator       |
| 00          | 1    | PLL disabled, clock driven by on-chip oscillator        |
| 01          | N/A  | PLL disabled, clock driven by crystal                   |
| 10          | 0    | PLL in normal mode, clock driven by external oscillator |
| 10          | 1    | PLL in normal mode, clock driven by on-chip oscillator  |
| 11          | N/A  | PLL in normal mode, clock driven by crystal             |

#### MCF5213 ColdFire Microcontroller, Rev. 3



| Signal Name                     | Abbreviation | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I/O |
|---------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Development Serial<br>Input     | DSI          | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, after the DSCLK has been seen as high (logic 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I   |
| Development Serial<br>Output    | DSO          | Development Serial Output - Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0   |
| Debug Data                      | DDATA[3:0]   | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0   |
| Processor Status Clock          | PSTCLK       | Processor Status Clock - Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values.<br>If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and PST and DDATA outputs from toggling without disabling triggers.<br>Non-quiescent operation can be reenabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs.<br>PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0   |
| Processor Status<br>Outputs     | PST[3:0]     | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0   |
| All Processor Status<br>Outputs | ALLPST       | Logical AND of PST[3:0]. The CLKOUT signal can be used by the development system to know when to sample ALLPST.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   |

| Table 16 | . Debug | Support | Signals | (continued) |
|----------|---------|---------|---------|-------------|
|----------|---------|---------|---------|-------------|

## 1.14 EzPort Signal Descriptions

Table contains a list of EzPort external signals.

| Signal Name            | Abbreviation | Function                                                          | I/O |
|------------------------|--------------|-------------------------------------------------------------------|-----|
| EzPort Clock           | EZPCK        | Shift clock for EzPort transfers.                                 | Ι   |
| EzPort Chip Select     | EZPCS        | Chip select for signalling the start and end of serial transfers. | I   |
| EzPort Serial Data In  | EZPD         | EZPD is sampled on the rising edge of EZPCK.                      | I   |
| EzPort Serial Data Out | EZPQ         | EZPQ transitions on the falling edge of EZPCK.                    | 0   |



Τ<sub>A</sub>

The average chip-junction temperature (T<sub>.</sub>) in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$
(1)

Where:

= ambient temperature, °C

= package thermal resistance, junction-to-ambient, °C/W  $\Theta_{\mathsf{JA}}$ 

 $\mathsf{P}_\mathsf{D}$  $= P_{INT} + P_{I/O}$ 

= chip internal power,  $I_{DD} \times V_{DD}$ , watts PINT

= power dissipation on input and output pins - user determined, watts P<sub>I/O</sub>

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{\rm D} = K \div (T_{\rm J} + 273^{\circ}C)$$
 (2)

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A + 273 \text{ °C}) + \Theta_{JMA} \times P_D^2 (3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring P<sub>D</sub> (at equilibrium) for a known T<sub>A</sub>. Using this value of K, the values of P<sub>D</sub> and T<sub>J</sub> can be obtained by solving equations (1) and (2) iteratively for any value of T<sub>A</sub>.

#### **Flash Memory Characteristics** 2.4

The flash memory characteristics are shown in Table 23 and Table 24.

#### Table 23. SGFM Flash Program and Erase Characteristics

| (V <sub>DDF</sub> = 2.7 to 3 | .6 V) |   |
|------------------------------|-------|---|
| Symbol                       | Min   | Т |

| Parameter                                 | Symbol                | Min  | Тур | Мах                      | Unit |
|-------------------------------------------|-----------------------|------|-----|--------------------------|------|
| System clock (read only)                  | f <sub>sys(R)</sub>   | 0    | —   | 66.67 or 80 <sup>1</sup> | MHz  |
| System clock (program/erase) <sup>2</sup> | f <sub>sys(P/E)</sub> | 0.15 | —   | 66.67 or 80 <sup>1</sup> | MHz  |

Depending on packaging; see Table 2.
 Refer to the flash memory section for more information

#### Table 24. SGFM Flash Module Life Characteristics

 $(V_{DDF} = 2.7 \text{ to } 3.6 \text{ V})$ 

| Parameter                                                                     | Symbol    | Value               | Unit   |
|-------------------------------------------------------------------------------|-----------|---------------------|--------|
| Maximum number of guaranteed program/erase cycles <sup>1</sup> before failure | P/E       | 10,000 <sup>2</sup> | Cycles |
| Data retention at average operating temperature of 85°C                       | Retention | 10                  | Years  |

<sup>1</sup> A program/erase cycle is defined as switching the bits from  $1 \rightarrow 0 \rightarrow 1$ .

<sup>2</sup> Reprogramming of a flash memory array block prior to erase is not required.



#### Table 27. PLL Electrical Specifications (continued)

(V<sub>DD</sub> and V<sub>DDPLL</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = V<sub>SSPLL</sub> = 0 V)

| Characteristic                                                                                                                                                                                    | Symbol              | Min   | Мах       | Unit               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|--------------------|
| Frequency un-LOCK range                                                                                                                                                                           | f <sub>UL</sub>     | -1.5  | 1.5       | % f <sub>ref</sub> |
| Frequency LOCK range                                                                                                                                                                              | f <sub>LCK</sub>    | -0.75 | 0.75      | % f <sub>ref</sub> |
| <ul> <li>CLKOUT period jitter <sup>4, 5, 8, 9</sup>, measured at f<sub>SYS</sub> Max</li> <li>Peak-to-peak (clock edge to clock edge)</li> <li>Long term (averaged over 2 ms interval)</li> </ul> | C <sub>jitter</sub> | _     | 10<br>.01 | % f <sub>sys</sub> |
| On-chip oscillator frequency                                                                                                                                                                      | f <sub>oco</sub>    | 7.84  | 8.16      | MHz                |

<sup>1</sup> All internal registers retain data at 0 Hz.

- <sup>2</sup> Depending on packaging; see Table 2.
- <sup>3</sup> Loss of Reference Frequency is the reference frequency detected internally, which transitions the PLL into self clocked mode.
- <sup>4</sup> Self clocked mode frequency is the frequency at which the PLL operates when the reference frequency falls below f<sub>LOR</sub> with default MFD/RFD settings.
- <sup>5</sup> This parameter is characterized before qualification rather than 100% tested.
- <sup>6</sup> Proper PC board layout procedures must be followed to achieve specifications.
- <sup>7</sup> This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR).
- <sup>8</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>jitter</sub> percentage for a given interval.
- <sup>9</sup> Based on slow system clock of 40 MHz measured at f<sub>svs</sub> max.

### 2.8 General Purpose I/O Timing

GPIO can be configured for certain pins of the QSPI, DDR Control, timer, UART, and Interrupt interfaces. When in GPIO mode, the timing specification for these pins is given in Table 28 and Figure 5.

The GPIO timing is met under the following load test conditions:

- 50 pF / 50  $\Omega$  for high drive
- $25 \text{ pF} / 25 \Omega$  for low drive

#### Table 28. GPIO Timing

| NUM | Characteristic                     | Symbol             | Min | Max | Unit |
|-----|------------------------------------|--------------------|-----|-----|------|
| G1  | CLKOUT High to GPIO Output Valid   | t <sub>CHPOV</sub> | _   | 10  | ns   |
| G2  | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | —   | ns   |
| G3  | GPIO Input Valid to CLKOUT High    | t <sub>PVCH</sub>  | 9   | —   | ns   |
| G4  | CLKOUT High to GPIO Input Invalid  | t <sub>CHPI</sub>  | 1.5 | —   | ns   |



## 2.15 JTAG and Boundary Scan Timing

Table 35. JTAG and Boundary Scan Timing

| Num | Characteristics <sup>1</sup>                       | Symbol              | Min                | Max | Unit               |
|-----|----------------------------------------------------|---------------------|--------------------|-----|--------------------|
| J1  | TCLK frequency of operation                        | f <sub>JCYC</sub>   | DC                 | 1/4 | f <sub>sys/2</sub> |
| J2  | TCLK cycle period                                  | t <sub>JCYC</sub>   | $4 \times t_{CYC}$ | —   | ns                 |
| J3  | TCLK clock pulse width                             | t <sub>JCW</sub>    | 26                 | —   | ns                 |
| J4  | TCLK rise and fall times                           | t <sub>JCRF</sub>   | 0                  | 3   | ns                 |
| J5  | Boundary scan input data setup time to TCLK rise   | t <sub>BSDST</sub>  | 4                  | —   | ns                 |
| J6  | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub>  | 26                 | —   | ns                 |
| J7  | TCLK low to boundary scan output data valid        | t <sub>BSDV</sub>   | 0                  | 33  | ns                 |
| J8  | TCLK low to boundary scan output high Z            | t <sub>BSDZ</sub>   | 0                  | 33  | ns                 |
| J9  | TMS, TDI input data setup time to TCLK rise        | t <sub>TAPBST</sub> | 4                  | —   | ns                 |
| J10 | TMS, TDI Input data hold time after TCLK rise      | t <sub>TAPBHT</sub> | 10                 | —   | ns                 |
| J11 | TCLK low to TDO data valid                         | t <sub>TDODV</sub>  | 0                  | 26  | ns                 |
| J12 | TCLK low to TDO high Z                             | t <sub>TDODZ</sub>  | 0                  | 8   | ns                 |
| J13 | TRST assert time                                   | t <sub>TRSTAT</sub> | 100                | —   | ns                 |
| J14 | TRST setup time (negation) to TCLK high            | t <sub>TRSTST</sub> | 10                 | —   | ns                 |

<sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing.



Figure 10. Test Clock Input Timing





MCF5213 ColdFire Microcontroller, Rev. 3



### 2.16 Debug AC Timing Specifications

Table 36 lists specifications for the debug AC timing parameters shown in Figure 15.

| Num             | Characteristic                            | 66/80              | Units |       |
|-----------------|-------------------------------------------|--------------------|-------|-------|
|                 | Characteristic                            | Min                | Max   | Onits |
| D1              | PST, DDATA to CLKOUT setup                | 4                  | _     | ns    |
| D2              | CLKOUT to PST, DDATA hold                 | 1.5                | _     | ns    |
| D3              | DSI-to-DSCLK setup                        | $1 \times t_{CYC}$ |       | ns    |
| D4 <sup>1</sup> | DSCLK-to-DSO hold                         | $4 \times t_{CYC}$ | _     | ns    |
| D5              | DSCLK cycle time                          | $5 	imes t_{CYC}$  | _     | ns    |
| D6              | BKPT input data setup time to CLKOUT rise | 4                  | _     | ns    |
| D7              | BKPT input data hold time to CLKOUT rise  | 1.5                | _     | ns    |
| D8              | CLKOUT high to BKPT high Z                | 0.0                | 10.0  | ns    |

#### Table 36. Debug AC Timing Specification

<sup>1</sup> DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT.

Figure 14 shows real-time trace timing for the values in Table 36.



Figure 14. Real-Time Trace AC Timing



Figure 15 shows BDM serial port AC timing for the values in Table 36.



Figure 15. BDM Serial Port AC Timing



#### **Mechanical Outline Drawings**





VIEW AA

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.        | MECHANICAL OUTLINE |                                 | PRINT VERSION NO | DT TO SCALE |
|----------------------------------------------------------------|--------------------|---------------------------------|------------------|-------------|
| $\begin{array}{c c} & & & & \\ & & & & \\ & & & & \\ & & & & $ |                    | DOCUMENT NO                     | ): 98ASS23234₩   | REV: D      |
|                                                                |                    | CASE NUMBER: 840F-02 06 APR 200 |                  |             |
|                                                                |                    | STANDARD: JE                    | DEC MS-026 BCD   |             |

#### MCF5213 ColdFire Microcontroller, Rev. 3



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.
- 5. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- A. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.
- /7. EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- AND 0.25 mm FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | Mechanical outline |                                 | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------------|---------------------------------|------------------|-------------|
|                                                         |                    | DOCUMENT NO                     | ): 98ASS23234₩   | REV: D      |
|                                                         |                    | CASE NUMBER: 840F-02 06 APR 200 |                  |             |
|                                                         |                    | STANDARD: JE                    | DEC MS-026 BCD   |             |



**Mechanical Outline Drawings** 





VIEW B

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE PRINT |              | PRINT VERSION NC | RINT VERSION NOT TO SCALE |  |
|---------------------------------------------------------|--------------------------|--------------|------------------|---------------------------|--|
| TITLE:                                                  | - THICK                  | DOCUMENT NO  | ): 98ASS23308W   | REV: G                    |  |
| 100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4                |                          | CASE NUMBER  | 8: 983–03        | 07 APR 2005               |  |
|                                                         |                          | STANDARD: NO | DN-JEDEC         |                           |  |



**Revision History** 

# 4 Revision History

#### Table 37. Revision History

| Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | <ul> <li>Formatting, layout, spelling, and grammar corrections.</li> <li>Added revision history.</li> <li>Corrected signal names in block diagram to match those in signal description table.</li> <li>Added the following footnote to the MCF5211 FlexCAN entry:</li></ul>                                                                                                                                                                                                                                                                                                                                    |
| 3        | <ul> <li>Formatting, layout, spelling, and grammar corrections.</li> <li>Synchronized the "Pin Functions by Primary and Alternate Purpose" table in this document and the reference manual.</li> <li>Restructured the part number summary table to include full orderable parts, and changed its name (was "Part Number Summary", is "Orderable Part Number Summary").</li> <li>Updated the family configurations table to show that FlexCAN is not available on the MCF5212.</li> <li>Added specifications for V<sub>LVD</sub> and V<sub>LVDHYS</sub> to the "DC electrical specifications" table.</li> </ul> |



**Revision History**