



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | H8/300H                                                                      |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 20MHz                                                                        |
| Connectivity               | I²C, SCI                                                                     |
| Peripherals                | PWM, WDT                                                                     |
| Number of I/O              | 45                                                                           |
| Program Memory Size        | 32KB (32K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 4K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | A/D 8x10b                                                                    |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -20°C ~ 75°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 64-BQFP                                                                      |
| Supplier Device Package    | 64-QFP (14x14)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/hd64f3684hv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Register Indirect**—@ERn

The register field of the instruction code specifies an address register (ERn), the lower 24 bits of which contain the address of the operand on memory.

## Register Indirect with Displacement—@(d:16, ERn) or @(d:24, ERn)

A 16-bit or 24-bit displacement contained in the instruction is added to an address register (ERn) specified by the register field of the instruction, and the lower 24 bits of the sum the address of a memory operand. A 16-bit displacement is sign-extended when added.

## Register Indirect with Post-Increment or Pre-Decrement-@ERn+ or @-ERn

• Register indirect with post-increment-@ERn+

The register field of the instruction code specifies an address register (ERn) the lower 24 bits of which contains the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents (32 bits) and the sum is stored in the address register. The value added is 1 for byte access, 2 for word access, or 4 for longword access. For the word or longword access, the register value should be even.

• Register indirect with pre-decrement—@-ERn

The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the lower 24 bits of the result is the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word access, or 4 for longword access. For the word or longword access, the register value should be even.

## Absolute Address-@aa:8, @aa:16, @aa:24

The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), 24 bits long (@aa:24)

For an 8-bit absolute address, the upper 16 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address the upper 8 bits are a sign extension. A 24-bit absolute address can access the entire address space.

The access ranges of absolute addresses for the group of this LSI are those shown in table 2.11, because the upper 8 bits are ignored.



| Bit  | Bit Name | Initial<br>Value | R/W | Description                                                                                 |
|------|----------|------------------|-----|---------------------------------------------------------------------------------------------|
| 5, 4 | _        | All 1            | _   | Reserved                                                                                    |
|      |          |                  |     | These bits are always read as 1.                                                            |
| 3    | IRRI3    | 0                | R/W | IRQ3 Interrupt Request Flag                                                                 |
|      |          |                  |     | [Setting condition]                                                                         |
|      |          |                  |     | When IRQ3 pin is designated for interrupt input and the designated signal edge is detected. |
|      |          |                  |     | [Clearing condition]                                                                        |
|      |          |                  |     | When IRRI3 is cleared by writing 0                                                          |
| 2    | IRRI2    | 0                | R/W | IRQ2 Interrupt Request Flag                                                                 |
|      |          |                  |     | [Setting condition]                                                                         |
|      |          |                  |     | When IRQ2 pin is designated for interrupt input and the designated signal edge is detected. |
|      |          |                  |     | [Clearing condition]                                                                        |
|      |          |                  |     | When IRRI2 is cleared by writing 0                                                          |
| 1    | IRRI1    | 0                | R/W | IRQ1 Interrupt Request Flag                                                                 |
|      |          |                  |     | [Setting condition]                                                                         |
|      |          |                  |     | When IRQ1 pin is designated for interrupt input and the designated signal edge is detected. |
|      |          |                  |     | [Clearing condition]                                                                        |
|      |          |                  |     | When IRRI1 is cleared by writing 0                                                          |
| 0    | IRRI0    | 0                | R/W | IRQ0 Interrupt Request Flag                                                                 |
|      |          |                  |     | [Setting condition]                                                                         |
|      |          |                  |     | When IRQ0 pin is designated for interrupt input and the designated signal edge is detected. |
|      |          |                  |     | [Clearing condition]                                                                        |
|      |          |                  |     | When IRRI0 is cleared by writing 0                                                          |



## 6.1.4 Module Standby Control Register 2 (MSTCR2)

MSTCR2 allows the on-chip peripheral modules to enter a standby state in module units.

| Bit  | Bit Name | Initial<br>Value | R/W | Description                                           |
|------|----------|------------------|-----|-------------------------------------------------------|
| 7    | MSTS3_2  | 0                | R/W | SCI3_2 Module Standby                                 |
|      |          |                  |     | SCI3_2 enters standby mode when this bit is set to1   |
| 6, 5 | _        | All 0            |     | Reserved                                              |
|      |          |                  |     | These bits are always read as 0.                      |
| 4    | MSTTB1   | 0                | R/W | Timer B1 Module Standby                               |
|      |          |                  |     | Timer B1 enters standby mode when this bit is set to1 |
| 3, 2 | _        | All 0            |     | Reserved                                              |
|      |          |                  |     | These bits are always read as 0.                      |
| 1    | MSTTZ    | 0                | R/W | Timer Z Module Standby                                |
|      |          |                  |     | Timer Z enters standby mode when this bit is set to1  |
| 0    | MSTPWM   | 0                | R/W | PWM Module Standby                                    |
|      |          |                  |     | PWM enters standby mode when this bit is set to1      |

## 6.2 Mode Transitions and States of LSI

Figure 6.1 shows the possible transitions among these operating modes. A transition is made from the program execution state to the program halt state by executing a SLEEP instruction. Interrupts allow for returning from the program halt state to the program execution state. A direct transition between active mode and subactive mode, which are both program execution states, can be made without halting the program. The operating frequency can also be changed in the same modes by making a transition directly from active mode to active mode, and from subactive mode to subactive mode. RES input enables transitions from a mode to the reset state. Table 6.2 shows the transition conditions of each mode after the SLEEP instruction is executed and a mode to return by an interrupt. Table 6.3 shows the internal states of the LSI in each mode.



8. The maximum number of repetitions of the program/program-verify sequence of the same bit is 1,000.



Figure 7.3 Program/Program-Verify Flowchart

RENESAS

#### 9.5.2 Port Data Register 6 (PDR6)

| Bit | Bit Name | Initial<br>Value | R/W | Description                                              |
|-----|----------|------------------|-----|----------------------------------------------------------|
| 7   | P67      | 0                | R/W | Stores output data for port 6 pins.                      |
| 6   | P66      | 0                | R/W | If PDR6 is read while PCR6 bits are set to 1, the value  |
| 5   | P65      | 0                | R/W | stored in PDR6 are read. If PDR6 is read while PCR6 bits |
| 4   | P64      | 0                | R/W | value stored in PDR6.                                    |
| 3   | P63      | 0                | R/W |                                                          |
| 2   | P62      | 0                | R/W |                                                          |
| 1   | P61      | 0                | R/W |                                                          |
| 0   | P60      | 0                | R/W |                                                          |

PDR6 is a general I/O port data register of port 6.

#### **Pin Functions** 9.5.3

The correspondence between the register specification and the port functions is shown below.

## P67/FTIOD1 pin

| Register      | TOER | TFCR             | TPMR  | TIORC1          | PCR6  |                            |
|---------------|------|------------------|-------|-----------------|-------|----------------------------|
| Bit Name      | ED1  | CMD1 and<br>CMD0 | PWMD1 | IOD2 to<br>IOD0 | PCR67 | Pin Function               |
| Setting Value | 1    | 00               | 0     | 000 or<br>1XX   | 0     | P67 input/FTIOD1 input pin |
|               |      |                  |       |                 | 1     | P67 output pin             |
|               | 0    | 00               | 0     | 001 or<br>01X   | х     | FTIOD1 output pin          |
|               |      |                  | 1     | XXX             | _     |                            |
|               |      | Other than<br>00 | Х     | XXX             |       |                            |

Legend: X: Don't care.



## 13.3.2 Timer Mode Register (TMDR)

TMDR selects buffer operation settings and synchronized operation.

| Bit    | Bit Name | Initial<br>Value | R/W | Description                                                  |
|--------|----------|------------------|-----|--------------------------------------------------------------|
| 7      | BFD1     | 0                | R/W | Buffer Operation D1                                          |
|        |          |                  |     | 0: GRD_1 operates normally                                   |
|        |          |                  |     | 1: GRB_1 and GRD_1 are used together for buffer<br>operation |
| 6      | BFC1     | 0                | R/W | Buffer Operation C1                                          |
|        |          |                  |     | 0: GRC_1 operates normally                                   |
|        |          |                  |     | 1: GRA_1 and GRD_1 are used together for buffer<br>operation |
| 5      | BFD0     | 0                | R/W | Buffer Operation D0                                          |
|        |          |                  |     | 0: GRD_0 operates normally                                   |
|        |          |                  |     | 1: GRB_0 and GRD_0 are used together for buffer<br>operation |
| 4      | BFC0     | 0                | R/W | Buffer Operation C0                                          |
|        |          |                  |     | 0: GRC_0 operates normally                                   |
|        |          |                  |     | 1: GRA_0 and GRC_0 are used together for buffer<br>operation |
| 3 to 1 | _        | All 1            | _   | Reserved                                                     |
|        |          |                  |     | These bits are always read as 1, and cannot be modified.     |
| 0      | SYNC     | 0                | R/W | Timer Synchronization                                        |
|        |          |                  |     | 0: TCNT_1 and TCNT_0 operate as a different timer            |
|        |          |                  |     | 1: TCNT_1 and TCNT_0 are synchronized                        |
|        |          |                  |     | TCNT_1 and TCNT_0 can be pre-set or cleared<br>synchronously |





Figure 13.14 Example of Toggle Output Operation





- Clear bits STR0 and STR1 in TSTR to 0, and stop the counter operation of TCNT\_0. Stop TCNT\_0 and TCNT\_1 and set complementary PWM mode.
- [2] Write H'00 to TOCR.
- Use bits TPSC2 to TPSC0 in TCR to select the same counter clock for channels 0 and 1. When an external clock is selected, select the edge of the external clock by bits CKEG1 and CKEG0 in TCR. Do not use bits CCLR1 and CCLR0 in TCR to clear the counter.
- [4] Use bits CMD1 and CMD0 in TFCR to set complementary PWM mode. FTIOB0 to FTIOD0 and FTIOA1 to FTIOD1 automatically become PWM output pins.
- [5] Set H'00 to TOCR.
- [6] TCNT\_1 must be H'0000. Set a nonoverlapped period to TCNT\_0.
- [7] GRA\_0 is a cycle register. Set the cycle to GRA\_0. Set the timing to change the PWM output waveform to GRB\_0, GRA\_1, and GRB\_1. Note that the timing must be set within the range of compare match carried out for TCNT\_0 and TCNT\_1. For GR settings, see 3. Setting GR Value in Complementary PWM Mode in section 13.4.7.
- [8] Use TOER to enable or disable the timer output.
- [9] Set the STR0 and STR1 bits in TSTR to 1 to start the count operation.

Note: To re-enter complementary PWM mode, first, enter a mode other than the complementary PWM mode. After that, repeat the setting procedures from step [1].
 For settings of waveform outputs with a duty cycle of 0% and 100%, see the settings shown in 2. Examples of Complementary PWM Mode Operation and 3. Setting GR Value in Complementary PWM Mode in section 13.4.7.

Figure 13.29 Example of Complementar y PWM Mode Setting Procedure

RENESAS

## 13.4.8 Buffer Operation

Buffer operation differs depending on whether GR has been designated for an input capture register or an output compare register, or in reset synchronous PWM mode or complementary PWM mode.

Table 13.8 shows the register combinations used in buffer operation.

## Table 13.8 Register Combinations in Buffer Operation

| General Register | Buffer Register |
|------------------|-----------------|
| GRA              | GRC             |
| GRB              | GRD             |

1. When GR is an output compare register

When a compare match occurs, the value in the buffer register of the corresponding channel is transferred to the general register.

This operation is illustrated in figure 13.35.



Figure 13.35 Compare Match Buffer Operation

2. When GR is an input capture register

When an input capture occurs, the value in TCNT is transferred to the general register and the value previously stored in the general register is transferred to the buffer register. This operation is illustrated in figure 13.36.

Rev.5.00 Nov. 02, 2005 Page 230 of 500 REJ09B0027-0500

|     | Bit  |               |     |                                                                                           |
|-----|------|---------------|-----|-------------------------------------------------------------------------------------------|
| Bit | Name | Initial Value | R/W | Description                                                                               |
| 0   | WRST | 0             | R/W | Watchdog Timer Reset                                                                      |
|     |      |               |     | [Setting condition]                                                                       |
|     |      |               |     | When TCWD overflows and an internal reset signal is generated                             |
|     |      |               |     | [Clearing conditions]                                                                     |
|     |      |               |     | Reset by RES pin                                                                          |
|     |      |               |     | • When 0 is written to the WRST bit while writing 0 to the B0WI bit when the TCSRWE bit=1 |

### 14.2.2 Timer Counter WD (TCWD)

TCWD is an 8-bit readable/writable up-counter. When TCWD overflows from H'FF to H'00, the internal reset signal is generated and the WRST bit in TCSRWD is set to 1. TCWD is initialized to H'00.

### 14.2.3 Timer Mode Register WD (TMWD)

TMWD selects the input clock.

| Bit    | Bit Name     | Initial<br>Value | R/W | Description                                                                               |
|--------|--------------|------------------|-----|-------------------------------------------------------------------------------------------|
| 7 to 4 | _            | All 1            |     | Reserved                                                                                  |
|        |              |                  |     | These bits are always read as 1.                                                          |
| 3      | CKS3         | 1                | R/W | Clock Select 3 to 0                                                                       |
| 2      | CKS2         | 1                | R/W | Select the clock to be input to TCWD.                                                     |
| 1      | CKS1         | 1                | R/W | 1000: Internal clock: counts on $\phi/64$                                                 |
| 0      | CKS0         | 1                | R/W | 1001: Internal clock: counts on $\phi/128$                                                |
|        |              |                  |     | 1010: Internal clock: counts on $\phi/256$                                                |
|        |              |                  |     | 1011: Internal clock: counts on $\phi/512$                                                |
|        |              |                  |     | 1100: Internal clock: counts on $\phi/1024$                                               |
|        |              |                  |     | 1101: Internal clock: counts on $\phi/2048$                                               |
|        |              |                  |     | 1110: Internal clock: counts on $\phi/4096$                                               |
|        |              |                  |     | 1111: Internal clock: counts on                                                           |
|        |              |                  |     | 0XXX: Internal oscillator                                                                 |
|        |              |                  |     | For the internal oscillator overflow periods, see section 23, Electrical Characteristics. |
| Logond | · X· Don't o | aro              |     |                                                                                           |

Legend: X: Don't care.

## 16.5.3 Serial Data Transmission

Figure 16.10 shows an example of SCI3 operation for transmission in clocked synchronous mode. In serial transmission, the SCI3 operates as described below.

- 1. The SCI3 monitors the TDRE flag in SSR, and if the flag is 0, the SCI3 recognizes that data has been written to TDR, and transfers the data from TDR to TSR.
- 2. The SCI3 sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR3 is set to 1 at this time, a transmit data empty interrupt (TXI) is generated.
- 3. 8-bit data is sent from the TxD pin synchronized with the output clock when output clock mode has been specified, and synchronized with the input clock when use of an external clock has been specified. Serial data is transmitted sequentially from the LSB (bit 0), from the TxD pin.
- 4. The SCI3 checks the TDRE flag at the timing for sending the MSB (bit 7).
- 5. If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, and serial transmission of the next frame is started.
- 6. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, and the TDRE flag maintains the output state of the last bit. If the TEIE bit in SCR3 is set to 1 at this time, a TEI interrupt request is generated.
- 7. The SCK3 pin is fixed high at the end of transmission.

Figure 16.11 shows a sample flow chart for serial data transmission. Even if the TDRE flag is cleared to 0, transmission will not start while a receive error flag (OER, FER, or PER) is set to 1. Make sure that the receive error flags are cleared to 0 before starting transmission.





Figure 17.1 Block Diagram of I<sup>2</sup>C Bus Interface 2

RENESAS

|                                                |                   |                 |                                         |     | Value | es  |      |       |
|------------------------------------------------|-------------------|-----------------|-----------------------------------------|-----|-------|-----|------|-------|
| Item                                           | Symbol            | Applicable Pins | Test Condition                          | Min | Тур   | Max | Unit | Notes |
| Standby<br>mode<br>current<br>consump-<br>tion | I <sub>stby</sub> | V <sub>cc</sub> | 32-kHz crystal<br>resonator not<br>used | _   | _     | 5.0 | μA   | *     |
| RAM data<br>retaining<br>voltage               | V <sub>RAM</sub>  | V <sub>cc</sub> |                                         | 2.0 | _     | _   | V    |       |

Note: \* Pin states during current consumption measurement are given below (excluding current in the pull-up MOS transistors and output buffers).

| Mode           | <b>RES</b> Pin  | Internal State           | Other Pins      | Oscillator Pins                                |
|----------------|-----------------|--------------------------|-----------------|------------------------------------------------|
| Active mode 1  | V <sub>cc</sub> | Operates                 | V <sub>cc</sub> | Main clock:<br>ceramic or crystal<br>resonator |
| Active mode 2  |                 | Operates<br>(¢OSC/64)    |                 | Subclock:<br>Pin X1 = V <sub>ss</sub>          |
| Sleep mode 1   | V <sub>cc</sub> | Only timers operate      | V <sub>cc</sub> |                                                |
| Sleep mode 2   |                 | Only timers operate (    |                 |                                                |
| Subactive mode | V <sub>cc</sub> | Operates                 | V <sub>cc</sub> | Main clock:<br>ceramic or crystal<br>resonator |
| Subsleep mode  | V <sub>cc</sub> | Only timers operate      | V <sub>cc</sub> | Subclock resonator:<br>crystal                 |
| Standby mode   | V <sub>cc</sub> | CPU and timers both stop | V <sub>cc</sub> | Main clock:<br>ceramic or crystal<br>resonator |
|                |                 |                          |                 | Subclock:<br>Pin X1 = V <sub>ss</sub>          |



|                                  |        | Applicable<br>Pins |                                           | Values |     |      |                  | Reference |
|----------------------------------|--------|--------------------|-------------------------------------------|--------|-----|------|------------------|-----------|
| Item                             | Symbol |                    | Test Condition                            | Min    | Тур | Max  | Unit             | Figure    |
| Conversion time<br>(single mode) |        |                    | $AV_{cc} = 4.0 \text{ to } 5.5 \text{ V}$ | 134    | _   | _    | t <sub>cyc</sub> |           |
| Nonlinearity error               |        |                    | -                                         | —      | —   | ±3.5 | LSB              | _         |
| Offset error                     |        |                    | _                                         | —      | —   | ±3.5 | LSB              | _         |
| Full-scale error                 |        |                    | _                                         | —      | _   | ±3.5 | LSB              | _         |
| Quantization error               |        |                    | -                                         | —      | —   | ±0.5 | LSB              | _         |
| Absolute accuracy                |        |                    | -                                         | _      | _   | ±4.0 | LSB              | _         |

Notes: 1. Set  $AV_{cc} = V_{cc}$  when the A/D converter is not used.

2. Al<sub>STOP1</sub> is the current in active and sleep modes while the A/D converter is idle.

3. Al<sub>STOP2</sub> is the current at reset and in standby, subactive, and subsleep modes while the A/D converter is idle.

## 23.3.5 Watchdog Timer Characteristics

### **Table 23.17 Watchdog Timer Characteristics**

 $V_{cc} = 2.7$  to 5.5 V,  $V_{ss} = 0.0$  V,  $T_{a} = -20$  to  $+75^{\circ}$ C, unless otherwise indicated.

|                                           | Symbol           | Applicable<br>Pins | Test<br>Condition |           | Value     |            | Reference |           |
|-------------------------------------------|------------------|--------------------|-------------------|-----------|-----------|------------|-----------|-----------|
| ltem                                      |                  |                    |                   | Min       | Тур       | Max        | Unit      | Figure    |
| On-chip<br>oscillator<br>overflow<br>time | t <sub>ovf</sub> |                    |                   | 0.2       | 0.4       | _          | S         | *         |
| Note: *                                   | Shows the t      | ime to count fro   | om 0 to 255, a    | t which r | oint an i | nternal re | eset is a | enerated. |

lote: \* Shows the time to count from 0 to 255, at which point an internal reset is generated, when the internal oscillator is selected.



#### Appendix

|             |                    | Instruction<br>Fetch | Branch<br>Addr. Read | Stack<br>Operation | Byte Data<br>Access | Word Data<br>Access | Internal<br>Operation |
|-------------|--------------------|----------------------|----------------------|--------------------|---------------------|---------------------|-----------------------|
| Instruction | Mnemonic           | I                    | J                    | к                  | L                   | М                   | N                     |
| Bcc         | BLT d:8            | 2                    |                      |                    |                     |                     |                       |
|             | BGT d:8            | 2                    |                      |                    |                     |                     |                       |
|             | BLE d:8            | 2                    |                      |                    |                     |                     |                       |
|             | BRA d:16(BT d:16)  | 2                    |                      |                    |                     |                     | 2                     |
|             | BRN d:16(BF d:16)  | 2                    |                      |                    |                     |                     | 2                     |
|             | BHI d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BLS d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BCC d:16(BHS d:16) | 2                    |                      |                    |                     |                     | 2                     |
|             | BCS d:16(BLO d:16) | 2                    |                      |                    |                     |                     | 2                     |
|             | BNE d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BEQ d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BVC d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BVS d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BPL d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BMI d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BGE d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BLT d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BGT d:16           | 2                    |                      |                    |                     |                     | 2                     |
|             | BLE d:16           | 2                    |                      |                    |                     |                     | 2                     |
| BCLR        | BCLR #xx:3, Rd     | 1                    |                      |                    |                     |                     |                       |
|             | BCLR #xx:3, @ERd   | 2                    |                      |                    | 2                   |                     |                       |
|             | BCLR #xx:3, @aa:8  | 2                    |                      |                    | 2                   |                     |                       |
|             | BCLR Rn, Rd        | 1                    |                      |                    |                     |                     |                       |
|             | BCLR Rn, @ERd      | 2                    |                      |                    | 2                   |                     |                       |
|             | BCLR Rn, @aa:8     | 2                    |                      |                    | 2                   |                     |                       |
| BIAND       | BIAND #xx:3, Rd    | 1                    |                      |                    |                     |                     |                       |
|             | BIAND #xx:3, @ERd  | 2                    |                      |                    | 1                   |                     |                       |
|             | BIAND #xx:3, @aa:8 | 2                    |                      |                    | 1                   |                     |                       |
| BILD        | BILD #xx:3, Rd     | 1                    |                      |                    |                     |                     |                       |
|             | BILD #xx:3, @ERd   | 2                    |                      |                    | 1                   |                     |                       |
|             | BILD #xx:3, @aa:8  | 2                    |                      |                    | 1                   |                     |                       |



Figure B.7 Port 2 Block Diagram (P24, P23)



Appendix



Figure B.10 Port 2 Block Diagram (P20)





Figure B.16 Port 7 Block Diagram (P76)





Figure B.17 Port 7 Block Diagram (P75)



Appendix

# Appendix D Package Dimensions

The package dimensions that are shown in the Renesas Semiconductor Packages Data Book have priority.





