

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | H8S/2000                                                                       |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 33MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, SCI, SmartCard                                         |
| Peripherals                | DMA, POR, PWM, WDT                                                             |
| Number of I/O              | 96                                                                             |
| Program Memory Size        | 384KB (384K × 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 24К х 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 16x10b; D/A 6x8b                                                           |
| Oscillator Type            | External                                                                       |
| Operating Temperature      | -20°C ~ 75°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 144-LQFP                                                                       |
| Supplier Device Package    | 144-LQFP (20x20)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/df2377rvfq33v |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Rev.7.00 Mar. 18, 2009 page xxi of lxvi REJ09B0109-0700

| Table 9.6   | Register Function in Block Transfer Mode            | 2 |
|-------------|-----------------------------------------------------|---|
| Table 9.7   | DTC Execution Status                                | 5 |
| Table 9.8   | Number of States Required for Each Execution Status | 5 |
|             |                                                     |   |
| Section 10  | I/O Ports                                           | 5 |
| Table 10.1  | Port Functions                                      | 5 |
| Table 10.2  | Input Pull-Up MOS States (Port A)                   | 2 |
| Table 10.3  | Input Pull-Up MOS States (Port B)                   | 5 |
| Table 10.4  | Input Pull-Up MOS States (Port C)                   | ) |
| Table 10.5  | Input Pull-Up MOS States (Port D) 524               | 1 |
| Table 10.6  | Input Pull-Up MOS States (Port E)                   | 3 |
|             |                                                     |   |
| Section 11  | 16-Bit Timer Pulse Unit (TPU)545                    | 5 |
| Table 11.1  | TPU Functions                                       | 5 |
| Table 11.2  | Pin Configuration                                   | ) |
| Table 11.3  | CCLR2 to CCLR0 (Channels 0 and 3)                   | 3 |
| Table 11.4  | CCLR2 to CCLR0 (Channels 1, 2, 4, and 5)            | 3 |
| Table 11.5  | TPSC2 to TPSC0 (Channel 0)                          | 1 |
| Table 11.6  | TPSC2 to TPSC0 (Channel 1)                          | 1 |
| Table 11.7  | TPSC2 to TPSC0 (Channel 2)                          | 5 |
| Table 11.8  | TPSC2 to TPSC0 (Channel 3)                          | 5 |
| Table 11.9  | TPSC2 to TPSC0 (Channel 4)                          | 5 |
| Table 11.10 | TPSC2 to TPSC0 (Channel 5)                          | 5 |
| Table 11.11 | MD3 to MD0                                          | 3 |
| Table 11.12 | TIORH_0                                             | ) |
| Table 11.13 | TIORL_0                                             | l |
| Table 11.14 | TIOR_1                                              | 2 |
| Table 11.15 | TIOR_2                                              | 3 |
| Table 11.16 | TIORH_3                                             | 1 |
| Table 11.17 | TIORL_3                                             | 5 |
| Table 11.18 | TIOR_4                                              | 5 |
| Table 11.19 | TIOR_5                                              | 7 |
| Table 11.20 | TIORH_0                                             | 3 |
| Table 11.21 | TIORL_0                                             | ) |
| Table 11.22 | TIOR_1                                              | ) |
| Table 11.23 | TIOR_2                                              | 1 |
| Table 11.24 | TIORH_3                                             | 2 |
| Table 11.25 | TIORL_3                                             | 3 |
| Table 11.26 | TIOR_4                                              | 1 |
| Table 11.27 | TIOR_5                                              | 5 |
| Table 11.28 | Register Combinations in Buffer Operation           | 2 |



Figure 3.9 Memory Map for H8S/2373 and H8S/2373R

Set a value in RTCOR and bits RTCK2 to RTCK0 that will meet the refreshing interval specification for the synchronous DRAM used.

When bits RTCK2 to RTCK0 are set, RTCNT starts counting up. RTCNT and RTCOR settings should therefore be completed before setting bits RTCK2 to RTCK0. Auto refresh timing is shown in figure 6.54.

Since the refresh counter operation is the same as the operation in the DRAM interface, see section 6.6.12, Refresh Control.

When the continuous synchronous DRAM space is set, access to external address space other than continuous synchronous DRAM space cannot be performed in parallel during the auto refresh period, since the setting of the CBRM bit of REFCR is ignored.



Figure 6.54 Auto Refresh Timing



Figure 6.56 Auto Refresh Timing (TPC = 0, TPC0 = 0, RLW1 = 0, RLW0 = 1)

**Self-Refreshing:** A self-refresh mode (battery backup mode) is provided for synchronous DRAM as a kind of standby mode. In this mode, refresh timing and refresh addresses are generated within the synchronous DRAM.

To select self-refreshing, set the RFSHE bit to 1 in REFCR. When a SLEEP instruction is executed to enter software standby mode, the SELF command is issued, as shown in figure 6.57.

When software standby mode is exited, the SLFRF bit in REFCR is cleared to 0 and self-refresh mode is exited automatically. If an auto refresh request occurs when making a transition to software standby mode, auto refreshing is executed, then self-refresh mode is entered.

When using self-refresh mode, the OPE bit must not be cleared to 0 in SBYCR.

#### Section 6 Bus Controller (BSC)

**Relationship between Chip Select** ( $\overline{CS}$ ) **Signal and Read** ( $\overline{RD}$ ) **Signal:** Depending on the system's load conditions, the  $\overline{RD}$  signal may lag behind the  $\overline{CS}$  signal. An example is shown in figure 6.68. In this case, with the setting for no idle cycle insertion (a), there may be a period of overlap between the bus cycle A  $\overline{RD}$  signal and the bus cycle B  $\overline{CS}$  signal. Setting idle cycle insertion, as in (b), however, will prevent any overlap between the  $\overline{RD}$  and  $\overline{CS}$  signals. In the initial state after reset release, idle cycle insertion (b) is set.



Figure 6.68 Relationship between Chip Select ( $\overline{CS}$ ) and Read ( $\overline{RD}$ )



• Normal space access after DRAM space write access While the ICIS2 bit is set to 1 in BCR and a normal space read access occurs after DRAM space write access, idle cycle is inserted in the first read cycle. The number of states of the idle cycle to be inserted is in accordance with the setting of the IDLC bit. It does not depend on the DRMI bit in DRACCR. Figure 6.78 shows an example of idle cycle operation when the ICIS2 bit is set to 1.



Figure 6.78 Example of Idle Cycle Operation after DRAM Write Access (IDLC = 0, ICIS1 = 0, RAST = 0, CAST = 0)

# Idle Cycle in Case of Normal Space Access after Continuous Synchronous DRAM Space Access:

Note: In the H8S/2378 Group, the synchronous DRAM interface is not supported.

• Normal space access after a continuous synchronous DRAM space read access While the DRMI bit is cleared to 0 in DRACCR, idle cycle insertion after continuous synchronous DRAM space read access is disabled. Idle cycle insertion after continuous synchronous DRAM space read access can be enabled by setting the DRMI bit to 1. The conditions and number of states of the idle cycle to be inserted are in accordance with the settings of bits ICIS1, ICIS0, and IDLC in RCR. Figure 6.79 shows an example of idle cycle operation when the DRMI bit is set to 1. When the DRMI bit is cleared to 0, an idle cycle is

## 6.11.1 Operation

In externally expanded mode, the bus can be released to an external device by setting the BRLE bit to 1 in BCR. Driving the  $\overline{\text{BREQ}}$  pin low issues an external bus request to this LSI. When the  $\overline{\text{BREQ}}$  pin is sampled, at the prescribed timing the  $\overline{\text{BACK}}$  pin is driven low, and the address bus, data bus, and bus control signals are placed in the high-impedance state, establishing the external bus released state.

In the external bus released state, internal bus masters except the EXDMAC can perform accesses using the internal bus. When an internal bus master wants to make an external access, it temporarily defers initiation of the bus cycle, and waits for the bus request from the external bus master to be canceled. If a refresh request is generated in the external bus released state, or if a SLEEP instruction is executed to place the chip in software standby mode or all-module-clocks-stopped mode, refresh control and software standby or all-module-clocks-stopped control is deferred until the bus request from the external bus master is canceled.

If the BREQOE bit is set to 1 in BCR, the  $\overline{BREQO}$  pin can be driven low when any of the following requests are issued, to request cancellation of the bus request externally.

- When an internal bus master wants to perform an external access
- When a refresh request is generated
- When a SLEEP instruction is executed to place the chip in software standby mode or allmodule-clocks-stopped mode

When the  $\overline{BREQ}$  pin is driven high, the  $\overline{BACK}$  pin is driven high at the prescribed timing and the external bus released state is terminated.

If an external bus release request and external access occur simultaneously, the order of priority is as follows:

(High) External bus release > External access by internal bus master (Low)

If a refresh request and external bus release request occur simultaneously, the order of priority is as follows:

(High) Refresh > External bus release (Low)





Figure 8.44 External Request/Cycle Steal Mode/Block Transfer Mode (Contention with Another Channel/Dual Address Mode/Low Level Sensing)

#### 10.3.2 Port 3 Data Register (P3DR)

P3DR stores output data for the port 3 pins.

| Bit  | Bit Name | Initial Value | R/W | Description                                             |
|------|----------|---------------|-----|---------------------------------------------------------|
| 7, 6 |          | All 0         | _   | Reserved                                                |
|      |          |               |     | These bits are always read as 0 and cannot be modified. |
| 5    | P35DR    | 0             | R/W | Output data for a pin is stored when the pin function   |
| 4    | P34DR    | 0             | R/W | is specified to a general purpose I/O.                  |
| 3    | P33DR    | 0             | R/W | _                                                       |
| 2    | P32DR    | 0             | R/W | _                                                       |
| 1    | P31DR    | 0             | R/W | _                                                       |
| 0    | P30DR    | 0             | R/W | _                                                       |

## 10.3.3 Port 3 Register (PORT3)

PORT3 shows the pin states.

PORT3 cannot be modified.

| Bit  | Bit Name | Initial Value | R/W | Description                                                                                                 |
|------|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------|
| 7, 6 | _        | All 0         |     | Reserved                                                                                                    |
|      |          |               |     | These bits are always read as 0 and cannot be modified.                                                     |
| 5    | P35      | *             | R   | If a port 3 read is performed while P3DDR bits are                                                          |
| 4    | P34      | *             | R   | set to 1, the P3DR values are read. If a port 1 read<br>is performed while P3DDR hits are cleared to 0, the |
| 3    | P33      | *             | R   | pin states are read.                                                                                        |
| 2    | P32      | *             | R   | _                                                                                                           |
| 1    | P31      | *             | R   | _                                                                                                           |
| 0    | P30      | *             | R   | _                                                                                                           |

Note: \* Determined by the states of pins P35 to P30.

| Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description                               |
|---------|----------------|----------------|----------------|-------------------------------------------|
| 2       | 0              | 0              | 0              | Internal clock: counts on $\phi/1$        |
|         |                |                | 1              | Internal clock: counts on $\phi/4$        |
|         |                | 1              | 0              | Internal clock: counts on $\phi/16$       |
|         |                |                | 1              | Internal clock: counts on $\phi/64$       |
|         | 1              | 0              | 0              | External clock: counts on TCLKA pin input |
|         |                |                | 1              | External clock: counts on TCLKB pin input |
|         |                | 1              | 0              | External clock: counts on TCLKC pin input |
|         |                |                | 1              | Internal clock: counts on                 |

Table 11.7 TPSC2 to TPSC0 (Channel 2)

Note: This setting is ignored when channel 2 is in phase counting mode.

### Table 11.8 TPSC2 to TPSC0 (Channel 3)

| Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description                               |
|---------|----------------|----------------|----------------|-------------------------------------------|
| 3       | 0              | 0              | 0              | Internal clock: counts on $\phi/1$        |
|         |                |                | 1              | Internal clock: counts on $\phi/4$        |
|         |                | 1              | 0              | Internal clock: counts on $\phi/16$       |
|         |                |                | 1              | Internal clock: counts on $\phi/64$       |
|         | 1              | 0              | 0              | External clock: counts on TCLKA pin input |
|         |                |                | 1              | Internal clock: counts on $\phi/1024$     |
|         |                | 1              | 0              | Internal clock: counts on $\phi/256$      |
|         |                |                | 1              | Internal clock: counts on $\phi/4096$     |

**Example of Synchronous Operation Setting Procedure:** Figure 11.10 shows an example of the synchronous operation setting procedure.



Set to 1 the CST bits in TSTR for the relevant channels, to start the count operation.





The RxD pin is automatically designated as the receive data

- [2] [3] Receive error handling: If a receive error occurs, read the ORER flag in SSR, and after performing the appropriate error handling, clear the ORER flag to 0. Transfer cannot be resumed if the ORER flag is set to 1.
- [4] SCI status check and receive Read SSR and check that the RDRF flag is set to 1, then read the receive data in RDR and clear the RDRF flag to 0. Transition of the RDRF flag from 0 to 1 can also be identified by an RXI interrupt.
- [5] Serial reception continuation

To continue serial reception, before the MSB (bit 7) of the current frame is received, finish reading the RDRF flag, reading RDR, and clearing the RDRF flag to 0. The RDRF flag is cleared automatically when the DMAC or DTC is activated by a receivedata-full interrupt (RXI) request and the RDR value is read.

## Figure 15.19 Sample Serial Reception Flowchart

| Bit | Bit Name | Initial Value | R/W | Description                                                                                                                                                                                                                                                  |
|-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | NACKF    | 0             | R/W | No acknowledge detection flag                                                                                                                                                                                                                                |
|     |          |               |     | [Setting condition]                                                                                                                                                                                                                                          |
|     |          |               |     | <ul> <li>When no acknowledge is detected from the<br/>receive device in transmission while the ACKE bit<br/>in ICIER is 1</li> </ul>                                                                                                                         |
|     |          |               |     | [Clearing condition]                                                                                                                                                                                                                                         |
|     |          |               |     | <ul> <li>When 0 is written in NACKF after reading NACKF</li> <li>= 1</li> </ul>                                                                                                                                                                              |
| 3   | STOP     | 0             | R/W | Stop condition detection flag                                                                                                                                                                                                                                |
|     |          |               |     | [Setting condition]                                                                                                                                                                                                                                          |
|     |          |               |     | • In master mode, when a stop condition is detected after frame transfer                                                                                                                                                                                     |
|     |          |               |     | • In slave mode, when a stop condition is detected<br>after the general call address or the first byte<br>slave address, next to detection of start condition,<br>accords with the address set in SAR                                                        |
|     |          |               |     | [Clearing condition]                                                                                                                                                                                                                                         |
|     |          |               |     | • When 0 is written in STOP after reading STOP = 1                                                                                                                                                                                                           |
| 2   | AL       | 0             | R/W | Arbitration Lost Flag                                                                                                                                                                                                                                        |
|     |          |               |     | This flag indicates that arbitration was lost in master mode.                                                                                                                                                                                                |
|     |          |               |     | When two or more master devices attempt to seize<br>the bus at nearly the same time, if the I <sup>2</sup> C bus<br>interface detects data differing from the data it sent, it<br>sets AL to 1 to indicate that the bus has been taken<br>by another master. |
|     |          |               |     | [Setting conditions]                                                                                                                                                                                                                                         |
|     |          |               |     | <ul> <li>If the internal SDA and SDA pin disagree at the<br/>rise of SCL in master transmit mode</li> </ul>                                                                                                                                                  |
|     |          |               |     | • When the internal SDA high in master mode while a start condition is detected                                                                                                                                                                              |
|     |          |               |     | [Clearing condition]                                                                                                                                                                                                                                         |
|     |          |               |     | <ul> <li>When 0 is written in AL/OVE after reading<br/>AL/OVE=1</li> </ul>                                                                                                                                                                                   |

## 17.3.3 A/D Control Register (ADCR)

ADCR enables A/D conversion start by an external trigger input.

| Bit  | Bit Name | Initial Value | R/W | Description                                                                                      |
|------|----------|---------------|-----|--------------------------------------------------------------------------------------------------|
| 7    | TRGS1    | 0             | R/W | Timer Trigger Select 1 and 0                                                                     |
| 6    | TRGS0    | 0             | R/W | These bits select enabling or disabling of the start of A/D conversion by a trigger signal.      |
|      |          |               |     | 00: A/D conversion start by external trigger is<br>disabled                                      |
|      |          |               |     | 01: A/D conversion start by external trigger (TPU)<br>is enabled                                 |
|      |          |               |     | <ol> <li>A/D conversion start by external trigger (TMR)<br/>is enabled</li> </ol>                |
|      |          |               |     | <ol> <li>A/D conversion start by external trigger pin<br/>(ADTRG) is enabled</li> </ol>          |
| 5    | SCANE    | 0             | R/W | Scan Mode                                                                                        |
| 4    | SCANS    | 0             | R/W | Selects single mode or scan mode as the A/D conversion operating mode.                           |
|      |          |               |     | 0 u Single mode                                                                                  |
|      |          |               |     | <ol> <li>Scan mode. A/D conversion is performed<br/>continuously for channels 1 to 4</li> </ol>  |
|      |          |               |     | <ol> <li>Scan mode. A/D conversion is performed<br/>continuously for channels 1 to 8.</li> </ol> |
| 3    | CKS1     | 0             | R/W | Clock Select 1 to 0                                                                              |
| 2    | CKS0     | 0             | R/W | Sets the A/D conversion time.                                                                    |
|      |          |               |     | Only set bits CKS1 and CKS0 while conversion is stopped (ADST = 0).                              |
|      |          |               |     | 00: A/D conversion time = 530 states (max)                                                       |
|      |          |               |     | 01: A/D conversion time = 266 states (max)                                                       |
|      |          |               |     | 10: A/D conversion time = 134 states (max)                                                       |
|      |          |               |     | 11: A/D conversion time = 68 states (max)                                                        |
| 1, 0 | —        | All 0         | —   | Reserved                                                                                         |
|      |          |               |     | These bits are always read as 0 and cannot be modified.                                          |

Legend: u Don't care.

#### Table 2.11 Addressing Modes

| No. | Addressing Mode                       | Symbol                     |
|-----|---------------------------------------|----------------------------|
| 1   | Register direct                       | Rn                         |
| 2   | Register indirect                     | @ERn                       |
| 3   | Register indirect with displacement   | @(d:16,ERn)/@(d:32,ERn)    |
| 4   | Register indirect with post-increment | @ERn+                      |
|     | Register indirect with pre-decrement  | @-ERn                      |
| 5   | Absolute address                      | @aa:8/@aa:16/@aa:24/@aa:32 |
| 6   | Immediate                             | #xx:8/#xx:16/#xx:32        |
| 7   | Program-counter relative              | @(d:8,PC)/@(d:16,PC)       |
| 8   | Memory indirect                       | @@aa:8                     |

#### 2.7.1 Register Direct—Rn

The register field of the instruction code specifies an 8-, 16-, or 32-bit general register which contains the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers.

### 2.7.2 Register Indirect—@ERn

The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. If the address is a program instruction address, the lower 24 bits are valid and the upper 8 bits are all assumed to be 0 (H'00).

### 2.7.3 Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn)

A 16-bit or 32-bit displacement contained in the instruction code is added to an address register (ERn) specified by the register field of the instruction, and the sum gives the address of a memory operand. A 16-bit displacement is sign-extended when added.

#### 2.7.4 Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn

**Register Indirect with Post-Increment**—@**ERn+:** The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents and the sum is stored in the address register. The value added is 1 for byte access, 2 for word access, and 4 for longword access. For word or longword transfer instructions, the register value should be even.

| Bit | Bit Name | Initial Value | R/W                                                | Description                                            |
|-----|----------|---------------|----------------------------------------------------|--------------------------------------------------------|
| 2   | MXC2     | 0             | R/W                                                | 111: 11-bit shift                                      |
| 1   | MXC1     | 0             | R/W<br>R/W                                         | When 8-bit access space is designated:                 |
| 0   | MXCU     | 0             |                                                    | Row address bits A23 to A11 used for<br>comparison     |
|     |          |               |                                                    | When 16-bit access space is designated:                |
|     |          |               | Row address bits A23 to A12 used for<br>comparison |                                                        |
|     |          |               |                                                    | The precharge-sel is A15 to A12 of the column address. |



