



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                         |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | 8051                                                           |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 50MHz                                                          |
| Connectivity               | SMBus (2-Wire/I²C), CANbus, LINbus, SPI, UART/USART            |
| Peripherals                | POR, PWM, Temp Sensor, WDT                                     |
| Number of I/O              | 25                                                             |
| Program Memory Size        | 64KB (64K x 8)                                                 |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 4.25K x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.25V                                                   |
| Data Converters            | A/D 25x12b                                                     |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                             |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 32-VFQFN Exposed Pad                                           |
| Supplier Device Package    | 32-QFN (5x5)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f502-im |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 4.2. QFP-48 Landing Diagram

| Table 4.2. QFP-48 Landing | Diagram Dimensions |
|---------------------------|--------------------|
|---------------------------|--------------------|

| Dimension | Min      | Мах  | Dimension | Min  | Мах  |
|-----------|----------|------|-----------|------|------|
| C1        | 8.30     | 8.40 | X1        | 0.20 | 0.30 |
| C2        | 8.30     | 8.40 | Y1        | 1.40 | 1.50 |
| E         | 0.50 BSC |      |           |      |      |

Notes:

General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.

Solder Mask Design

**3.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60μm minimum, all the way around the pad.

Stencil Design

- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

Card Assembly

- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.





# Figure 4.7. QFP-32 Package Drawing

### Table 4.7. QFP-32 Package Dimensions

| Dimension | Min       | Тур       | Max  | Dimension | Min  | Тур       | Max  |
|-----------|-----------|-----------|------|-----------|------|-----------|------|
| A         | _         | _         | 1.60 | E         |      | 9.00 BSC. |      |
| A1        | 0.05      | —         | 0.15 | E1        |      | 7.00 BSC. |      |
| A2        | 1.35      | 1.40      | 1.45 | L         | 0.45 | 0.60      | 0.75 |
| b         | 0.30      | 0.37      | 0.45 | aaa       |      | 0.20      |      |
| С         | 0.09      | —         | 0.20 | bbb       |      | 0.20      |      |
| D         | 9.00 BSC. |           |      | CCC       |      | 0.10      |      |
| D1        | 7.00 BSC. |           |      | ddd       |      | 0.20      |      |
| е         |           | 0.80 BSC. |      | θ         | 0°   | 3.5°      | 7°   |

#### Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

- 3. This drawing conforms to the JEDEC outline MS-026, variation BBA.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.





# 4.5. QFN-32 Package Specifications

Figure 4.9. QFN-32 Package Drawing

| Dimension | Min       | Тур  | Max  | Dimension | Min  | Тур  | Max  |
|-----------|-----------|------|------|-----------|------|------|------|
| A         | 0.80      | 0.9  | 1.00 | E2        | 3.20 | 3.30 | 3.40 |
| A1        | 0.00      | 0.02 | 0.05 | L         | 0.30 | 0.40 | 0.50 |
| b         | 0.18      | 0.25 | 0.30 | L1        | 0.00 | —    | 0.15 |
| D         | 5.00 BSC. |      |      | aaa       | _    | —    | 0.15 |
| D2        | 3.20      | 3.30 | 3.40 | bbb       | —    | —    | 0.15 |
| е         | 0.50 BSC. |      |      | ddd       | _    | —    | 0.05 |
| E         | 5.00 BSC. |      |      | eee       | _    | —    | 0.08 |

### Table 4.9. QFN-32 Package Dimensions

Notes:

- **1.** All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- **3.** This drawing conforms to the JEDEC Solid State Outline MO-220, variation VGGD except for custom features D2, E2, and L which are toleranced per supplier designation.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



# 6.2. Output Code Formatting

The registers ADC0H and ADC0L contain the high and low bytes of the output conversion code. When the repeat count is set to 1, conversion codes are represented in 12-bit unsigned integer format and the output conversion code is updated after each conversion. Inputs are measured from 0 to  $V_{REF} \times 4095/4096$ . Data can be right-justified or left-justified, depending on the setting of the AD0LJST bit (ADC0CN.2). Unused bits in the ADC0H and ADC0L registers are set to 0. Example codes are shown below for both right-justified and left-justified data.

| Input Voltage    | Right-Justified ADC0H:ADC0L<br>(AD0LJST = 0) | Left-Justified ADC0H:ADC0L<br>(AD0LJST = 1) |
|------------------|----------------------------------------------|---------------------------------------------|
| VREF x 4095/4096 | 0x0FFF                                       | 0xFFF0                                      |
| VREF x 2048/4096 | 0x0800                                       | 0x8000                                      |
| VREF x 2047/4096 | 0x07FF                                       | 0x7FF0                                      |
| 0                | 0x0000                                       | 0x0000                                      |

When the ADC0 Repeat Count is greater than 1, the output conversion code represents the accumulated result of the conversions performed and is updated after the last conversion in the series is finished. Sets of 4, 8, or 16 consecutive samples can be accumulated and represented in unsigned integer format. The repeat count can be selected using the AD0RPT bits in the ADC0CF register. The value must be right-justified (AD0LJST = 0), and unused bits in the ADC0H and ADC0L registers are set to 0. The following example shows right-justified codes for repeat counts greater than 1. Notice that accumulating  $2^n$  samples is equivalent to left-shifting by *n* bit positions when all samples returned from the ADC have the same value.

| Input Voltage                | Repeat Count = 4 | Repeat Count = 8 | Repeat Count = 16 |
|------------------------------|------------------|------------------|-------------------|
| V <sub>REF</sub> x 4095/4096 | 0x3FFC           | 0x7FF8           | 0xFFF0            |
| V <sub>REF</sub> x 2048/4096 | 0x2000           | 0x4000           | 0x8000            |
| V <sub>REF</sub> x 2047/4096 | 0x1FFC           | 0x3FF8           | 0x7FF0            |
| 0                            | 0x0000           | 0x0000           | 0x0000            |

### 6.2.1. Settling Time Requirements

A minimum tracking time is required before an accurate conversion is performed. This tracking time is determined by any series impedance, including the AMUX0 resistance, the ADC0 sampling capacitance, and the accuracy required for the conversion.

Figure 6.5 shows the equivalent ADC0 input circuit. The required ADC0 settling time for a given settling accuracy (SA) may be approximated by Equation 6.1. When measuring the Temperature Sensor output, use the settling time specified in Table 5.10 on page 50. When measuring  $V_{DD}$  with respect to GND,  $R_{TO-TAL}$  reduces to  $R_{MUX}$ . See Table 5.9 for ADC0 minimum settling time requirements as well as the mux impedance and sampling capacitor values.

$$t = ln\left(\frac{2^{n}}{SA}\right) \times R_{TOTAL}C_{SAMPLE}$$

### Equation 6.1. ADC0 Settling Time Requirements

Where:

SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB) *t* is the required settling time in seconds

 $R_{TOTAL}$  is the sum of the AMUX0 resistance and any external source resistance.

n is the ADC resolution in bits (10).



# 12.1. Program Memory

The CIP-51 core has a 64 kB program memory space. The C8051F50x/F51x devices implement 64 kB or 32 kB of this program memory space as in-system, re-programmable Flash memory, organized in a contiguous block from addresses 0x0000 to 0xFFFF in 64 kB devices and addresses 0x0000 to 0x7FFF in 32 kB devices. The address 0xFBFF in 64 kB devices and 0x7FFF in 32 kB devices serves as the security lock byte for the device. Addresses above 0xFDFF are reserved in the 64 kB devices.



Figure 12.2. Flash Program Memory Map

### 12.1.1. MOVX Instruction and Program Memory

The MOVX instruction in an 8051 device is typically used to access external data memory. On the C8051F50x/F51x devices, the MOVX instruction is normally used to read and write on-chip XRAM, but can be re-configured to write and erase on-chip Flash memory space. MOVC instructions are always used to read Flash memory, while MOVX write instructions are used to erase and write Flash. This Flash access feature provides a mechanism for the C8051F50x/F51x to update program code and use the program memory space for non-volatile data storage. Refer to Section "15. Flash Memory" on page 129 for further details.

### 12.2. Data Memory

The C8051F50x/F51x devices include 4352 bytes of RAM data memory. 256 bytes of this memory is mapped into the internal RAM space of the 8051. The other 4096 bytes of this memory is on-chip "external" memory. The data memory map is shown in Figure 12.1 for reference.

### 12.2.1. Internal RAM

There are 256 bytes of internal RAM mapped into the data memory space from 0x00 through 0xFF. The lower 128 bytes of data memory are used for general purpose registers and scratch pad memory. Either direct or indirect addressing may be used to access the lower 128 bytes of data memory. Locations 0x00 through 0x1F are addressable as four banks of general purpose registers, each bank consisting of eight



byte-wide registers. The next 16 bytes, locations 0x20 through 0x2F, may either be addressed as bytes or as 128 bit locations accessible with the direct addressing mode.

The upper 128 bytes of data memory are accessible only by indirect addressing. This region occupies the same address space as the Special Function Registers (SFR) but is physically separate from the SFR space. The addressing mode used by an instruction when accessing locations above 0x7F determines whether the CPU accesses the upper 128 bytes of data memory space or the SFRs. Instructions that use direct addressing will access the SFR space. Instructions using indirect addressing above 0x7F access the upper 128 bytes of data memory. Figure 12.1 illustrates the data memory organization of the C8051F50x/F51x.

### 12.2.1.1. General Purpose Registers

The lower 32 bytes of data memory, locations 0x00 through 0x1F, may be addressed as four banks of general-purpose registers. Each bank consists of eight byte-wide registers designated R0 through R7. Only one of these banks may be enabled at a time. Two bits in the program status word, RS0 (PSW.3) and RS1 (PSW.4), select the active register bank (see description of the PSW in SFR Definition 11.6). This allows fast context switching when entering subroutines and interrupt service routines. Indirect addressing modes use registers R0 and R1 as index registers.

### 12.2.1.2. Bit Addressable Locations

In addition to direct access to data memory organized as bytes, the sixteen data memory locations at 0x20 through 0x2F are also accessible as 128 individually addressable bits. Each bit has a bit address from 0x00 to 0x7F. Bit 0 of the byte at 0x20 has bit address 0x00 while bit7 of the byte at 0x20 has bit address 0x07. Bit 7 of the byte at 0x2F has bit address 0x7F. A bit access is distinguished from a full byte access by the type of instruction used (bit source or destination operands as opposed to a byte source or destination).

The MCS-51<sup>™</sup> assembly language allows an alternate notation for bit addressing of the form XX.B where XX is the byte address and B is the bit position within the byte. For example, the instruction:

MOV C, 22.3h

moves the Boolean value at 0x13 (bit 3 of the byte at location 0x22) into the Carry flag.

#### 12.2.1.3. Stack

A programmer's stack can be located anywhere in the 256-byte data memory. The stack area is designated using the Stack Pointer (SP) SFR. The SP will point to the last location used. The next value pushed on the stack is placed at SP+1 and then SP is incremented. A reset initializes the stack pointer to location 0x07. Therefore, the first value pushed on the stack is placed at location 0x08, which is also the first register (R0) of register bank 1. Thus, if more than one register bank is to be used, the SP should be initialized to a location in the data memory not being used for data storage. The stack depth can extend up to 256 bytes.





Figure 13.6. SFR Page Stack Upon Return From CAN0 Interrupt

In the example above, all three bytes in the SFR Page Stack are accessible via the SFRPAGE, SFRNEXT, and SFRLAST special function registers. If the stack is altered while servicing an interrupt, it is possible to return to a different SFR Page upon interrupt exit than selected prior to the interrupt call. Direct access to the SFR Page stack can be useful to enable real-time operating systems to control and manage context switching between multiple tasks.

Push operations on the SFR Page Stack only occur on interrupt service, and pop operations only occur on interrupt exit (execution on the RETI instruction). The automatic switching of the SFRPAGE and operation of the SFR Page Stack as described above can be disabled in software by clearing the SFR Automatic Page Enable Bit (SFRPGEN) in the SFR Page Control Register (SFR0CN). See SFR Definition 13.1.



# Table 13.3. Special Function Registers (Continued)

| Register  | Address     | Description                     |     |  |  |  |
|-----------|-------------|---------------------------------|-----|--|--|--|
| SMB0CF    | 0xC1        | SMBus0 Configuration            |     |  |  |  |
| SMB0CN    | 0xC0        | SMBus0 Control                  | 234 |  |  |  |
| SMB0DAT   | 0xC2        | SMBus0 Data                     | 236 |  |  |  |
| SMOD0     | 0xA9        | JART0 Mode                      |     |  |  |  |
| SN0 - SN3 | 0xF9 - 0xFC | Serial Number Registers         | 96  |  |  |  |
| SP        | 0x81        | Stack Pointer                   | 94  |  |  |  |
| SPI0CFG   | 0xA1        | SPI0 Configuration              |     |  |  |  |
| SPI0CKR   | 0xA2        | SPI0 Clock Rate Control         |     |  |  |  |
| SPI0CN    | 0xF8        | SPI0 Control                    | 260 |  |  |  |
| SPI0DAT   | 0xA3        | SPI0 Data                       | 261 |  |  |  |
| TCON      | 0x88        | Timer/Counter Control           | 271 |  |  |  |
| TH0       | 0x8C        | Timer/Counter 0 High            | 274 |  |  |  |
| TH1       | 0x8D        | Timer/Counter 1 High            | 274 |  |  |  |
| TL0       | 0x8A        | Timer/Counter 0 Low             | 273 |  |  |  |
| TL1       | 0x8B        | Timer/Counter 1 Low             | 273 |  |  |  |
| TMOD      | 0x89        | Timer/Counter Mode              | 272 |  |  |  |
| TMR2CN    | 0xC8        | Timer/Counter 2 Control         | 278 |  |  |  |
| TMR2H     | 0xCD        | Timer/Counter 2 High            | 280 |  |  |  |
| TMR2L     | 0xCC        | Timer/Counter 2 Low             | 280 |  |  |  |
| TMR2RLH   | 0xCB        | Timer/Counter 2 Reload High     | 279 |  |  |  |
| TMR2RLL   | 0xCA        | Timer/Counter 2 Reload Low      | 279 |  |  |  |
| TMR3CN    | 0x91        | Timer/Counter 3 Control         | 284 |  |  |  |
| TMR3H     | 0x95        | Timer/Counter 3 High            | 286 |  |  |  |
| TMR3L     | 0x94        | Timer/Counter 3 Low             | 286 |  |  |  |
| TMR3RLH   | 0x93        | Timer/Counter 3 Reload High     | 285 |  |  |  |
| TMR3RLL   | 0x92        | Timer/Counter 3 Reload Low      | 285 |  |  |  |
| VDM0CN    | 0xFF        | V <sub>DD</sub> Monitor Control | 144 |  |  |  |
| XBR0      | 0xE1        | Port I/O Crossbar Control 0     | 184 |  |  |  |
| XBR1      | 0xE2        | Port I/O Crossbar Control 1     | 185 |  |  |  |
| XBR2      | 0xC7        | Port I/O Crossbar Control 2     | 186 |  |  |  |

**Note:** The CAN registers are not explicitly defined in this datasheet. See Table 22.2 on page 223 for the list of all available CAN registers.



# SFR Definition 14.2. IP: Interrupt Priority

| Bit   | 7           | 6                                                                                                                                                                                                                        | 5                                                                                                                                                                                                  | 4                                                                | 3                                             | 2            | 1   | 0   |
|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------|--------------|-----|-----|
| Nam   | e           | PSPI0                                                                                                                                                                                                                    | PT2                                                                                                                                                                                                | PS0                                                              | PT1                                           | PX1          | PT0 | PX0 |
| Туре  | e R         | R/W                                                                                                                                                                                                                      | R/W R/W R/W R/W R/W R/W R/W                                                                                                                                                                        |                                                                  |                                               |              |     | R/W |
| Rese  | et 1        | 0 0 0 0 0 0 0                                                                                                                                                                                                            |                                                                                                                                                                                                    |                                                                  |                                               |              |     |     |
| SFR / | Address = 0 | xB8; Bit-Addres                                                                                                                                                                                                          | sable; SFR                                                                                                                                                                                         | Page = All F                                                     | Pages                                         | I            |     | II  |
| Bit   | Name        |                                                                                                                                                                                                                          |                                                                                                                                                                                                    |                                                                  | Function                                      |              |     |     |
| 7     | Unused      | Read = 1b, W                                                                                                                                                                                                             | rite = Don't (                                                                                                                                                                                     | Care.                                                            |                                               |              |     |     |
| 6     | PSPI0       | Serial Periph<br>This bit sets th<br>0: SPI0 interru<br>1: SPI0 interru                                                                                                                                                  | eral Interfact<br>the priority of<br>upt set to low<br>upt set to hig                                                                                                                              | ce (SPI0) Int<br>the SPI0 int<br>priority leve<br>h priority lev | e <b>rrupt Prior</b><br>errupt.<br>el.<br>el. | ity Control. |     |     |
| 5     | PT2         | Timer 2 Intern<br>This bit sets th<br>0: Timer 2 inter<br>1: Timer 2 inter                                                                                                                                               | Timer 2 Interrupt Priority Control.<br>This bit sets the priority of the Timer 2 interrupt.<br>0: Timer 2 interrupt set to low priority level.<br>1: Timer 2 interrupt set to high priority level. |                                                                  |                                               |              |     |     |
| 4     | PS0         | UART0 Interr<br>This bit sets th<br>0: UART0 inte<br>1: UART0 inte                                                                                                                                                       | UART0 Interrupt Priority Control.<br>This bit sets the priority of the UART0 interrupt.<br>0: UART0 interrupt set to low priority level.<br>1: UART0 interrupt set to high priority level.         |                                                                  |                                               |              |     |     |
| 3     | PT1         | Timer 1 Intern<br>This bit sets th<br>0: Timer 1 inter<br>1: Timer 1 inter                                                                                                                                               | Timer 1 Interrupt Priority Control.This bit sets the priority of the Timer 1 interrupt.0: Timer 1 interrupt set to low priority level.1: Timer 1 interrupt set to high priority level.             |                                                                  |                                               |              |     |     |
| 2     | PX1         | External Interrupt 1 Priority Control.<br>This bit sets the priority of the External Interrupt 1 interrupt.<br>0: External Interrupt 1 set to low priority level.<br>1: External Interrupt 1 set to high priority level. |                                                                                                                                                                                                    |                                                                  |                                               |              |     |     |
| 1     | PT0         | Timer 0 Interrupt Priority Control.This bit sets the priority of the Timer 0 interrupt.0: Timer 0 interrupt set to low priority level.1: Timer 0 interrupt set to high priority level.                                   |                                                                                                                                                                                                    |                                                                  |                                               |              |     |     |
| 0     | PX0         | External Interrupt 0 Priority Control.<br>This bit sets the priority of the External Interrupt 0 interrupt.<br>0: External Interrupt 0 set to low priority level.<br>1: External Interrupt 0 set to high priority level. |                                                                                                                                                                                                    |                                                                  |                                               |              |     |     |



# SFR Definition 14.5. EIE2: Extended Interrupt Enable 2

| Bit   | 7 | 6 | 5 | 4 | 3 | 2    | 1     | 0     |
|-------|---|---|---|---|---|------|-------|-------|
| Name  |   |   |   |   |   | EMAT | ECAN0 | EREG0 |
| Туре  | R | R | R | R | R | R/W  | R/W   | R/W   |
| Reset | 0 | 0 | 0 | 0 | 0 | 0    | 0     | 0     |

# SFR Address = 0xE7; SFR Page = All Pages

| Bit | Name   | Function                                                              |
|-----|--------|-----------------------------------------------------------------------|
| 7:3 | Unused | Read = 00000b; Write = Don't Care.                                    |
| 2   | EMAT   | Enable Port Match Interrupt.                                          |
|     |        | This bit sets the masking of the Port Match interrupt.                |
|     |        | 0: Disable all Port Match interrupts.                                 |
|     |        | 1: Enable interrupt requests generated by a Port Match                |
| 1   | ECAN0  | Enable CAN0 Interrupts.                                               |
|     |        | This bit sets the masking of the CAN0 interrupt.                      |
|     |        | 0: Disable all CAN0 interrupts.                                       |
|     |        | 1: Enable interrupt requests generated by CAN0.                       |
| 0   | EREG0  | Enable Voltage Regulator Dropout Interrupt.                           |
|     |        | This bit sets the masking of the Voltage Regulator Dropout interrupt. |
|     |        | 0: Disable the Voltage Regulator Dropout interrupt.                   |
|     |        | 1: Enable the Voltage Regulator Dropout interrupt.                    |



# SFR Definition 18.1. EMI0CN: External Memory Interface Control

0xFF: 0xFF00 to 0xFFFF

| Bit   | 7                                   | 7         6         5         4         3         2         1         0                         |                                                                           |                              |                              |                                  |                                 |                            |  |  |  |
|-------|-------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------|------------------------------|----------------------------------|---------------------------------|----------------------------|--|--|--|
| Nam   | e                                   | - 1                                                                                             | PGSEL[7:0]                                                                |                              |                              |                                  |                                 |                            |  |  |  |
| Тур   | e                                   |                                                                                                 | R/W                                                                       |                              |                              |                                  |                                 |                            |  |  |  |
| Rese  | teset 0 0 0 0 0 0 0 0               |                                                                                                 |                                                                           |                              |                              |                                  |                                 | 0                          |  |  |  |
| SFR / | SFR Address = 0xAA; SFR Page = 0x00 |                                                                                                 |                                                                           |                              |                              |                                  |                                 |                            |  |  |  |
| Bit   | Name                                |                                                                                                 | Function                                                                  |                              |                              |                                  |                                 |                            |  |  |  |
| 7:0   | PGSEL[7:0]                          | XRAM Page<br>The XRAM F<br>address whe<br>RAM.<br>0x00: 0x000<br>0x01: 0x010<br><br>0xFE: 0xFEC | Select Bits<br>Page Select<br>on using an 8<br>0 to 0x00FF<br>0 to 0x01FF | Bits provide<br>β-bit MOVX c | the high byte<br>command, ef | e of the 16-bi<br>fectively sele | it external da<br>acting a 256- | ata memory<br>byte page of |  |  |  |



# SFR Definition 19.3. OSCICRS: Internal Oscillator Coarse Calibration

| Bit    | 7           | 6                                                | 5            | 4 | 3 | 2 | 1 | 0 |  |  |  |
|--------|-------------|--------------------------------------------------|--------------|---|---|---|---|---|--|--|--|
| Name   |             |                                                  | OSCICRS[6:0] |   |   |   |   |   |  |  |  |
| Туре   | R           |                                                  | R/W          |   |   |   |   |   |  |  |  |
| Reset  | 0           | Varies Varies Varies Varies Varies Varies Varies |              |   |   |   |   |   |  |  |  |
| SFR Ad | dress = 0xA | 2; SFR Page                                      | e = 0x0F;    |   |   |   |   |   |  |  |  |

| Bit | Name         | Function                                                                                                                                                                                                                                                                                                         |
|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Unused       | Read = 0; Write = Don't Care                                                                                                                                                                                                                                                                                     |
| 6:0 | OSCICRS[6:0] | Internal Oscillator Coarse Calibration Bits.                                                                                                                                                                                                                                                                     |
|     |              | These bits determine the internal oscillator period. When set to 0000000b, the internal oscillator operates at its slowest setting. When set to 1111111b, the internal oscillator operates at its fastest setting. The reset value is factory calibrated to generate an internal oscillator frequency of 24 MHz. |

### SFR Definition 19.4. OSCIFIN: Internal Oscillator Fine Calibration

| Bit   | 7 | 6 | 5      | 4            | 3      | 2      | 1      | 0      |  |  |  |
|-------|---|---|--------|--------------|--------|--------|--------|--------|--|--|--|
|       |   |   |        | OSCIFIN[5:0] |        |        |        |        |  |  |  |
| Туре  | R | R |        | R/W          |        |        |        |        |  |  |  |
| Reset | 0 | 0 | Varies | Varies       | Varies | Varies | Varies | Varies |  |  |  |

### SFR Address = 0x9E; SFR Page = 0x0F;

| Bit | Name         | Function                                                                                                                                                         |
|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Unused       | Read = 00b; Write = Don't Care                                                                                                                                   |
| 5:0 | OSCIFIN[5:0] | Internal Oscillator Fine Calibration Bits.                                                                                                                       |
|     |              | These bits are fine adjustment for the internal oscillator period. The reset value is factory calibrated to generate an internal oscillator frequency of 24 MHz. |



# SFR Definition 20.6. P1MASK: Port 1 Mask Register

| Bit   | 7           | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-------|-------------|-----------------|---|---|---|---|---|---|--|--|--|--|
| Name  | P1MASK[7:0] |                 |   |   |   |   |   |   |  |  |  |  |
| Туре  |             | R/W             |   |   |   |   |   |   |  |  |  |  |
| Reset | 0           | 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |  |  |  |  |

### SFR Address = 0xF4; SFR Page = 0x00

| Bit | Name        | Function                                                                                                                                                                                            |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P1MASK[7:0] | Port 1 Mask Value.                                                                                                                                                                                  |
|     |             | Selects P1 pins to be compared to the corresponding bits in P1MAT.<br>0: P1.n pin logic value is ignored and cannot cause a Port Mismatch event.<br>1: P1.n pin logic value is compared to P1MAT.n. |

# SFR Definition 20.7. P1MAT: Port 1 Match Register

| Bit   | 7          | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|------------|-----|---|---|---|---|---|---|--|
| Name  | P1MAT[7:0] |     |   |   |   |   |   |   |  |
| Туре  |            | R/W |   |   |   |   |   |   |  |
| Reset | 1          | 1   | 1 | 1 | 1 | 1 | 1 | 1 |  |

SFR Address = 0xF3; SFR Page = 0x00

| Bit | Name       | Function                                                                                                                                                                                   |
|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P1MAT[7:0] | Port 1 Match Value.                                                                                                                                                                        |
|     |            | Match comparison value used on Port 1 for bits in P1MAT which are set to 1.<br>0: P1.n pin logic value is compared with logic LOW.<br>1: P1.n pin logic value is compared with logic HIGH. |



# SFR Definition 21.3. LIN0CF: LIN0 Control Mode Register

|       |       | -    | -     |   |   |   |   |   |
|-------|-------|------|-------|---|---|---|---|---|
| Bit   | 7     | 6    | 5     | 4 | 3 | 2 | 1 | 0 |
| Name  | LINEN | MODE | ABAUD |   |   |   |   |   |
| Туре  | R/W   | R/W  | R/W   | R | R | R | R | R |
| Reset | 0     | 1    | 1     | 0 | 0 | 0 | 0 | 0 |

### SFR Address = 0xC9; SFR Page = 0x0F

| Bit | Name   | Function                                                                    |
|-----|--------|-----------------------------------------------------------------------------|
| 7   | LINEN  | LIN Interface Enable Bit.                                                   |
|     |        | 0: LIN0 is disabled.<br>1: LIN0 is enabled.                                 |
| 6   | MODE   | LIN Mode Selection Bit.                                                     |
|     |        | 0: LIN0 operates in slave mode.                                             |
|     |        | 1: LIN0 operates in master mode.                                            |
| 5   | ABAUD  | LIN Mode Automatic Baud Rate Selection.                                     |
|     |        | This bit only has an effect when the MODE bit is configured for slave mode. |
|     |        | 0: Manual baud rate selection is enabled.                                   |
|     |        | 1: Automatic baud rate selection is enabled.                                |
| 4:0 | Unused | Read = 00000b; Write = Don't Care                                           |



# 23.1. Supporting Documents

It is assumed the reader is familiar with or has access to the following supporting documents:

- 1. The I<sup>2</sup>C-Bus and How to Use It (including specifications), Philips Semiconductor.
- 2. The I<sup>2</sup>C-Bus Specification—Version 2.0, Philips Semiconductor.
- 3. System Management Bus Specification—Version 1.1, SBS Implementers Forum.

## 23.2. SMBus Configuration

Figure 23.2 shows a typical SMBus configuration. The SMBus specification allows any recessive voltage between 3.0 V and 5.0 V; different devices on the bus may operate at different voltage levels. The bi-directional SCL (serial clock) and SDA (serial data) lines must be connected to a positive power supply voltage through a pullup resistor or similar circuit. Every device connected to the bus must have an open-drain or open-collector output for both the SCL and SDA lines, so that both are pulled high (recessive state) when the bus is free. The maximum number of devices on the bus is limited only by the requirement that the rise and fall times on the bus not exceed 300 ns and 1000 ns, respectively.



Figure 23.2. Typical SMBus Configuration

# 23.3. SMBus Operation

Two types of data transfers are possible: data transfers from a master transmitter to an addressed slave receiver (WRITE), and data transfers from an addressed slave transmitter to a master receiver (READ). The master device initiates both types of data transfers and provides the serial clock pulses on SCL. The SMBus interface may operate as a master or a slave, and multiple master devices on the same bus are supported. If two or more masters attempt to initiate a data transfer simultaneously, an arbitration scheme is employed with a single master always winning the arbitration. It is not necessary to specify one device as the Master in a system; any device who transmits a START and a slave address becomes the master for the duration of that transfer.

A typical SMBus transaction consists of a START condition followed by an address byte (Bits7–1: 7-bit slave address; Bit0: R/W direction bit), one or more bytes of data, and a STOP condition. Bytes that are received (by a master or slave) are acknowledged (ACK) with a low SDA during a high SCL (see Figure 23.3). If the receiving device does not ACK, the transmitting device will read a NACK (not acknowledge), which is a high SDA during a high SCL.

The direction bit (R/W) occupies the least-significant bit position of the address byte. The direction bit is set to logic 1 to indicate a "READ" operation and cleared to logic 0 to indicate a "WRITE" operation.



### 23.5.4. Read Sequence (Slave)

During a read sequence, an SMBus master reads data from a slave device. The slave in this transfer will be a receiver during the address byte, and a transmitter during all data bytes. When slave events are enabled (INH = 0), the interface enters Slave Receiver Mode (to receive the slave address) when a START followed by a slave address and direction bit (READ in this case) is received. Upon entering Slave Receiver Mode, an interrupt is generated and the ACKRQ bit is set. The software must respond to the received slave address with an ACK, or ignore the received slave address with a NACK. The interrupt will occur after the ACK cycle.

If the received slave address is ignored, slave interrupts will be inhibited until the next START is detected. If the received slave address is acknowledged, zero or more data bytes are transmitted. If the received slave address is acknowledged, data should be written to SMB0DAT to be transmitted. The interface enters Slave Transmitter Mode, and transmits one or more bytes of data. After each byte is transmitted, the master sends an acknowledge bit; if the acknowledge bit is an ACK, SMB0DAT should be written with the next data byte. If the acknowledge bit is a NACK, SMB0DAT should not be written to before SI is cleared (Note: an error condition may be generated if SMB0DAT is written following a received NACK while in Slave Transmitter Mode). The interface exits Slave Transmitter Mode after receiving a STOP. Note that the interface will switch to Slave Receiver Mode if SMB0DAT is not written following a Slave Transmitter interrupt. Figure 23.8 shows a typical slave read sequence. Two transmitted data bytes are shown, though any number of bytes may be transmitted. Notice that all of the 'data byte transferred' interrupts occur **after** the ACK cycle in this mode.





### 23.6. SMBus Status Decoding

The current SMBus status can be easily decoded using the SMB0CN register. In the tables, STATUS VECTOR refers to the four upper bits of SMB0CN: MASTER, TXMODE, STA, and STO. The shown response options are only the typical responses; application-specific procedures are allowed as long as they conform to the SMBus specification. Highlighted responses are allowed by hardware but do not conform to the SMBus specification.



# 24. UART0

UART0 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates (details in Section "24.1. Baud Rate Generator" on page 243). A received data FIFO allows UART0 to receive up to three data bytes before data is lost and an overflow occurs.

UART0 has six associated SFRs. Three are used for the Baud Rate Generator (SBCON0, SBRLH0, and SBRLL0), two are used for data formatting, control, and status functions (SCON0, SMOD0), and one is used to send and receive data (SBUF0). The single SBUF0 location provides access to both transmit and receive registers. Writes to SBUF0 always access the Transmit register. Reads of SBUF0 always access the buffered Receive register; it is not possible to read data from the Transmit register.

With UART0 interrupts enabled, an interrupt is generated each time a transmit is completed (TI0 is set in SCON0), or a data byte has been received (RI0 is set in SCON0). The UART0 interrupt flags are not cleared by hardware when the CPU vectors to the interrupt service routine. They must be cleared manually by software, allowing software to determine the cause of the UART0 interrupt (transmit complete or receive complete). If additional bytes are available in the Receive FIFO, the RI0 bit cannot be cleared by software.



Figure 24.1. UART0 Block Diagram

# 24.1. Baud Rate Generator

The UART0 baud rate is generated by a dedicated 16-bit timer which runs from the controller's core clock (SYSCLK) and has prescaler options of 1, 4, 12, or 48. The timer and prescaler options combined allow for a wide selection of baud rates over many clock frequencies.

The baud rate generator is configured using three registers: SBCON0, SBRLH0, and SBRLL0. The UART0 Baud Rate Generator Control Register (SBCON0, SFR Definition 24.4) enables or disables the baud rate generator, selects the clock source for the baud rate generator, and selects the prescaler value for the timer. The baud rate generator must be enabled for UART0 to function. Registers SBRLH0 and SBRLL0 contain a 16-bit reload value for the dedicated 16-bit timer. The internal timer counts up from the reload value on every clock tick. On timer overflows (0xFFFF to 0x0000), the timer is reloaded. The baud rate for UART0 is defined in Equation 24.1, where "BRG Clock" is the baud rate generator's selected clock source. For reliable UART operation, it is recommended that the UART baud rate is not configured for baud rates faster than SYSCLK/16.



## 25.2. SPI0 Master Mode Operation

A SPI master device initiates all data transfers on a SPI bus. SPI0 is placed in master mode by setting the Master Enable flag (MSTEN, SPI0CN.6). Writing a byte of data to the SPI0 data register (SPI0DAT) when in master mode writes to the transmit buffer. If the SPI shift register is empty, the byte in the transmit buffer is moved to the shift register, and a data transfer begins. The SPI0 master immediately shifts out the data serially on the MOSI line while providing the serial clock on SCK. The SPIF (SPI0CN.7) flag is set to logic 1 at the end of the transfer. If interrupts are enabled, an interrupt request is generated when the SPIF flag is set. While the SPI0 master transfers data to a slave on the MOSI line, the addressed SPI slave device simultaneously transfers the contents of its shift register to the SPI master on the MISO line in a full-duplex operation. Therefore, the SPIF flag serves as both a transmit-complete and receive-data-ready flag. The data byte received from the slave is transferred MSB-first into the master's shift register. When a byte is fully shifted into the register, it is moved to the receive buffer where it can be read by the processor by reading SPI0DAT.

When configured as a master, SPI0 can operate in one of three different modes: multi-master mode, 3-wire single-master mode, and 4-wire single-master mode. The default, multi-master mode is active when NSS-MD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 1. In this mode, NSS is an input to the device, and is used to disable the master SPI0 when another master is accessing the bus. When NSS is pulled low in this mode, MSTEN (SPI0CN.6) and SPIEN (SPI0CN.0) are set to 0 to disable the SPI master device, and a Mode Fault is generated (MODF, SPI0CN.5 = 1). Mode Fault will generate an interrupt if enabled. SPI0 must be manually re-enabled in software under these circumstances. In multi-master systems, devices will typically default to being slave devices while they are not acting as the system master device. In multi-master mode, slave devices can be addressed individually (if needed) using general-purpose I/O pins. Figure 25.2 shows a connection diagram between two master devices in multiple-master mode.

3-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 0. In this mode, NSS is not used, and is not mapped to an external port pin through the crossbar. Any slave devices that must be addressed in this mode should be selected using general-purpose I/O pins. Figure 25.3 shows a connection diagram between a master device in 3-wire master mode and a slave device.

4-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 1. In this mode, NSS is configured as an output pin, and can be used as a slave-select signal for a single SPI device. In this mode, the output value of NSS is controlled (in software) with the bit NSSMD0 (SPI0CN.2). Additional slave devices can be addressed using general-purpose I/O pins. Figure 25.4 shows a connection diagram for a master device in 4-wire master mode and two slave devices.



# SFR Definition 25.1. SPI0CFG: SPI0 Configuration

| Bit   | 7      | 6     | 5     | 4     | 3      | 2     | 1    | 0     |
|-------|--------|-------|-------|-------|--------|-------|------|-------|
| Name  | SPIBSY | MSTEN | СКРНА | CKPOL | SLVSEL | NSSIN | SRMT | RXBMT |
| Туре  | R      | R/W   | R/W   | R/W   | R      | R     | R    | R     |
| Reset | 0      | 0     | 0     | 0     | 0      | 1     | 1    | 1     |

# SFR Address = 0xA1; SFR Page = 0x00

| Bit                                                                                                       | Name                                  | Function                                                                                                                                                                      |  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7                                                                                                         | SPIBSY                                | SPI Busy.                                                                                                                                                                     |  |
|                                                                                                           |                                       | This bit is set to logic 1 when a SPI transfer is in progress (master or slave mode).                                                                                         |  |
| 6                                                                                                         | MSTEN                                 | Master Mode Enable.                                                                                                                                                           |  |
|                                                                                                           |                                       | 0: Disable master mode. Operate in slave mode.                                                                                                                                |  |
|                                                                                                           |                                       | 1: Enable master mode. Operate as a master.                                                                                                                                   |  |
| 5                                                                                                         | CKPHA                                 | SPI0 Clock Phase.                                                                                                                                                             |  |
|                                                                                                           |                                       | 0: Data centered on first edge of SCK period.*                                                                                                                                |  |
|                                                                                                           |                                       | 1: Data centered on second edge of SCK period.                                                                                                                                |  |
| 4                                                                                                         | CKPOL                                 | SPI0 Clock Polarity.                                                                                                                                                          |  |
|                                                                                                           |                                       | 0: SCK line low in idle state.                                                                                                                                                |  |
|                                                                                                           |                                       | 1: SCK line high in idle state.                                                                                                                                               |  |
| 3                                                                                                         | SLVSEL                                | Slave Selected Flag.                                                                                                                                                          |  |
|                                                                                                           |                                       | This bit is set to logic 1 whenever the NSS pin is low indicating SPI0 is the selected                                                                                        |  |
|                                                                                                           |                                       | not indicate the instantaneous value at the NSS pin, but rather a de-glitched ver-                                                                                            |  |
|                                                                                                           |                                       | sion of the pin input.                                                                                                                                                        |  |
| 2                                                                                                         | NSSIN                                 | NSS Instantaneous Pin Input.                                                                                                                                                  |  |
|                                                                                                           |                                       | This bit mimics the instantaneous value that is present on the NSS port pin at the                                                                                            |  |
|                                                                                                           | ODMT                                  |                                                                                                                                                                               |  |
| 1                                                                                                         | SRMT                                  | Shift Register Empty (valid in slave mode only).                                                                                                                              |  |
|                                                                                                           |                                       | I his bit will be set to logic 1 when all data has been transferred in/out of the shift register, and there is no new information available to read from the transmit buffer. |  |
|                                                                                                           |                                       | or write to the receive buffer. It returns to logic 0 when a data byte is transferred to                                                                                      |  |
|                                                                                                           |                                       | the shift register from the transmit buffer or by a transition on SCK. SRMT = 1 when                                                                                          |  |
|                                                                                                           |                                       | in Master Mode.                                                                                                                                                               |  |
| 0                                                                                                         | RXBMT                                 | Receive Buffer Empty (valid in slave mode only).                                                                                                                              |  |
|                                                                                                           |                                       | This bit will be set to logic 1 when the receive buffer has been read and contains no                                                                                         |  |
|                                                                                                           |                                       | new information. If there is new information available in the receive buffer that has                                                                                         |  |
| Nets                                                                                                      |                                       | dete en MOOL is compled in the center of each deta bit is marting and a data at MOOL                                                                                          |  |
| sampled one SYSCLK before the end of each data bit, to provide maximum settling time for the slave device |                                       |                                                                                                                                                                               |  |
|                                                                                                           | See Table 25.1 for timing parameters. |                                                                                                                                                                               |  |





Figure 27.5. PCA Software Timer Mode Diagram

### 27.3.3. High-Speed Output Mode

In High-Speed Output mode, a module's associated CEXn pin is toggled each time a match occurs between the PCA Counter and the module's 16-bit capture/compare register (PCA0CPHn and PCA0CPLn). When a match occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Setting the TOGn, MATn, and ECOMn bits in the PCA0CPMn register enables the High-Speed Output mode. If ECOMn is cleared, the associated pin will retain its state, and not toggle on the next match event.

**Important Note About Capture/Compare Registers**: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1.

