# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                         |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | 8051                                                           |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 50MHz                                                          |
| Connectivity               | EBI/EMI, SMBus (2-Wire/I <sup>2</sup> C), SPI, UART/USART      |
| Peripherals                | POR, PWM, Temp Sensor, WDT                                     |
| Number of I/O              | 40                                                             |
| Program Memory Size        | 32KB (32K x 8)                                                 |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 4.25K x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.25V                                                   |
| Data Converters            | A/D 32x12b                                                     |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                             |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 48-TQFP                                                        |
| Supplier Device Package    | 48-TQFP (7x7)                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f505-iq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1.1. C8051F500/1/4/5 Block Diagram





Figure 1.2. C8051F508/9-F510/1 Block Diagram





Figure 4.8. QFP-32 Package Drawing

 Table 4.8. QFP-32 Landing Diagram Dimensions

| Dimension | Min      | Мах  | ] | Dimension | Min  | Мах  |
|-----------|----------|------|---|-----------|------|------|
| C1        | 8.40     | 8.50 |   | X1        | 0.40 | 0.50 |
| C2        | 8.40     | 8.50 |   | Y1        | 1.25 | 1.35 |
| E         | 0.80 BSC |      |   |           |      |      |

Notes:

General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.

Solder Mask Design

**3.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60μm minimum, all the way around the pad.

Stencil Design

- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

Card Assembly

- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



#### Table 5.10. Temperature Sensor Electrical Characteristics

VDDA = 1.8 to 2.75 V, -40 to +125 °C unless otherwise specified.

| Parameter                         | Conditions             | Min | Тур  | Мах | Units |
|-----------------------------------|------------------------|-----|------|-----|-------|
| Linearity                         |                        | _   | ±0.1 |     | °C    |
| Slope                             |                        | _   | 3.33 |     | mV/°C |
| Slope Error*                      |                        | _   | ±100 |     | µV/°C |
| Offset                            | Temp = 0 °C            | _   | 856  |     | mV    |
| Offset Error*                     | Temp = 0 °C            | _   | ±14  |     | mV    |
| Power Supply Current              |                        | _   | 21   |     | μA    |
| Tracking Time                     |                        | 12  |      | —   | μs    |
| *Note: Represents one standard de | viation from the mean. | •   | •    | •   |       |

#### Table 5.11. Voltage Reference Electrical Characteristics

VDDA = 1.8 to 2.75 V, -40 to +125 °C unless otherwise specified.

| Parameter                                  | Conditions                                  | Min  | Тур  | Max              | Units  |  |  |  |  |  |  |
|--------------------------------------------|---------------------------------------------|------|------|------------------|--------|--|--|--|--|--|--|
| Internal Reference (REFBE                  | nternal Reference (REFBE = 1)               |      |      |                  |        |  |  |  |  |  |  |
| Output Voltage                             | 25 °C ambient (REFLV = 0)                   | 1.45 | 1.50 | 1.55             | V      |  |  |  |  |  |  |
|                                            | 25 °C ambient (REFLV = 1), $V_{DD}$ = 2.6 V | 2.15 | 2.20 | 2.25             | v      |  |  |  |  |  |  |
| VREF Short-Circuit Current                 |                                             |      | 5    | 10               | mA     |  |  |  |  |  |  |
| VREF Temperature<br>Coefficient            |                                             |      | 33   | —                | ppm/°C |  |  |  |  |  |  |
| Power Consumption                          | Internal                                    |      | 30   | 50               | μA     |  |  |  |  |  |  |
| Load Regulation Load = 0 to 200 µA to AGND |                                             |      | 3    |                  | μV/μΑ  |  |  |  |  |  |  |
| VREF Turn-on Time 1                        | 4.7 μF and 0.1 μF bypass                    |      | 1.5  |                  | ms     |  |  |  |  |  |  |
| VREF Turn-on Time 2                        | 0.1 μF bypass                               |      | 46   |                  | μs     |  |  |  |  |  |  |
| Power Supply Rejection                     |                                             |      | 1.3  |                  | mV/V   |  |  |  |  |  |  |
| External Reference (REFB                   | Ē = 0)                                      |      |      |                  |        |  |  |  |  |  |  |
| Input Voltage Range                        |                                             | 1.5  | —    | V <sub>DDA</sub> | V      |  |  |  |  |  |  |
| Input Current                              | Sample Rate = 200 ksps; VREF = 1.5 V        |      | 2.2  | —                | μA     |  |  |  |  |  |  |
| Power Specifications                       |                                             |      |      |                  |        |  |  |  |  |  |  |
| Reference Bias Generator                   | REFBE = 1 or TEMPE = 1                      | _    | 21   | 40               | μA     |  |  |  |  |  |  |



### Gain Register Definition 6.3. ADC0GNA: ADC0 Additional Selectable Gain

| Bit      | 7           | 6        | 5        | 4        | 3        | 2        | 1        | 0       |
|----------|-------------|----------|----------|----------|----------|----------|----------|---------|
| Name     | Reserved    | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | GAINADD |
| Туре     | W           | W        | W        | W        | W        | W        | W        | W       |
| Reset    | 0           | 0        | 0        | 0        | 0        | 0        | 0        | 1       |
| Indirect | Address = 0 | x08;     |          |          |          |          |          |         |
|          | ,           | ,        |          |          |          |          |          |         |

| Bit  | Name                                                                                                 | Function                                                                                                                       |  |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7:1  | Reserved                                                                                             | Must Write 000000b.                                                                                                            |  |  |  |  |  |
| 0    | GAINADD                                                                                              | ADC0 Additional Gain Bit.<br>Setting this bit add 1/64 (0.016) gain to the gain value in the ADC0GNH and<br>ADC0GNL registers. |  |  |  |  |  |
| Note | Note: This register is accessed indirectly; See Section 6.3.2 for details for writing this register. |                                                                                                                                |  |  |  |  |  |



#### Table 11.1. CIP-51 Instruction Set Summary (Prefetch-Enabled)

| Mnemonic                                                | Bytes                                                                      | Clock<br>Cycles    |              |  |  |  |
|---------------------------------------------------------|----------------------------------------------------------------------------|--------------------|--------------|--|--|--|
| Arithmetic Operations                                   | 1                                                                          |                    |              |  |  |  |
| ADD A, Rn                                               | Add register to A                                                          | 1                  | 1            |  |  |  |
| ADD A, direct                                           | Add direct byte to A                                                       |                    |              |  |  |  |
| ADD A, @Ri                                              | Add indirect RAM to A                                                      | 1                  | 2            |  |  |  |
| ADD A, #data                                            | Add immediate to A                                                         | 2                  | 2            |  |  |  |
| ADDC A, Rn                                              | Add register to A with carry                                               | 1                  | 1            |  |  |  |
| ADDC A, direct                                          | Add direct byte to A with carry                                            | 2                  | 2            |  |  |  |
| ADDC A, @Ri                                             | Add indirect RAM to A with carry                                           | 1                  | 2            |  |  |  |
| ADDC A, #data                                           | Add immediate to A with carry                                              | 2                  | 2            |  |  |  |
| SUBB A, Rn                                              | Subtract register from A with borrow                                       | 1                  | 1            |  |  |  |
| SUBB A, direct                                          | Subtract direct byte from A with borrow                                    | 2                  | 2            |  |  |  |
| SUBB A, @Ri                                             | Subtract indirect RAM from A with borrow                                   | 1                  | 2            |  |  |  |
| SUBB A, #data                                           | Subtract immediate from A with borrow                                      | 2                  | 2            |  |  |  |
| INC A                                                   | Increment A                                                                | 1                  | 1            |  |  |  |
| INC Rn                                                  | Increment register                                                         | 1                  | 1            |  |  |  |
| INC direct                                              | Increment direct byte                                                      | 2                  | 2            |  |  |  |
| INC @Ri                                                 | Increment indirect RAM                                                     | 1                  | 2            |  |  |  |
| DEC A                                                   | Decrement A                                                                | 1                  | 1            |  |  |  |
| DEC Rn                                                  | Decrement register                                                         | 1                  | 1            |  |  |  |
| DEC direct                                              | Decrement direct byte                                                      | 2                  | 2            |  |  |  |
| DEC @Ri                                                 | Decrement indirect RAM                                                     | 1                  | 2            |  |  |  |
| INC DPTR                                                | Increment Data Pointer                                                     | 1                  | 1            |  |  |  |
| MUL AB                                                  | Multiply A and B                                                           | 1                  | 4            |  |  |  |
| DIV AB                                                  | Divide A by B                                                              | 1                  | 8            |  |  |  |
| DA A                                                    | Decimal adjust A                                                           | 1                  | 1            |  |  |  |
| Logical Operations                                      | •                                                                          |                    |              |  |  |  |
| ANL A, Rn                                               | AND Register to A                                                          | 1                  | 1            |  |  |  |
| ANL A, direct                                           | AND direct byte to A                                                       | 2                  | 2            |  |  |  |
| ANL A, @Ri                                              | AND indirect RAM to A                                                      | 1                  | 2            |  |  |  |
| ANL A, #data                                            | AND immediate to A                                                         | 2                  | 2            |  |  |  |
| ANL direct, A                                           | AND A to direct byte                                                       | 2                  | 2            |  |  |  |
| ANL direct, #data                                       | AND immediate to direct byte                                               | 3                  | 3            |  |  |  |
| ORL A, Rn                                               | OR Register to A                                                           | 1                  | 1            |  |  |  |
| ORL A, direct                                           | OR direct byte to A                                                        | 2                  | 2            |  |  |  |
| ORL A, @Ri                                              | OR indirect RAM to A                                                       | 1                  | 2            |  |  |  |
| ORL A, #data                                            | OR immediate to A                                                          | 2                  | 2            |  |  |  |
| ORL direct, A                                           | OR A to direct byte                                                        | 2                  | 2            |  |  |  |
| ORL direct, #data                                       | OR immediate to direct byte                                                | 3                  | 3            |  |  |  |
| XRL A, Rn                                               | Exclusive-OR Register to A                                                 | 1                  | 1            |  |  |  |
| XRL A, direct                                           | Exclusive-OR direct byte to A                                              | 2                  | 2            |  |  |  |
| XRL A, @Ri                                              | Exclusive-OR indirect RAM to A                                             | 1                  | 2            |  |  |  |
| Note: Certain instructions tak<br>the FLRT setting (SFR | e a variable number of clock cycles to execute depending Definition 15.3). | g on instruction a | lignment and |  |  |  |





Figure 13.3. SFR Page Stack After CAN0 Interrupt Occurs

While in the CAN0 ISR, a PCA interrupt occurs. Recall the PCA interrupt is configured as a high priority interrupt, while the CAN0 interrupt is configured as a *low* priority interrupt. Thus, the CIP-51 will now vector to the high priority PCA ISR. Upon doing so, the CIP-51 will automatically place the SFR page needed to access the PCA's special function registers into the SFRPAGE register, SFR Page 0x00. The value that was in the SFRPAGE register before the PCA interrupt (SFR Page 0x0C for CAN0) is pushed down the stack into SFRNEXT. Likewise, the value that was in the SFRNEXT register before the PCA interrupt (in this case SFR Page 0x00 for SPI0DAT) is pushed down to the SFRLAST register, the "bottom" of the stack. Note that a value stored in SFRLAST (via a previous software write to the SFRLAST register) will be overwritten. See Figure 13.4.





#### Figure 13.4. SFR Page Stack Upon PCA Interrupt Occurring During a CAN0 ISR

On exit from the PCA interrupt service routine, the CIP-51 will return to the CAN0 ISR. On execution of the RETI instruction, SFR Page 0x00 used to access the PCA registers will be automatically popped off of the SFR Page Stack, and the contents of the SFRNEXT register will be moved to the SFRPAGE register. Software in the CAN0 ISR can continue to access SFRs as it did prior to the PCA interrupt. Likewise, the contents of SFRLAST are moved to the SFRNEXT register. Recall this was the SFR Page value 0x00 being used to access SPI0DAT before the CAN0 interrupt occurred. See Figure 13.5.



### SFR Definition 16.1. PCON: Power Control

| Bit   | 7 | 6    | 5    | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-------|---|------|------|---|---|---|---|---|--|--|--|--|
| Name  |   | STOP | IDLE |   |   |   |   |   |  |  |  |  |
| Туре  |   | R/W  |      |   |   |   |   |   |  |  |  |  |
| Reset | 0 | 0    | 0    | 0 | 0 | 0 | 0 | 0 |  |  |  |  |

SFR Address = 0x87; SFR Page = All Pages

| Bit | Name    | Function                                                                                                                                                                                                                                                                      |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | GF[5:0] | General Purpose Flags 5–0.                                                                                                                                                                                                                                                    |
|     |         | These are general purpose flags for use under software control.                                                                                                                                                                                                               |
| 1   | STOP    | <b>Stop Mode Select.</b><br>Setting this bit will place the CIP-51 in Stop mode. This bit will always be read as 0.<br>1: CPU goes into Stop mode (internal oscillator stopped).                                                                                              |
| 0   | IDLE    | <b>IDLE: Idle Mode Select.</b><br>Setting this bit will place the CIP-51 in Idle mode. This bit will always be read as 0.<br>1: CPU goes into Idle mode. (Shuts off clock to CPU, but clock to Timers, Interrupts,<br>Serial Ports, and Analog Peripherals are still active.) |



### SFR Definition 17.2. RSTSRC: Reset Source

| Bit   | 7 | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|---|--------|--------|--------|--------|--------|--------|--------|
| Name  |   | FERROR | C0RSEF | SWRSF  | WDTRSF | MCDRSF | PORSF  | PINRSF |
| Туре  | R | R      | R/W    | R/W    | R      | R/W    | R/W    | R      |
| Reset | 0 | Varies |

SFR Address = 0xEF; SFR Page = 0x00

| Bit   | Name       | Description                                                                                  | Write                                                                                                                                                                | Read                                                                                                                                           |
|-------|------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Unused     | Unused.                                                                                      | Don't care.                                                                                                                                                          | 0                                                                                                                                              |
| 6     | FERROR     | Flash Error Reset Flag.                                                                      | N/A                                                                                                                                                                  | Set to 1 if Flash<br>read/write/erase error<br>caused the last reset.                                                                          |
| 5     | CORSEF     | Comparator0 Reset Enable<br>and Flag.                                                        | Writing a 1 enables<br>Comparator0 as a reset<br>source (active-low).                                                                                                | Set to 1 if Comparator0 caused the last reset.                                                                                                 |
| 4     | SWRSF      | Software Reset Force and Flag.                                                               | Writing a 1 forces a sys-<br>tem reset.                                                                                                                              | Set to 1 if last reset was<br>caused by a write to<br>SWRSF.                                                                                   |
| 3     | WDTRSF     | Watchdog Timer Reset Flag.                                                                   | N/A                                                                                                                                                                  | Set to 1 if Watchdog Timer<br>overflow caused the last<br>reset.                                                                               |
| 2     | MCDRSF     | Missing Clock Detector<br>Enable and Flag.                                                   | Writing a 1 enables the<br>Missing Clock Detector.<br>The MCD triggers a reset<br>if a missing clock condition<br>is detected.                                       | Set to 1 if Missing Clock<br>Detector timeout caused<br>the last reset.                                                                        |
| 1     | PORSF      | Power-On/V <sub>DD</sub> Monitor<br>Reset Flag, and V <sub>DD</sub> monitor<br>Reset Enable. | Writing a 1 enables the $V_{DD}$ monitor as a reset source.<br>Writing 1 to this bit before the $V_{DD}$ monitor is enabled and stabilized may cause a system reset. | Set to 1 anytime a power-<br>on or V <sub>DD</sub> monitor reset<br>occurs.<br>When set to 1 all other<br>RSTSRC flags are inde-<br>terminate. |
| 0     | PINRSF     | HW Pin Reset Flag.                                                                           | N/A                                                                                                                                                                  | Set to 1 if $\overline{RST}$ pin caused the last reset.                                                                                        |
| Note: | Do not use | read-modify-write operations on this                                                         | s register                                                                                                                                                           |                                                                                                                                                |



### 20. Port Input/Output

Digital and analog resources are available through 40 (C8051F500/1/4/5), 33 (C8051F508/9-F510/1) or 25 (C8051F502/3/6/7) I/O pins. Port pins P0.0-P4.7 on the C8051F500/1/4/5, port pins P0.0-P4.0 on theC8051F508/9-F510/1, and port pins P0.0-P3.0 on the C8051F502/3/6/7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources, or assigned to an analog function as shown in Figure 20.3. Port pin P4.0 on the C8051F508/9-F510/1 can be used as GPIO and is shared with the C2 Interface Data signal (C2D). Similarly, port pin P3.0 is shared with C2D on the C8051F502/3/6/7. The designer has complete control over which functions are assigned, limited only by the number of physical I/O pins. This resource assignment flexibility is achieved through the use of a Priority Crossbar Decoder. Note that the state of a Port I/O pin can always be read in the corresponding Port latch, regardless of the Crossbar settings.

The Crossbar assigns the selected internal digital resources to the I/O pins based on the Priority Decoder (Figure 20.3 and Figure 20.4). The registers XBR0, XBR1, XBR2 are defined in SFR Definition 20.1 and SFR Definition 20.2 and are used to select internal digital functions.

All Port I/Os are 5 V tolerant (refer to Figure 20.2 for the Port cell circuit). The Port I/O cells are configured as either push-pull or open-drain in the Port Output Mode registers (PnMDOUT, where n = 0,1). Complete Electrical Specifications for Port I/O are given in Table 5.3 on page 45.







#### 20.1. Port I/O Modes of Operation

Port pins P0.0–P4.7 use the Port I/O cell shown in Figure 20.2. Each Port I/O cell can be configured by software for analog I/O or digital I/O using the PnMDIN registers. On reset, all Port I/O cells default to a high impedance state with weak pull-ups enabled until the Crossbar is enabled (XBARE = 1).

#### 20.1.1. Port Pins Configured for Analog I/O

Any pins to be used as Comparator or ADC inputs, external oscillator inputs, or VREF should be configured for analog I/O (PnMDIN.n = 0). When a pin is configured for analog I/O, its weak pullup, digital driver, and digital receiver are disabled. Port pins configured for analog I/O will always read back a value of 0.

Configuring pins as analog I/O saves power and isolates the Port pin from digital interference. Port pins configured as digital inputs may still be used by analog peripherals; however, this practice is not recommended and may result in measurement errors.

#### 20.1.2. Port Pins Configured For Digital I/O

Any pins to be used by digital peripherals (UART, SPI, SMBus, etc.), external digital event capture functions, or as GPIO should be configured as digital I/O (PnMDIN.n = 1). For digital I/O pins, one of two output modes (push-pull or open-drain) must be selected using the PnMDOUT registers.

Push-pull outputs (PnMDOUT.n = 1) drive the Port pad to the VIO or GND supply rails based on the output logic value of the Port pin. Open-drain outputs have the high side driver disabled; therefore, they only drive the Port pad to GND when the output logic value is 0 and become high impedance inputs (both high low drivers turned off) when the output logic value is 1.

When a digital I/O cell is placed in the high impedance state, a weak pull-up transistor pulls the Port pad to the VIO supply voltage to ensure the digital input is at a defined logic state. Weak pull-ups are disabled when the I/O cell is driven to GND to minimize power consumption and may be globally disabled by setting WEAKPUD to 1. The user should ensure that digital I/O are always internally or externally pulled or driven to a valid logic state to minimize power consumption. Port pins configured for digital I/O always read back the logic state of the Port pad, regardless of the output logic value of the Port pin.







#### SFR Definition 20.6. P1MASK: Port 1 Mask Register

| Bit   | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-------|-------------|---|---|---|---|---|---|---|--|--|--|--|
| Name  | P1MASK[7:0] |   |   |   |   |   |   |   |  |  |  |  |
| Туре  | R/W         |   |   |   |   |   |   |   |  |  |  |  |
| Reset | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |

#### SFR Address = 0xF4; SFR Page = 0x00

| Bit | Name        | Function                                                                                                                                                                                            |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P1MASK[7:0] | Port 1 Mask Value.                                                                                                                                                                                  |
|     |             | Selects P1 pins to be compared to the corresponding bits in P1MAT.<br>0: P1.n pin logic value is ignored and cannot cause a Port Mismatch event.<br>1: P1.n pin logic value is compared to P1MAT.n. |

### SFR Definition 20.7. P1MAT: Port 1 Match Register

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|------------|---|---|---|---|---|---|---|--|--|
| Name  | P1MAT[7:0] |   |   |   |   |   |   |   |  |  |
| Туре  | R/W        |   |   |   |   |   |   |   |  |  |
| Reset | 1          | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

SFR Address = 0xF3; SFR Page = 0x00

| Bit | Name       | Function                                                                                                                                                                                   |
|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P1MAT[7:0] | Port 1 Match Value.                                                                                                                                                                        |
|     |            | Match comparison value used on Port 1 for bits in P1MAT which are set to 1.<br>0: P1.n pin logic value is compared with logic LOW.<br>1: P1.n pin logic value is compared with logic HIGH. |



#### SFR Definition 20.10. P3MASK: Port 3 Mask Register

| Bit    | 7                                   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|--------|-------------------------------------|---|---|---|---|---|---|---|--|--|
| Name   | P3MASK[7:0]                         |   |   |   |   |   |   |   |  |  |
| Туре   | R/W                                 |   |   |   |   |   |   |   |  |  |
| Reset  | 0                                   | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| SFR Ad | SFR Address = 0xAF; SFR Page = 0x00 |   |   |   |   |   |   |   |  |  |

| Bit   | Name             | Function                                                                                                                                                                                            |  |  |  |  |  |  |  |
|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7:0   | P3MASK[7:0]      | Port 1 Mask Value.                                                                                                                                                                                  |  |  |  |  |  |  |  |
|       |                  | Selects P3 pins to be compared to the corresponding bits in P3MAT.<br>0: P3.n pin logic value is ignored and cannot cause a Port Mismatch event.<br>1: P3.n pin logic value is compared to P3MAT.n. |  |  |  |  |  |  |  |
| Note: | P3.1–P3.7 are on | e: P3.1–P3.7 are only available on the 48-pin and 40-pin packages                                                                                                                                   |  |  |  |  |  |  |  |

#### SFR Definition 20.11. P3MAT: Port 3 Match Register

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|------------|---|---|---|---|---|---|---|--|--|
| Name  | P3MAT[7:0] |   |   |   |   |   |   |   |  |  |
| Туре  | R/W        |   |   |   |   |   |   |   |  |  |
| Reset | 1          | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

SFR Address = 0xAE; SFR Page = 0x00

| Bit   | Name             | Function                                                                                                                                                                                   |
|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | P3MAT[7:0]       | Port 3 Match Value.                                                                                                                                                                        |
|       |                  | Match comparison value used on Port 3 for bits in P3MAT which are set to 1.<br>0: P3.n pin logic value is compared with logic LOW.<br>1: P3.n pin logic value is compared with logic HIGH. |
| Note: | P3.1–P3.7 are on | ly available on the 48-pin and 40-pin packages                                                                                                                                             |



#### LIN Register Definition 21.7. LIN0ERR: LIN0 Error Register

| Bit   | 7 | 6 | 5 | 4     | 3    | 2    | 1   | 0      |
|-------|---|---|---|-------|------|------|-----|--------|
| Name  |   |   |   | SYNCH | PRTY | TOUT | СНК | BITERR |
| Туре  | R | R | R | R     | R    | R    | R   | R      |
| Reset | 0 | 0 | 0 | 0     | 0    | 0    | 0   | 0      |

Indirect Address = 0x0A

| Bit | Name   | Function                                                                                                                                                  |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Unused | Read = 000b; Write = Don't Care                                                                                                                           |
| 4   | SYNCH  | Synchronization Error Bit (slave mode only).                                                                                                              |
|     |        | 0: No error with the SYNCH FIELD has been detected.                                                                                                       |
|     |        | 1: Edges of the SYNCH FIELD are outside of the maximum tolerance.                                                                                         |
| 3   | PRTY   | Parity Error Bit (slave mode only).                                                                                                                       |
|     |        | 0: No parity error has been detected.                                                                                                                     |
|     |        | 1: A parity error has been detected.                                                                                                                      |
| 2   | TOUT   | Timeout Error Bit.                                                                                                                                        |
|     |        | 0: A timeout error has not been detected.                                                                                                                 |
|     |        | 1: A timeout error has been detected. This error is detected whenever one of the fol-<br>lowing conditions is met:                                        |
|     |        | • The master is expecting data from a slave and the slave does not respond.                                                                               |
|     |        | <ul> <li>The slave is expecting data but no data is transmitted on the bus.</li> </ul>                                                                    |
|     |        | <ul> <li>A frame is not finished within the maximum frame length.</li> <li>The application does not set the DTACK bit (LINOCTRL 4) or STOP bit</li> </ul> |
|     |        | (LINOCTRL.7) until the end of the reception of the first byte after the identifier.                                                                       |
| 1   | СНК    | Checksum Error Bit.                                                                                                                                       |
|     |        | 0: Checksum error has not been detected.                                                                                                                  |
|     |        | 1: Checksum error has been detected.                                                                                                                      |
| 0   | BITERR | Bit Transmission Error Bit.                                                                                                                               |
|     |        | 0: No error in transmission has been detected.                                                                                                            |
|     |        | 1: The bit value monitored during transmission is different than the bit value sent.                                                                      |



#### LIN Register Definition 21.9. LIN0DIV: LIN0 Divider Register

| Bit   | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|-------------|---|---|---|---|---|---|---|--|--|
| Name  | DIVLSB[3:0] |   |   |   |   |   |   |   |  |  |
| Туре  | R/W         |   |   |   |   |   |   |   |  |  |
| Reset | 1           | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

Indirect Address = 0x0C

| Bit | Name   | Function                                                                                                                                                                                                                 |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DIVLSB | LIN Baud Rate Divider Least Significant Bits.<br>The 8 least significant bits for the baud rate divider. The 9th and most significant bit<br>is the DIV9 bit (LIN0MUL.0). The valid range for the divider is 200 to 511. |

#### LIN Register Definition 21.10. LIN0MUL: LIN0 Multiplier Register

| Bit   | 7     | 6       | 5 | 4    | 3   | 2 | 1 | 0   |
|-------|-------|---------|---|------|-----|---|---|-----|
| Name  | PRESC | CL[1:0] |   | DIV9 |     |   |   |     |
| Туре  | R/    | W       |   |      | R/W |   |   | R/W |
| Reset | 1     | 1       | 1 | 1    | 1   | 1 | 1 | 1   |

Indirect Address = 0x0D

| Bit | Name        | Function                                                                                                                                       |
|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | PRESCL[1:0] | LIN Baud Rate Prescaler Bits.                                                                                                                  |
|     |             | These bits are the baud rate prescaler bits.                                                                                                   |
| 5:1 | LINMUL[4:0] | LIN Baud Rate Multiplier Bits.                                                                                                                 |
|     |             | These bits are the baud rate multiplier bits. These bits are not used in slave mode.                                                           |
| 0   | DIV9        | LIN Baud Rate Divider Most Significant Bit.                                                                                                    |
|     |             | The most significant bit of the baud rate divider. The 8 least significant bits are in LIN0DIV. The valid range for the divider is 200 to 511. |









### SFR Definition 26.4. TL0: Timer 0 Low Byte

| Bit                                      | 7    | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|------------------------------------------|------|----------|---|---|---|---|---|---|--|
| Nam                                      | e    | TL0[7:0] |   |   |   |   |   |   |  |
| Туре                                     | 9    | R/W      |   |   |   |   |   |   |  |
| Rese                                     | et 0 | 0        | 0 | 0 | 0 | 0 | 0 | 0 |  |
| SFR Address = 0x8A; SFR Page = All Pages |      |          |   |   |   |   |   |   |  |
| Bit                                      | Name | Function |   |   |   |   |   |   |  |

| Dit | Nume     | i unotori                                               |
|-----|----------|---------------------------------------------------------|
| 7:0 | TL0[7:0] | Timer 0 Low Byte.                                       |
|     |          | The TL0 register is the low byte of the 16-bit Timer 0. |

#### SFR Definition 26.5. TL1: Timer 1 Low Byte

| Bit                                      | 7             | 6                                                       | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------------------------------|---------------|---------------------------------------------------------|---|---|---|---|---|---|
| Nam                                      | Name TL1[7:0] |                                                         |   |   |   |   |   |   |
| Type R/W                                 |               |                                                         |   |   |   |   |   |   |
| Rese                                     | et 0          | 0                                                       | 0 | 0 | 0 | 0 | 0 | 0 |
| SFR Address = 0x8B; SFR Page = All Pages |               |                                                         |   |   |   |   |   |   |
| Bit                                      | Name          | Function                                                |   |   |   |   |   |   |
| 7:0                                      | TL1[7:0]      | Timer 1 Low Byte.                                       |   |   |   |   |   |   |
|                                          |               | The TL1 register is the low byte of the 16-bit Timer 1. |   |   |   |   |   |   |





Figure 27.9. PCA 9, 10 and 11-Bit PWM Mode Diagram

#### 27.3.6. 16-Bit Pulse Width Modulator Mode

A PCA module may also be operated in 16-Bit PWM mode. 16-bit PWM mode is independent of the other (8/9/10/11-bit) PWM modes. In this mode, the 16-bit capture/compare module defines the number of PCA clocks for the low time of the PWM signal. When the PCA counter matches the module contents, the output on CEXn is asserted high; when the 16-bit counter overflows, CEXn is asserted low. To output a varying duty cycle, new value writes should be synchronized with PCA CCFn match interrupts. 16-Bit PWM Mode is enabled by setting the ECOMn, PWMn, and PWM16n bits in the PCA0CPMn register. For a varying duty cycle, match interrupts should be enabled (ECCFn = 1 AND MATn = 1) to help synchronize the capture/compare register writes. If the MATn bit is set to 1, the CCFn flag for the module will be set each time a 16-bit comparator match (rising edge) occurs. The CF flag in PCA0CN can be used to detect the overflow (falling edge). The duty cycle for 16-Bit PWM Mode is given by Equation 27.4.

**Important Note About Capture/Compare Registers**: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1.

 $Duty Cycle = \frac{(65536 - PCA0CPn)}{65536}$ 

#### Equation 27.4. 16-Bit PWM Duty Cycle

Using Equation 27.4, the largest duty cycle is 100% (PCA0CPn = 0), and the smallest duty cycle is 0.0015% (PCA0CPn = 0xFFFF). A 0% duty cycle may be generated by clearing the ECOMn bit to 0.



### SFR Definition 27.2. PCA0MD: PCA Mode

| Bit   | 7                                                                                                                                                                                               | 6                                                                                                                                                                                                                                                                                                                                                                                                                               | 5     | 4 | 3        | 2   | 1   | 0   |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|----------|-----|-----|-----|--|--|
| Name  | CIDL                                                                                                                                                                                            | WDTE                                                                                                                                                                                                                                                                                                                                                                                                                            | WDLCK |   | CPS[2:0] |     |     | ECF |  |  |
| Туре  | R/W                                                                                                                                                                                             | R/W                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W   | R | R/W      | R/W | R/W | R/W |  |  |
| Rese  | t 0                                                                                                                                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                               | 0     | 0 | 0        | 0   | 0   | 0   |  |  |
| SFR A | ddress = 0                                                                                                                                                                                      | xD9; SFR Page = 0x00                                                                                                                                                                                                                                                                                                                                                                                                            |       |   |          |     |     |     |  |  |
| Bit   | Name                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |   | Function |     |     |     |  |  |
| 7     | CIDL                                                                                                                                                                                            | <ul> <li>PCA Counter/Timer Idle Control.</li> <li>Specifies PCA behavior when CPU is in Idle Mode.</li> <li>0: PCA continues to function normally while the system controller is in Idle Mode.</li> <li>1: PCA operation is suspended while the system controller is in Idle Mode.</li> </ul>                                                                                                                                   |       |   |          |     |     |     |  |  |
| 6     | WDTE                                                                                                                                                                                            | Watchdog Timer Enable<br>If this bit is set, PCA Module 5 is used as the watchdog timer.<br>0: Watchdog Timer disabled.<br>1: PCA Module 5 enabled as Watchdog Timer.                                                                                                                                                                                                                                                           |       |   |          |     |     |     |  |  |
| 5     | WDLCK                                                                                                                                                                                           | <ul> <li>Watchdog Timer Lock</li> <li>This bit locks/unlocks the Watchdog Timer Enable. When WDLCK is set, the Watchdog</li> <li>Timer may not be disabled until the next system reset.</li> <li>0: Watchdog Timer Enable unlocked.</li> <li>1: Watchdog Timer Enable locked.</li> </ul>                                                                                                                                        |       |   |          |     |     |     |  |  |
| 4     | Unused                                                                                                                                                                                          | Read = 0b, Write = Don't care.                                                                                                                                                                                                                                                                                                                                                                                                  |       |   |          |     |     |     |  |  |
| 3:1   | CPS[2:0]                                                                                                                                                                                        | PCA Counter/Timer Pulse Select.         These bits select the timebase source for the PCA counter         000: System clock divided by 12         001: System clock divided by 4         010: Timer 0 overflow         011: High-to-low transitions on ECI (max rate = system clock divided by 4)         100: System clock         101: External clock divided by 8 (synchronized with the system clock)         11x: Reserved |       |   |          |     |     |     |  |  |
| 0     | ECF                                                                                                                                                                                             | PCA Counter/Timer Overflow Interrupt Enable.                                                                                                                                                                                                                                                                                                                                                                                    |       |   |          |     |     |     |  |  |
|       |                                                                                                                                                                                                 | <ul> <li>This bit sets the masking of the PCA Counter/Timer Overflow (CF) interrupt.</li> <li>0: Disable the CF interrupt.</li> <li>1: Enable a PCA Counter/Timer Overflow interrupt request when CF (PCA0CN.7) is set.</li> </ul>                                                                                                                                                                                              |       |   |          |     |     |     |  |  |
| Note: | <b>Jote:</b> When the WDTE bit is set to 1, the other bits in the PCA0MD register cannot be modified. To change the contents of the PCA0MD register, the Watchdog Timer must first be disabled. |                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |   |          |     |     |     |  |  |

