

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SCI, SPI, UART/USART, USB                                |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 38                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.63V                                                               |
| Data Converters            | A/D 14x12b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 48-TQFP                                                                    |
| Supplier Device Package    | 48-TQFP (7x7)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamda1g15b-abt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 4. Block Diagram



1. Some products have different number of SERCOM instances, Timer/Counter instances, PTC signals and ADC signals. Refer to the Configuration Summary for details.

This bit is set when Hot-Plugging is enabled.

This bit is cleared when Hot-Plugging is disabled. This is the case when the SWCLK function is changed. Only a power-reset or a external reset can set it again.

# Bits 3,2 – DCCDx: Debug Communication Channel x Dirty [x=1..0]

Writing a '0' to this bit has no effect.

Writing a '1' to this bit has no effect.

This bit is set when DCCx is written.

This bit is cleared when DCCx is read.

# Bit 1 – DBGPRES: Debugger Present

Writing a '0' to this bit has no effect.

Writing a '1' to this bit has no effect.

This bit is set when a debugger probe is detected.

This bit is never cleared.

#### Bit 0 – PROT: Protected

Writing a '0' to this bit has no effect.

Writing a '1' to this bit has no effect.

This bit is set at power-up when the device is protected.

This bit is never cleared.

# 15.13.4 Address

Name:ADDROffset:0x0004 [ID-00001c14]Reset:0x00000000Property:PAC Write-Protection

Figure 16-2. Example of SERCOM clock



# 16.2 Synchronous and Asynchronous Clocks

As the CPU and the peripherals can be in different clock domains, i.e. they are clocked from different clock sources and/or with different clock speeds, some peripheral accesses by the CPU need to be synchronized. In this case the peripheral includes a SYNCBUSY status register that can be used to check if a sync operation is in progress.

For a general description, see Register Synchronization. Some peripherals have specific properties described in their individual sub-chapter "Synchronization".

In the datasheet, references to Synchronous Clocks are referring to the CPU and bus clocks, while asynchronous clocks are generated by the Generic Clock Controller (GCLK).

# 16.3 Register Synchronization

There are two different register synchronization schemes implemented on this device: *common synchronizer register synchronization* and *distributed synchronizer register synchronization*.

The modules using a common synchronizer register synchronization are: GCLK, WDT, RTC, EIC, TC, ADC, AC and DAC.

The modules adopting a distributed synchronizer register synchronization are: SERCOM USART, SERCOM SPI, SERCOM I2C, I2S, TCC, USB.

# 16.3.1 Common Synchronizer Register Synchronization

# 16.3.1.1 Overview

All peripherals are composed of one digital bus interface connected to the APB or AHB bus and running from a corresponding clock in the Main Clock domain, and one peripheral core running from the peripheral Generic Clock (GCLK).

Communication between these clock domains must be synchronized. This mechanism is implemented in hardware, so the synchronization process takes place even if the peripheral generic clock is running from the same clock source and on the same frequency as the bus interface.

All registers in the bus interface are accessible without synchronization. All registers in the peripheral core are synchronized when written. Some registers in the peripheral core are synchronized when read. Each individual register description will have the properties "Read-Synchronized" and/or "Write-Synchronized" if a register is synchronized.

As shown in the figure below, the common synchronizer is used for all registers in one peripheral. Therefore, status register (STATUS) of each peripheral can be synchronized at a time.

stall. APB registers can also be read while the synchronization is ongoing without causing the peripheral bus to stall.

# 16.3.1.3 Read-Synchronization

Reading a read-synchronized peripheral core register will cause the peripheral bus to stall immediately until the read-synchronization is complete. STATUS.SYNCBUSY will not be set. Refer to Synchronization Delay for details on the synchronization delay. Note that reading a read-synchronized peripheral core register while STATUS.SYNCBUSY is one will cause the peripheral bus to stall twice; first because of the ongoing synchronization, and then again because reading a read-synchronized core register will cause the peripheral bus to stall immediately.

# 16.3.1.4 Completion of synchronization

The user can either poll STATUS.SYNCBUSY or use the Synchronisation Ready interrupt (if available) to check when the synchronization is complete. It is also possible to perform the next read/write operation and wait, as this next operation will be started once the previous write/read operation is synchronized and/or complete.

# 16.3.1.5 Read Request

The read request functionality is only available to peripherals that have the Read Request register (READREQ) implemented. Refer to the register description of individual peripheral chapters for details.

To avoid forcing the peripheral bus to stall when reading read-synchronized peripheral core registers, the read request mechanism can be used.

# **Basic Read Request**

Writing a '1' to the Read Request bit in the Read Request register (READREQ.RREQ) will request readsynchronization of the register specified in the Address bits in READREQ (READREQ.ADDR) and set STATUS.SYNCBUSY. When read-synchronization is complete, STATUS.SYNCBUSY is cleared. The read-synchronized value is then available for reading without delay until READREQ.RREQ is written to '1' again.

The address to use is the offset to the peripheral's base address of the register that should be synchronized.

# **Continuous Read Request**

Writing a '1' to the Read Continuously bit in READREQ (READREQ.RCONT) will force continuous readsynchronization of the register specified in READREQ.ADDR. The latest value is always available for reading without stalling the bus, as the synchronization mechanism is continuously synchronizing the given value.

SYNCBUSY is set for the first synchronization, but not for the subsequent synchronizations. If another synchronization is attempted, i.e. by executing a write-operation of a write-synchronized register, the read request will be stopped, and will have to be manually restarted.

# Note:

The continuous read-synchronization is paused in sleep modes where the generic clock is not running. This means that a new read request is required if the value is needed immediately after exiting sleep.

# 16.3.1.6 Enable Write-Synchronization

Writing to the Enable bit in the Control register (CTRL.ENABLE) will also trigger write-synchronization and set STATUS.SYNCBUSY. CTRL.ENABLE will read its new value immediately after being written. The Synchronisation Ready interrupt (if available) cannot be used for Enable write-synchronization.

When the enable write-synchronization is ongoing (STATUS.SYNCBUSY is one), attempt to do any of the following will cause the peripheral bus to stall until the enable synchronization is complete:

# 18.8.5 APBB Clock Select

Name:APBBSELOffset:0x0A [ID-00001b7b]Reset:0x00Property:Write-Protected

| Bit    | 7 | 6 | 5 | 4 | 3 | 2   | 1            | 0   |
|--------|---|---|---|---|---|-----|--------------|-----|
|        |   |   |   |   |   |     | APBBDIV[2:0] |     |
| Access |   |   |   |   |   | R/W | R/W          | R/W |
| Reset  |   |   |   |   |   | 0   | 0            | 0   |

# Bits 2:0 – APBBDIV[2:0]: APBB Prescaler Selection

These bits define the division ratio of the APBB clock prescaler (2<sup>n</sup>).

| APBBDIV[2:0] | Name   | Description   |
|--------------|--------|---------------|
| 0x0          | DIV1   | Divide by 1   |
| 0x1          | DIV2   | Divide by 2   |
| 0x2          | DIV4   | Divide by 4   |
| 0x3          | DIV8   | Divide by 8   |
| 0x4          | DIV16  | Divide by 16  |
| 0x5          | DIV32  | Divide by 32  |
| 0x6          | DIV64  | Divide by 64  |
| 0x7          | DIV128 | Divide by 128 |

# 18.8.6 APBC Clock Select

Name:APBCSELOffset:0x0B [ID-00001b7b]Reset:0x00Property:Write-Protected

| Bit    | 7 | 6 | 5 | 4 | 3 | 2   | 1            | 0   |
|--------|---|---|---|---|---|-----|--------------|-----|
|        |   |   |   |   |   |     | APBCDIV[2:0] |     |
| Access |   |   |   |   |   | R/W | R/W          | R/W |
| Reset  |   |   |   |   |   | 0   | 0            | 0   |

# Bits 2:0 – APBCDIV[2:0]: APBC Prescaler Selection

These bits define the division ratio of the APBC clock prescaler (2<sup>n</sup>).

| APBCDIV[2:0] | Name | Description |
|--------------|------|-------------|
| 0x0          | DIV1 | Divide by 1 |
| 0x1          | DIV2 | Divide by 2 |

| Bit    | 31       | 30       | 29  | 28      | 27         | 26    | 25           | 24  |
|--------|----------|----------|-----|---------|------------|-------|--------------|-----|
|        |          |          |     |         |            |       |              |     |
| Access |          |          |     |         |            |       |              |     |
| Reset  |          |          |     |         |            |       |              |     |
|        |          |          |     |         |            |       |              |     |
| Bit    | 23       | 22       | 21  | 20      | 19         | 18    | 17           | 16  |
|        |          |          |     |         | CALIB[6:0] |       |              |     |
| Access |          | R/W      | R/W | R/W     | R/W        | R/W   | R/W          | R/W |
| Reset  |          | 0        | 1   | 1       | 1          | 1     | 1            | 1   |
|        |          |          |     |         |            |       |              |     |
| Bit    | 15       | 14       | 13  | 12      | 11         | 10    | 9            | 8   |
|        |          |          |     | WRTLOCK |            |       | STARTUP[2:0] |     |
| Access |          |          |     | R/W     |            | R/W   | R/W          | R/W |
| Reset  |          |          |     | 0       |            | 0     | 0            | 0   |
|        |          |          |     |         |            |       |              |     |
| Bit    | 7        | 6        | 5   | 4       | 3          | 2     | 1            | 0   |
|        | ONDEMAND | RUNSTDBY |     |         |            | EN32K | ENABLE       |     |
| Access | R/W      | R/W      |     |         |            | R/W   | R/W          |     |
| Reset  | 1        | 0        |     |         |            | 0     | 0            |     |

# Bits 22:16 – CALIB[6:0]: Oscillator Calibration

These bits control the oscillator calibration.

This value must be written by the user.

Factory calibration values can be loaded from the non-volatile memory.

# Bit 12 – WRTLOCK: Write Lock

This bit locks the OSC32K register for future writes to fix the OSC32K configuration.

| Value | Description                             |
|-------|-----------------------------------------|
| 0     | The OSC32K configuration is not locked. |
| 1     | The OSC32K configuration is locked.     |

# Bits 10:8 – STARTUP[2:0]: Oscillator Start-Up Time

These bits select start-up time for the oscillator.

The OSCULP32K oscillator is used as input clock to the startup counter.

# Table 19-7. Start-Up Time for 32kHz Internal Oscillator

| STARTUP[2:0] | Number of OSC32K clock cycles | Approximate Equivalent Time<br>(OSCULP= 32 kHz) <sup>1)(2)(3)</sup> |
|--------------|-------------------------------|---------------------------------------------------------------------|
| 0x0          | 3                             | 92µs                                                                |
| 0x1          | 4                             | 122µs                                                               |
| 0x2          | 6                             | 183µs                                                               |
| 0x3          | 10                            | 305µs                                                               |
| 0x4          | 18                            | 549µs                                                               |
| 0x5          | 34                            | 1038µs                                                              |

# $f_{PERIODIC} = \frac{f_{\text{GCLK\_RTC}}}{2^{n+3}}$

f<sub>GCLK\_RTC</sub> is the frequency of the internal prescaler clock, GCLK\_RTC, and n is the position of the EVCTRL.PEREOn bit. For example, PER0 will generate an event every eight CLK\_RTC\_OSC cycles, PER1 every 16 cycles, etc. This is shown in the figure below. Periodic events are independent of the prescaler setting used by the RTC counter, except if CTRL.PRESCALER is zero. Then, no periodic events will be generated.

# Figure 21-4. Example Periodic Events



# 21.6.9.2 Frequency Correction

The RTC Frequency Correction module employs periodic counter corrections to compensate for a tooslow or too-fast oscillator. Frequency correction requires that CTRL.PRESCALER is greater than 1.

The digital correction circuit adds or subtracts cycles from the RTC prescaler to adjust the frequency in approximately 1ppm steps. Digital correction is achieved by adding or skipping a single count in the prescaler once every 1024 GCLK\_RTC cycles. The Value bit group in the Frequency Correction register (FREQCORR.VALUE) determines the number of times the adjustment is applied over 976 of these periods. The resulting correction is as follows:

Correction in PPM =  $\frac{\text{FREQCORR.VALUE}}{1024 \cdot 976} \cdot 10^{6} \text{PPM}$ 

This results in a resolution of 1.0006PPM.

The Sign bit in the Frequency Correction register (FREQCORR.SIGN) determines the direction of the correction. A positive value will speed up the frequency, and a negative value will slow down the frequency. Digital correction also affects the generation of the periodic events from the prescaler. When the correction is applied at the end of the correction cycle period, the interval between the previous periodic event and the next occurrence may also be shortened or lengthened depending on the correction value.

# 21.7 Register Summary

The register mapping depends on the Operating Mode bits in the Control register (CTRL.MODE). The register summary is presented for each of the three modes.

| Bit    | 31  | 30  | 29  | 28     | 27         | 26  | 25  | 24  |
|--------|-----|-----|-----|--------|------------|-----|-----|-----|
|        |     |     |     | CRCDAT | AIN[31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W        | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0          | 0   | 0   | 0   |
|        |     |     |     |        |            |     |     |     |
| Bit    | 23  | 22  | 21  | 20     | 19         | 18  | 17  | 16  |
|        |     |     |     | CRCDAT | AIN[23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W        | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0          | 0   | 0   | 0   |
| Bit    | 15  | 14  | 13  | 12     | 11         | 10  | 9   | 8   |
| [      |     |     |     | CRCDAT | AIN[15:8]  |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W        | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0          | 0   | 0   | 0   |
| Bit    | 7   | 6   | 5   | 4      | 3          | 2   | 1   | 0   |
| [      |     |     |     | CRCDA  | TAIN[7:0]  |     |     |     |
| Access | R/W | R/W | R/W | R/W    | R/W        | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0      | 0          | 0   | 0   | 0   |

# Bits 31:0 – CRCDATAIN[31:0]: CRC Data Input

These bits store the data for which the CRC checksum is computed. A new CRC Checksum is ready (CRCBEAT+ 1) clock cycles after the CRCDATAIN register is written.

# 22.8.4 CRC Checksum

The CRCCHKSUM represents the 16- or 32-bit checksum value and the generated CRC. The register is reset to zero by default, but it is possible to reset all bits to one by writing the CRCCHKSUM register directly. It is possible to write this register only when the CRC module is disabled. If CRC-32 is selected and the CRC Status Busy flag is cleared (i.e., CRC generation is completed or aborted), the bit reversed (bit 31 is swapped with bit 0, bit 30 with bit 1, etc.) and complemented result will be read from CRCCHKSUM. If CRC-16 is selected or the CRC Status Busy flag is set (i.e., CRC generation is ongoing), CRCCHKSUM will contain the actual content.

Name:CRCCHKSUMOffset:0x08 [ID-00001ece]Reset:0x00000000Property:PAC Write-Protection, Enable-Protected

| Bit    | 31      | 30      | 29      | 28      | 27      | 26      | 25      | 24      |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
|        |         |         |         |         |         |         |         |         |
| Access |         |         |         |         |         |         |         |         |
| Reset  |         |         |         |         |         |         |         |         |
|        |         |         |         |         |         |         |         |         |
| Bit    | 23      | 22      | 21      | 20      | 19      | 18      | 17      | 16      |
|        |         |         |         |         |         |         | EXTINTx | EXTINTx |
| Access |         | •       | 1       |         |         | •       | R/W     | R/W     |
| Reset  |         |         |         |         |         |         | 0       | 0       |
|        |         |         |         |         |         |         |         |         |
| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9       | 8       |
|        | EXTINTx |
| Access | R/W     |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |
|        |         |         |         |         |         |         |         |         |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|        | EXTINTx |
| Access | R/W     |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

Bits 17,16,15,14,13,12,11,10,9,8,7,6,5,4,3,2,1,0 – EXTINTx : External Interrupt x Enable [x=17..0] Writing a zero to this bit has no effect.

Writing a one to this bit will clear the External Interrupt x Enable bit, which enables the external interrupt.

| Value | Description                           |
|-------|---------------------------------------|
| 0     | The external interrupt x is disabled. |
| 1     | The external interrupt x is enabled.  |

# 23.8.7 Interrupt Enable Set

 Name:
 INTENSET

 Offset:
 0x0C [ID-00001959]

 Reset:
 0x0000000

 Property:
 Write-Protected

# SAM DA1

| Bit    | 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|        |           |           |           |           |           |           |           |           |
| Access |           |           |           |           |           |           |           |           |
| Reset  |           |           |           |           |           |           |           |           |
|        |           |           |           |           |           |           |           |           |
| Bit    | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|        |           |           |           |           |           |           | WAKEUPENx | WAKEUPENx |
| Access |           |           |           |           |           |           | R/W       | R/W       |
| Reset  |           |           |           |           |           |           | 0         | 0         |
|        |           |           |           |           |           |           |           |           |
| Bit    | 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         |
|        | WAKEUPENx |
| Access | R/W       |
| Reset  | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
|        |           |           |           |           |           |           |           |           |
| Bit    | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|        | WAKEUPENx |
| Access | R/W       |
| Reset  | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |

# Bits 17,16,15,14,13,12,11,10,9,8,7,6,5,4,3,2,1,0 – WAKEUPENx : External Interrupt x Wake-up Enable [x=17..0]

This bit enables or disables wake-up from sleep modes when the EXTINTx pin matches the external interrupt sense configuration.

| Value | Description                               |
|-------|-------------------------------------------|
| 0     | Wake-up from the EXTINTx pin is disabled. |
| 1     | Wake-up from the EXTINTx pin is enabled.  |

# 23.8.10 Configuration n

 Name:
 CONFIG

 Offset:
 0x18 + n\*0x04 [n=0..2]

 Reset:
 0x0000000

 Property:
 Write-Protected

| Bit    | 31 | 30 | 29 | 28      | 27        | 26 | 25 | 24 |
|--------|----|----|----|---------|-----------|----|----|----|
|        |    |    |    | SAMPLIN | NG[31:24] |    |    |    |
| Access | W  | W  | W  | W       | W         | W  | W  | W  |
| Reset  | 0  | 0  | 0  | 0       | 0         | 0  | 0  | 0  |
|        |    |    |    |         |           |    |    |    |
| Bit    | 23 | 22 | 21 | 20      | 19        | 18 | 17 | 16 |
|        |    |    |    | SAMPLIN | NG[23:16] |    |    |    |
| Access | W  | W  | W  | W       | W         | W  | W  | W  |
| Reset  | 0  | 0  | 0  | 0       | 0         | 0  | 0  | 0  |
|        |    |    |    |         |           |    |    |    |
| Bit    | 15 | 14 | 13 | 12      | 11        | 10 | 9  | 8  |
|        |    |    |    | SAMPLI  | NG[15:8]  |    |    |    |
| Access | W  | W  | W  | W       | W         | W  | W  | W  |
| Reset  | 0  | 0  | 0  | 0       | 0         | 0  | 0  | 0  |
|        |    |    |    |         |           |    |    |    |
| Bit    | 7  | 6  | 5  | 4       | 3         | 2  | 1  | 0  |
|        |    |    |    | SAMPL   | ING[7:0]  |    |    |    |
| Access | W  | W  | W  | W       | W         | W  | W  | W  |
| Reset  | 0  | 0  | 0  | 0       | 0         | 0  | 0  | 0  |

# Bits 31:0 – SAMPLING[31:0]: Input Sampling Mode

Configures the input sampling functionality of the I/O pin input samplers, for pins configured as inputs via the Data Direction register (DIR).

The input samplers are enabled and disabled in sub-groups of eight. Thus if any pins within a byte request continuous sampling, all pins in that eight pin sub-group will be continuously sampled.

| Value | Description                                 |
|-------|---------------------------------------------|
| 0     | The I/O pin input synchronizer is disabled. |
| 1     | The I/O pin input synchronizer is enabled.  |

# 25.8.11 Write Configuration

This write-only register is used to configure several pins simultaneously with the same configuration and/or peripheral multiplexing.

In order to avoid side effect of non-atomic access, 8-bit or 16-bit writes to this register will have no effect. Reading this register always returns zero.

The I/O pins are assembled in PORT groups with up to 32 pins. Group 0 consists of the PA pins, group 1 is for the PB pins, etc. Each PORT group has its own set of PORT registers with offset 0x80. The available number of PORT groups may depend on the package/pin number of the device.

Name:WRCONFIGOffset:0x28 [ID-000011ca]Reset:0x00000000Property:PAC Write-Protection

| Offset | Name     | Bit Pos. |          |        |        |        |          |          |              |          |
|--------|----------|----------|----------|--------|--------|--------|----------|----------|--------------|----------|
| 0x2A   |          | 23:16    |          |        |        |        | MCx      | MCx      | MCx          | MCx      |
| 0x2B   | -        | 31:24    |          |        |        |        |          |          |              |          |
| 0x2C   |          | 7:0      |          |        |        |        | ERR      | CNT      | TRG          | OVF      |
| 0x2D   |          | 15:8     | FAULTx   | FAULTx | FAULTB | FAULTA | DFS      |          |              |          |
| 0x2E   | INTFLAG  | 23:16    |          |        |        |        | MCx      | MCx      | MCx          | MCx      |
| 0x2F   | -        | 31:24    |          |        |        |        |          |          |              |          |
| 0x30   |          | 7:0      | PERBV    | WAVEBV | PATTBV |        | DFS      |          | IDX          | STOP     |
| 0x31   | -        | 15:8     | FAULTx   | FAULTx | FAULTB | FAULTA | FAULT1IN | FAULTOIN | FAULTBIN     | FAULTAIN |
| 0x32   | STATUS   | 23:16    |          |        |        |        | CCBVx    | CCBVx    | CCBVx        | CCBVx    |
| 0x33   | -        | 31:24    |          |        |        |        | CMPx     | CMPx     | CMPx         | CMPx     |
| 0x34   |          | 7:0      |          |        |        | COUN   | IT[7:0]  |          |              |          |
| 0x35   |          | 15:8     |          |        |        | COUN   | T[15:8]  |          |              |          |
| 0x36   | COUNT    | 23:16    |          |        |        | COUNT  | [23:16]  |          |              |          |
| 0x37   |          | 31:24    |          |        |        |        |          |          |              |          |
| 0x38   |          | 7:0      |          |        |        | PGE    | 0[7:0]   |          |              |          |
| 0x39   | PATT     | 15:8     |          |        |        | PGV    | 0[7:0]   |          |              |          |
| 0x3A   |          |          |          |        |        |        |          |          |              |          |
|        | Reserved |          |          |        |        |        |          |          |              |          |
| 0x3B   |          |          |          |        |        |        |          |          |              |          |
| 0x3C   |          | 7:0      | CIPEREN  |        | RAM    | P[1:0] |          |          | WAVEGEN[2:0] | ]        |
| 0x3D   |          | 15:8     |          |        |        |        | CICCEN3  | CICCEN2  | CICCEN1      | CICCEN0  |
| 0x3E   | VVAVE    | 23:16    |          |        |        |        | POL3     | POL2     | POL1         | POL0     |
| 0x3F   |          | 31:24    |          |        |        |        | SWAP3    | SWAP2    | SWAP1        | SWAP0    |
| 0x40   |          | 7:0      | PER      | [1:0]  |        |        | DITHE    | ER[5:0]  |              |          |
| 0x41   |          | 15:8     | PER[9:2] |        |        |        |          |          |              |          |
| 0x42   | PER      | 23:16    |          |        |        | PER[   | 17:10]   |          |              |          |
| 0x43   | -        | 31:24    |          |        |        |        |          |          |              |          |
| 0x44   |          | 7:0      | CC[      | 1:0]   |        |        | DITHE    | ER[5:0]  | 1            |          |
| 0x45   |          | 15:8     |          |        |        | CC[    | 9:2]     |          |              |          |
| 0x46   |          | 23:16    |          |        |        | CC[1   | 7:10]    |          |              |          |
| 0x47   |          | 31:24    |          |        |        |        |          |          |              |          |
| 0x48   |          | 7:0      | CC[      | 1:0]   |        |        | DITHE    | ER[5:0]  |              |          |
| 0x49   | 001      | 15:8     |          |        |        | CC[    | 9:2]     |          |              |          |
| 0x4A   |          | 23:16    |          |        |        | CC[1   | 7:10]    |          |              |          |
| 0x4B   |          | 31:24    |          |        |        |        |          |          |              |          |
| 0x4C   |          | 7:0      | CC[      | 1:0]   |        |        | DITHE    | ER[5:0]  |              |          |
| 0x4D   | 002      | 15:8     |          |        |        | CC[    | 9:2]     |          |              |          |
| 0x4E   | 002      | 23:16    |          |        |        | CC[1   | 7:10]    |          |              |          |
| 0x4F   |          | 31:24    |          |        |        |        |          |          |              |          |
| 0x50   |          | 7:0      | CC[      | 1:0]   |        |        | DITHE    | ER[5:0]  |              |          |
| 0x51   | 003      | 15:8     |          |        |        | CC     | 9:2]     |          |              |          |
| 0x52   |          | 23:16    |          |        |        | CC[1   | 7:10]    |          |              |          |
| 0x53   |          | 31:24    |          |        |        |        |          |          |              |          |
| 0x54   |          |          |          |        |        |        |          |          |              |          |
|        | Reserved |          |          |        |        |        |          |          |              |          |
| 0x63   |          |          |          |        |        |        |          |          |              |          |
| 0x64   | PATTB    | 7:0      |          |        |        | PGEB   | 80[7:0]  |          |              |          |

| Value | Name     | Description                               |
|-------|----------|-------------------------------------------|
| 0x3   | UPDATE   | Force update of double buffered registers |
| 0x4   | READSYNC | Force a read synchronization of COUNT     |

# Bits 4:3 – IDXCMD[1:0]: Ramp Index Command

These bits can be used to force cycle A and cycle B changes in RAMP2 and RAMP2A operation. On timer/counter update condition, the command is executed, the IDX flag in STATUS register is updated and the IDXCMD command is cleared.

Writing a zero to these bits has no effect.

Writing a valid value to these bits will set a command.

| Value | Name    | Description                                                     |
|-------|---------|-----------------------------------------------------------------|
| 0x0   | DISABLE | Command disabled: IDX toggles between cycles A and B            |
| 0x1   | SET     | Set IDX: cycle B will be forced in the next cycle               |
| 0x2   | CLEAR   | Clear IDX: cycle A will be forced in next cycle                 |
| 0x3   | HOLD    | Hold IDX: the next cycle will be the same as the current cycle. |

# Bit 2 – ONESHOT: One-Shot

This bit controls one-shot operation of the TCC. When in one-shot operation, the TCC will stop counting on the next overflow/underflow condition or a stop command.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will enable the one-shot operation.

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 0     | The TCC will count continuously.                                     |
| 1     | The TCC will stop counting on the next underflow/overflow condition. |

# Bit 1 – LUPD: Lock Update

This bit controls the update operation of the TCC buffered registers.

When CTRLB.LUPD is set, no any update of the registers with value of its buffered register is performed on hardware UPDATE condition. Locking the update ensures that all buffer registers are valid before an hardware update is performed. After all the buffer registers are loaded correctly, the buffered registers can be unlocked.

This bit has no effect when input capture operation is enabled.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will lock updating.

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 0     | The CCBx, PERB, PGVB, PGOB, and SWAPBx buffer registers values are copied into the |
|       | corresponding CCx, PER, PGV, PGO and SWAPx registers on hardware update condition. |
| 1     | The CCBx, PERB, PGVB, PGOB, and SWAPBx buffer registers values are not copied into |
|       | CCx, PER, PGV, PGO and SWAPx registers on hardware update condition.               |

# Bit 0 – DIR: Counter Direction

This bit is used to change the direction of the counter.

Writing a '0' to this bit has no effect

Writing a '1' to this bit will clear the bit and make the counter count up.

# 33.8.5 Fault Control A and B

 Name:
 FCTRLA, FCTRLB

 Offset:
 0x0C + n\*0x04 [n=0..1]

 Reset:
 0x0000000

 Property:
 PAC Write-Protection, Enable-Protected

| Bit    | 31      | 30              | 29           | 28    | 27       | 26      | 25       | 24     |
|--------|---------|-----------------|--------------|-------|----------|---------|----------|--------|
| Γ      |         |                 |              |       |          | FILTER  | /AL[3:0] |        |
| Access |         |                 |              |       | R/W      | R/W     | R/W      | R/W    |
| Reset  |         |                 |              |       | 0        | 0       | 0        | 0      |
| Bit    | 23      | 22              | 21           | 20    | 19       | 18      | 17       | 16     |
| Γ      |         |                 |              | BLANK | VAL[7:0] |         |          |        |
| Access | R/W     | R/W             | R/W          | R/W   | R/W      | R/W     | R/W      | R/W    |
| Reset  | 0       | 0               | 0            | 0     | 0        | 0       | 0        | 0      |
| Bit    | 15      | 14              | 13           | 12    | 11       | 10      | 9        | 8      |
| Γ      |         |                 | CAPTURE[2:0] |       | CHS      | EL[1:0] | HAL      | Г[1:0] |
| Access |         | R/W             | R/W          | R/W   | R/W      | R/W     | R/W      | R/W    |
| Reset  |         | 0               | 0            | 0     | 0        | 0       | 0        | 0      |
| Bit    | 7       | 6               | 5            | 4     | 3        | 2       | 1        | 0      |
| Γ      | RESTART | BLANK[1:0] QUAL |              |       | KEEP     |         | SRC      | 2[1:0] |
| Access | R/W     | R/W             | R/W          | R/W   | R/W      |         | R/W      | R/W    |
| Reset  | 0       | 0               | 0            | 0     | 0        |         | 0        | 0      |

# Bits 27:24 – FILTERVAL[3:0]: Recoverable Fault n Filter Value

These bits define the filter value applied on MCEx (x=0,1) event input line. The value must be set to zero when MCEx event is used as synchronous event.

# Bits 23:16 – BLANKVAL[7:0]: Recoverable Fault n Blanking Value

These bits determine the duration of the blanking of the fault input source. Activation and edge selection of the blank filtering are done by the BLANK bits (FCTRLn.BLANK).

When enabled, the fault input source is internally disabled for BLANKVAL\* prescaled GCLK\_TCC periods after the detection of the waveform edge.

# Bits 14:12 – CAPTURE[2:0]: Recoverable Fault n Capture Action

These bits select the capture and Fault n interrupt/event conditions.

# Table 33-8. Fault n Capture Action

| Value | Name    | Description                                                                                                                                                      |
|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0   | DISABLE | Capture on valid recoverable Fault n is disabled                                                                                                                 |
| 0x1   | CAPT    | On rising edge of a valid recoverable Fault n, capture counter value on channel selected by CHSEL[1:0].<br>INTFLAG.FAULTn flag rises on each new captured value. |

For isochronous endpoints, EPSTATUS.BK1RDY is cleared and EPINTFLAG.TRCPT1 is set.

For all non-isochronous endpoints the USB module waits for an ACK handshake from the host. If an ACK handshake is not received within 16 bit times, the USB module returns to idle and waits for the next token packet. If an ACK handshake is successfully received EPSTATUS.BK1RDY is cleared, EPINTFLAG.TRCPT1 is set and EPSTATUS.DTGLIN is toggled.

# 34.6.2.10 Multi-Packet Transfers for IN Endpoint

The total number of data bytes to be sent is written to PCKSIZE.BYTE\_COUNT as for normal operation. The Multi-packet size register (PCKSIZE.MULTI\_PACKET\_SIZE) is used to store the number of bytes that are sent, and must be written to zero when setting up a new transfer.

When an IN token is received, PCKSIZE.BYTE\_COUNT and PCKSIZE.MULTI\_PACKET\_SIZE are fetched. If PCKSIZE.BYTE\_COUNT minus PCKSIZE.MULTI\_PACKET\_SIZE is less than the endpoint PCKSIZE.SIZE, endpoint BYTE\_COUNT minus endpoint PCKSIZE.MULTI\_PACKET\_SIZE bytes are transmitted, otherwise PCKSIZE.SIZE number of bytes are transmitted. If endpoint PCKSIZE.BYTE\_COUNT is a multiple of PCKSIZE.SIZE, the last packet sent will be zero-length if the AUTOZLP bit is set.

If a maximum payload size packet was sent (i.e. not the last transaction), MULTI\_PACKET\_SIZE will be incremented by the PCKSIZE.SIZE. If the endpoint is not isochronous the EPSTATUS.DTLGIN bit will be toggled when the transaction has completed. If a short packet was sent (i.e. the last transaction), MULTI\_PACKET\_SIZE is incremented by the data payload. EPSTATUS.BK0/1RDY will be cleared and EPINTFLAG.TRCPT0/1 will be set.

#### 34.6.2.11 Ping-Pong Operation

When an endpoint is configured for ping-pong operation, it uses both the input and output data buffers (banks) for a given endpoint in a single direction. The direction is selected by enabling one of the IN or OUT direction in EPCFG.EPTYPE0/1 and configuring the opposite direction in EPCFG.EPTYPE1/0 as Dual Bank.

When ping-pong operation is enabled for an endpoint, the endpoint in the opposite direction must be configured as dual bank. The data buffer, data address pointer and byte counter from the enabled endpoint are used as Bank 0, while the matching registers from the disabled endpoint are used as Bank 1.



#### Figure 34-6. Ping-Pong Overview

| Value | Description                                                                                 |
|-------|---------------------------------------------------------------------------------------------|
| 0     | The Received Setup interrupt is disabled.                                                   |
| 1     | The Received Setup interrupt is enabled and an interrupt request will be generated when the |
|       | Received Setup Interrupt Flag is set.                                                       |

# Bit 2 – TRFAIL: Transfer Fail x Interrupt Enable

The user should look into the descriptor table status located in ram to be informed about the error condition : ERRORFLOW, CRC.

Writing a zero to this bit has no effect.

Writing a one to this bit will clear the Transfer Fail x Interrupt Enable bit and disable the corresponding interrupt request.

| Value | Description                                                                                   |
|-------|-----------------------------------------------------------------------------------------------|
| 0     | The Transfer Fail bank x interrupt is disabled.                                               |
| 1     | The Transfer Fail bank x interrupt is enabled and an interrupt request will be generated when |
|       | the Transfer Fail x Interrupt Flag is set.                                                    |

# Bit 0 – TRCPT: Transfer Complete x interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will clear the Transfer Complete x interrupt Enable bit and disable the corresponding interrupt request.

| Value | Description                                                                                  |
|-------|----------------------------------------------------------------------------------------------|
| 0     | The Transfer Complete bank x interrupt is disabled.                                          |
| 1     | The Transfer Complete bank x interrupt is enabled and an interrupt request will be generated |
|       | when the Transfer Complete x Interrupt Flag is set.                                          |

# 34.8.3.7 Device Interrupt EndPoint Set n

This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Endpoint Interrupt Enable Set (EPINTENCLR) register. This register is cleared by USB reset or when EPEN[n] is zero.

 Name:
 EPINTENSETn

 Offset:
 0x109 + (n x 0x20) [ID-0000306e]

 Reset:
 0x0000

 Property:
 PAC Write-Protection

| Bit    | 7 | 6 | 5     | 4     | 3 | 2      | 1 | 0     |
|--------|---|---|-------|-------|---|--------|---|-------|
|        |   |   | STALL | RXSTP |   | TRFAIL |   | TRCPT |
| Access |   |   | R/W   | R/W   |   | R/W    |   | R/W   |
| Reset  |   |   | 2     | 0     |   | 2      |   | 2     |

# Bit 5 – STALL: Transmit Stall x Interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Transmit bank x Stall interrupt.

| Value | Description                                 |
|-------|---------------------------------------------|
| 0     | The Transmit Stall x interrupt is disabled. |
| 1     | The Transmit Stall x interrupt is enabled.  |

# Bit 4 – RXSTP: Received Setup Interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Received Setup interrupt.

| Value | Description                               |
|-------|-------------------------------------------|
| 0     | The Received Setup interrupt is disabled. |
| 1     | The Received Setup interrupt is enabled.  |

# Bit 2 – TRFAIL: Transfer Fail bank x Interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Transfer Fail interrupt.

| Value | Description                              |
|-------|------------------------------------------|
| 0     | The Transfer Fail interrupt is disabled. |
| 1     | The Transfer Fail interrupt is enabled.  |

# Bit 0 – TRCPT: Transfer Complete bank x interrupt Enable

Writing a zero to this bit has no effect.

Writing a one to this bit will enable the Transfer Complete x interrupt.

0.2.4 Device Registers - Endpoint RAM

| Value | Description                                         |
|-------|-----------------------------------------------------|
| 0     | The Transfer Complete bank x interrupt is disabled. |
| 1     | The Transfer Complete bank x interrupt is enabled.  |

# Writing this bit to zero will have no effect.

| Value | Description                                                                                                                                                                                                                                      |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | No flush action.                                                                                                                                                                                                                                 |
| 1     | "Writing a '1' to this bit will flush the ADC pipeline. A flush will restart the ADC clock on the next peripheral clock edge, and all conversions in progress will be aborted and lost. This bit will be cleared after the ADC has been flushed. |
|       | After the flush, the ADC will resume where it left off; i.e., if a conversion was pending, the ADC will start a new conversion.                                                                                                                  |

# 35.8.8 Input Control

| Name:            | INPUTCTRL                           |
|------------------|-------------------------------------|
| Offset:          | 0x10 [ID-00002049]                  |
| Reset:           | 0x0000000                           |
| <b>Property:</b> | Write-Protected, Write-Synchronized |

| Bit    | 31               | 30  | 29  | 28  | 27          | 26          | 25       | 24  |
|--------|------------------|-----|-----|-----|-------------|-------------|----------|-----|
|        |                  |     |     |     | GAIN[3:0]   |             |          |     |
| Access |                  |     |     |     | R/W         | R/W         | R/W      | R/W |
| Reset  |                  |     |     |     | 0           | 0           | 0        | 0   |
| Bit    | 23               | 22  | 21  | 20  | 19          | 18          | 17       | 16  |
| Γ      | INPUTOFFSET[3:0] |     |     |     |             | INPUTS      | CAN[3:0] |     |
| Access | R/W              | R/W | R/W | R/W | R/W         | R/W         | R/W      | R/W |
| Reset  | 0                | 0   | 0   | 0   | 0           | 0           | 0        | 0   |
| Bit    | 15               | 14  | 13  | 12  | 11          | 10          | 9        | 8   |
| Γ      |                  |     |     |     |             | MUXNEG[4:0] |          |     |
| Access |                  |     |     | R/W | R/W         | R/W         | R/W      | R/W |
| Reset  |                  |     |     | 0   | 0           | 0           | 0        | 0   |
| Bit    | 7                | 6   | 5   | 4   | 3           | 2           | 1        | 0   |
| Г      |                  |     |     |     | MUXPOS[4:0] |             |          |     |
| Access |                  |     |     | R/W | R/W         | R/W         | R/W      | R/W |
| Reset  |                  |     |     | 0   | 0           | 0           | 0        | 0   |

# Bits 27:24 – GAIN[3:0]: Gain Factor Selection

These bits set the gain factor of the ADC gain stage.

| GAIN[3:0] | Name | Description |
|-----------|------|-------------|
| 0x0       | 1X   | 1x          |
| 0x1       | 2X   | 2x          |
| 0x2       | 4X   | 4x          |
| 0x3       | 8X   | 8x          |
| 0x4       | 16X  | 16x         |

# Table 39-15. Injection Current<sup>(1)</sup>

| Symbol                           | Description                      | min | max | Unit |
|----------------------------------|----------------------------------|-----|-----|------|
| l <sub>inj1</sub> (2)            | IO pin injection current         | -1  | +1  | mA   |
| I <sub>inj2</sub> <sup>(3)</sup> | IO pin injection current         | -15 | +15 | mA   |
| I <sub>injtotal</sub>            | Sum of IO pins injection current | -45 | +45 | mA   |

- 1. Injecting current may have an effect on the accuracy of Analog blocks
- 2. Conditions for  $V_{pin}$ :  $V_{pin} < GND-0.6V$  or  $3.6V < V_{pin} \le 4.2V$ .

Conditions for  $V_{DD}$ :  $3V < V_{DD} \le 3.6V$ .

If  $V_{pin}$  is lower than GND-0.6V, a current limiting resistor is required. The negative DC injection current limiting resistor *R* is calculated as  $R = |(GND-0.6V - V_{pin})/I_{inj1}|$ .

If  $V_{pin}$  is greater than  $V_{DD}$ +0.6V, a current limiting resistor is required. The positive DC injection current limiting resistor *R* is calculated as  $R = (V_{pin}-(V_{DD}+0.6))/I_{inj1}$ .

3. Conditions for  $V_{pin}$ :  $V_{pin} < GND-0.6V$  or  $V_{pin} \le 3.6V$ .

Conditions for  $V_{DD}$ :  $V_{DD} \leq 3V$ .

If  $V_{pin}$  is lower than GND-0.6V, a current limiting resistor is required. The negative DC injection current limiting resistor *R* is calculated as  $R = |(GND-0.6V - V_{pin})/I_{inj2}|$ .

If V<sub>pin</sub> is greater than V<sub>DD</sub>+0.6V, a current limiting resistor is required. The positive DC injection current limiting resistor *R* is calculated as  $R = (V_{pin}-(V_{DD}+0.6))/I_{inj2}$ .

# 39.9 Analog Characteristics

# 39.9.1 Voltage Regulator Characteristics

# Table 39-16. Voltage Regulator Electrical Characteristics

| Parameter                    | Conditions                    | Symbol              | Min. | Тур. | Max. | Unit |
|------------------------------|-------------------------------|---------------------|------|------|------|------|
| DC calibrated output voltage | Voltage regulator normal mode | V <sub>DDCORE</sub> | 1.1  | 1.23 | 1.3  | V    |

**Note:** Supplying any external components using  $V_{DDCORE}$  pin is not allowed to assure the integrity of the core supply voltage.

# Table 39-17. Decoupling Requirements

| Parameter                                                       | Conditions | Symbol           | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------|------------|------------------|------|------|------|------|
| Input regulator capacitor, between $V_{\text{DDIN}}$ and GND    |            | C <sub>IN</sub>  | -    | 1    | -    | μF   |
| Output regulator capacitor, between $V_{\text{DDCORE}}$ and GND |            | C <sub>OUT</sub> | 0.8  | 1    | -    | μF   |

# 39.9.2 Power-On Reset (POR) Characteristics

# Table 39-18. POR Characteristics

| Parameter                                            | Conditions                  | Symbol            | Min. | Тур. | Max. | Unit |
|------------------------------------------------------|-----------------------------|-------------------|------|------|------|------|
| Voltage threshold level on $V_{\text{DDin}}$ rising  | V falls at 1)//ms or slower | V <sub>POT+</sub> | 1.27 | 1.43 | 1.59 | V    |
| Voltage threshold level on $V_{\text{DDin}}$ falling |                             | V <sub>POT-</sub> | 0.69 | 0.97 | 1.32 | V    |

All capture will be done as expected.

|        |                | All capture will be done as expected.                                                                                                                                                                                                                                                                                                                                                                  |
|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                | 5 – In RAMP 2 mode with Fault keep, qualified and restart:<br>If a fault occurred at the end of the period during the qualified state, the<br>switch to the next ramp can have two restarts.<br>Errata reference: 13262<br>Fix/Workaround:<br>Avoid faults few cycles before the end or the beginning of a ramp.                                                                                       |
| 42.2   | Die Revision F |                                                                                                                                                                                                                                                                                                                                                                                                        |
| 42.2.1 | DFLL48M        |                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |                | <ul> <li>1 – The DFLL clock must be requested before being configured otherwise a write access to a DFLL register can freeze the device.</li> <li>Errata reference: 9905</li> <li>Fix/Workaround:</li> <li>Write a zero to the DFLL ONDEMAND bit in the DFLLCTRL register before configuring the DFLL module.</li> </ul>                                                                               |
|        |                | 2 – The DFLL status bits in the PCLKSR register during the USB clock<br>recovery mode can be wrong after a USB suspend state.<br>Errata reference: 11938<br>Fix/Workaround:                                                                                                                                                                                                                            |
|        |                | Do not monitor the DFLL status bits in the PCLKSR register during the USB clock recovery mode.                                                                                                                                                                                                                                                                                                         |
|        |                | 3 – If the DFLL48M reaches the maximum or minimum COARSE or<br>FINE calibration values during the locking sequence, an out of bounds<br>interrupt will be generated. These interrupts will be generated even if<br>the final calibration values at DFLL48M lock are not at maximum or<br>minimum, and might therefore be false out of bounds interrupts.<br>Errata reference: 10669<br>Fix/Workaround: |
|        |                | Check that the lockbits: DFLLLCKC and DFLLLCKF in the SYSCTRL<br>Interrupt Flag Status and Clear register (INTFLAG) are both set before<br>enabling the DFLLOOB interrupt.                                                                                                                                                                                                                             |
| 42.2.2 | FDPLL          |                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |                | <ul> <li>1 – When changing on-the-fly the FDPLL ratio in DPLLnRATIO register,<br/>STATUS.DPLLnLDRTO will not be set when the ratio update will be<br/>completed.</li> <li>Errata reference: 15753</li> <li>Fix/Workaround:</li> <li>Wait for the interruption flag INTFLAG.DPLLnLDRTO instead.</li> </ul>                                                                                              |
| 42.2.3 | I2S            |                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |                | 1 – I2S RX serializer in LSBIT mode (SERCTRL.BITREV set) only works<br>when the slot size is 32 bits.<br>Errata reference: 13320<br>Fix/Workaround:                                                                                                                                                                                                                                                    |